8-Channel, 24-Bit ANALOG-TO-DIGITAL CONVERTER with FLASH Memory

FEATURES

- 24 BITS NO MISSING CODES
- 0.0015% INL
- 22 BITS EFFECTIVE RESOLUTION (PGA = 1), 19 BITS (PGA = 128)
- 4K BYTES OF FLASH MEMORY PROGRAMMABLE FROM 2.7V TO 5.25V
- PGA FROM 1 TO 128
- SINGLE CYCLE SETTLING MODE
- PROGRAMMABLE DATA OUTPUT RATES UP TO 1kHz
- PRECISION ON-CHIP 1.25V/2.5V REFERENCE: ACCURACY: 0.2%
  DRIFT: 5ppm/°C
- EXTERNAL DIFFERENTIAL REFERENCE OF 0.1V TO 2.5V
- ON-CHIP CALIBRATION
- PIN-COMPATIBLE WITH ADS1216
- SPI™ COMPATIBLE
- 2.7V TO 5.25V
- < 1mW POWER CONSUMPTION

APPLICATIONS

- INDUSTRIAL PROCESS CONTROL
- LIQUID/GAS CHROMATOGRAPHY
- BLOOD ANALYSIS
- SMART TRANSMITTERS
- PORTABLE INSTRUMENTATION
- WEIGHT SCALES
- PRESSURE TRANSDUCERS

DESCRIPTION

The eight input channels are multiplexed. Internal buffering can be selected to provide a very high input impedance for direct connection to transducers or low-level voltage signals. Burnout current sources are provided that allow for the detection of an open or shorted sensor. An 8-bit Digital-to-Analog (D/A) converter provides an offset correction with a range of 50% of the FSR (Full-Scale Range).

The PGA (Programmable Gain Amplifier) provides selectable gains of 1 to 128 with an effective resolution of 19 bits at a gain of 128. The A/D conversion is accomplished with a second-order delta-sigma modulator and programmable sinc filter. The reference input is differential and can be used for ratiometric conversion. The on-board current DACs (Digital-to-Analog Converters) operate independently with the maximum current set by an external resistor.

The serial interface is SPI-compatible. Eight bits of digital I/O are also provided that can be used for input or output. The ADS1218 is designed for high-resolution measurement applications in smart transmitters, industrial process control, weight scales, chromatography, and portable instrumentation.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

ABSOLUTE MAXIMUM RATINGS(1)

<table>
<thead>
<tr>
<th></th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>AV&lt;sub&gt;DD&lt;/sub&gt; to AGND</td>
<td>–0.3V to +6V</td>
</tr>
<tr>
<td>DV&lt;sub&gt;DD&lt;/sub&gt; to DGND</td>
<td>–0.3V to +6V</td>
</tr>
<tr>
<td>Input Current</td>
<td>100mA, Momentary</td>
</tr>
<tr>
<td>Input Current</td>
<td>10mA, Continuous</td>
</tr>
<tr>
<td>A&lt;sub&gt;In&lt;/sub&gt;</td>
<td>GND – 0.5V to AVDD + 0.5V</td>
</tr>
<tr>
<td>AV&lt;sub&gt;DD&lt;/sub&gt; to DV&lt;sub&gt;DD&lt;/sub&gt;</td>
<td>–6V to +6V</td>
</tr>
<tr>
<td>AGND to DGND</td>
<td>–0.3V to +0.3V</td>
</tr>
<tr>
<td>Digital Input Voltage to GND</td>
<td>–0.3V to DV&lt;sub&gt;DD&lt;/sub&gt; + 0.3V</td>
</tr>
<tr>
<td>Digital Output Voltage to GND</td>
<td>–0.3V to DV&lt;sub&gt;DD&lt;/sub&gt; + 0.3V</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>+150°C</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>–40°C to +85°C</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>–60°C to +100°C</td>
</tr>
<tr>
<td>Lead Temperature (soldering, 10s)</td>
<td>+300°C</td>
</tr>
</tbody>
</table>

(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS: \( AV_{DD} = 5V \)

All specifications \( T_{MIN} \) to \( T_{MAX} \), \( AV_{DD} = +5V \), \( DV_{DD} = +2.7V \) to 5.25V, \( f_{MOD} = 19.2kHz \), \( f_{OSC} = 2.4576MHz \), PGA = 1, Buffer On, \( R_{OAC} = 150k\Omega \), \( V_{REF} \equiv (REF \ IN+) − (REF \ IN−) = +2.5V \), and \( f_{DATA} = 10Hz \), unless otherwise specified.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>ADS1218</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANALOG INPUT (( A_{IN0} − A_{IN7}, A_{INCOM} ))</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Input Range</td>
<td>Buffer Off</td>
<td>AGND − 0.1</td>
<td>AV_{DD} + 0.1</td>
</tr>
<tr>
<td></td>
<td>Buffer On</td>
<td>AGND + 0.05</td>
<td>AV_{DD} − 1.5</td>
</tr>
<tr>
<td>Full-Scale Input Voltage Range</td>
<td>(( IN+ ) − (( IN− )), See Block Diagram</td>
<td>±V_{REF}/PGA</td>
<td>V</td>
</tr>
<tr>
<td>Differential Input Impedance</td>
<td>Buffer Off</td>
<td>5/PGA</td>
<td>MΩ</td>
</tr>
<tr>
<td>Input Current</td>
<td>Buffer On</td>
<td>0.5</td>
<td>nA</td>
</tr>
<tr>
<td>Bandwidth</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fast Settling Filter</td>
<td>−3dB</td>
<td>0.469 \times f_{DATA}</td>
<td>Hz</td>
</tr>
<tr>
<td>Sinc(^2) Filter</td>
<td>−3dB</td>
<td>0.318 \times f_{DATA}</td>
<td>Hz</td>
</tr>
<tr>
<td>Sinc(^3) Filter</td>
<td>−3dB</td>
<td>0.262 \times f_{DATA}</td>
<td>Hz</td>
</tr>
<tr>
<td>Programmable Gain Amplifier</td>
<td>User-Selectable Gain Ranges</td>
<td>1</td>
<td>128</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td>9</td>
<td>pF</td>
</tr>
<tr>
<td>Input Leakage Current</td>
<td></td>
<td>5</td>
<td>pA</td>
</tr>
<tr>
<td>Burnout Current Sources</td>
<td></td>
<td>2</td>
<td>μA</td>
</tr>
</tbody>
</table>

OFFSET DAC

<table>
<thead>
<tr>
<th>CONDITIONS</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset DAC Range</td>
<td>±V_{REF}/(2 \times PGA)</td>
<td>V</td>
</tr>
<tr>
<td>Offset DAC Monotonicity</td>
<td>8</td>
<td>Bits</td>
</tr>
<tr>
<td>Offset DAC Gain Error</td>
<td>±10</td>
<td>%</td>
</tr>
<tr>
<td>Offset DAC Gain Error Drift</td>
<td>1</td>
<td>ppm/°C</td>
</tr>
</tbody>
</table>

SYSTEM PERFORMANCE

<table>
<thead>
<tr>
<th>CONDITIONS</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution</td>
<td>24</td>
<td>24</td>
<td>Bits</td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td>sinc(^3)</td>
<td>±0.0015</td>
<td>% of FS</td>
</tr>
<tr>
<td>Offset Error(^{(1)})</td>
<td>Before Calibration</td>
<td>7.5</td>
<td>ppm of FS</td>
</tr>
<tr>
<td>Offset Drift(^{(1)})</td>
<td>0.02</td>
<td>ppm of FS/°C</td>
<td></td>
</tr>
<tr>
<td>Gain Error</td>
<td>After Calibration</td>
<td>0.005</td>
<td>%</td>
</tr>
<tr>
<td>Gain Error Drift(^{(1)})</td>
<td>0.5</td>
<td>ppm/°C</td>
<td></td>
</tr>
<tr>
<td>Common-Mode Rejection</td>
<td>at DC</td>
<td>100</td>
<td>dB</td>
</tr>
<tr>
<td>( f_{CM} = 60Hz, f_{DATA} = 10Hz )</td>
<td>130</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>( f_{CM} = 50Hz, f_{DATA} = 50Hz )</td>
<td>120</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>( f_{CM} = 60Hz, f_{DATA} = 60Hz )</td>
<td>120</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Normal-Mode Rejection</td>
<td>( f_{SIG} = 50Hz, f_{DATA} = 50Hz )</td>
<td>100</td>
<td>dB</td>
</tr>
<tr>
<td>( f_{SIG} = 60Hz, f_{DATA} = 60Hz )</td>
<td>100</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Output Noise</td>
<td>See Typical Characteristics</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power-Supply Rejection</td>
<td>at DC, dB = −20 \log(\Delta V_{OUT}/\Delta V_{DD})(^{(2)})</td>
<td>80</td>
<td>95</td>
</tr>
</tbody>
</table>

VOLTAGEREFERENCE INPUT

<table>
<thead>
<tr>
<th>CONDITIONS</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reference Input Range</td>
<td>REF IN+, REF IN−</td>
<td>0</td>
<td>AV_{DD}</td>
</tr>
<tr>
<td>( V_{REF} \equiv (REF \ IN+) − (REF \ IN−) )</td>
<td>0.1</td>
<td>2.5</td>
<td>2.6</td>
</tr>
<tr>
<td>Common-Mode Rejection</td>
<td>at DC</td>
<td>120</td>
<td>dB</td>
</tr>
<tr>
<td>Common-Mode Rejection</td>
<td>( f_{REFCM} = 60Hz, f_{DATA} = 60Hz )</td>
<td>120</td>
<td>dB</td>
</tr>
<tr>
<td>Bias Current(^{(3)})</td>
<td>( V_{REF} = 2.5V )</td>
<td>1.3</td>
<td>μA</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Calibration can minimize these errors.
\(^{(2)}\) \( \Delta V_{OUT} \) is change in digital result.
\(^{(3)}\) 12pF switched capacitor at \( f_{SAMP} \) clock frequency.
ELECTRICAL CHARACTERISTICS: \( AV_{DD} = 5V \) (continued)

All specifications \( T_{MIN} \) to \( T_{MAX} \), \( AV_{DD} = +5V \), \( DV_{DD} = +2.7V \) to 5.25V, \( f_{MOD} = 19.2kHz \), \( f_{OSC} = 2.4576MHz \), PGA = 1, Buffer On, \( R_{DAC} = 150k\Omega \), \( V_{REF} \equiv (REF \_IN+) – (REF \_IN-) = +2.5V \), and \( f_{DATA} = 10Hz \), unless otherwise specified.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>ADS1218</th>
</tr>
</thead>
<tbody>
<tr>
<td>ON-CHIP VOLTAGE REFERENCE</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage</td>
<td>REF HI = 1 at +25°C</td>
<td>2.495</td>
</tr>
<tr>
<td></td>
<td>REF HI = 0</td>
<td>1.25</td>
</tr>
<tr>
<td>Short-Circuit Current Source</td>
<td>Sink or Source</td>
<td>Indefinite</td>
</tr>
<tr>
<td>Short-Circuit Current Sink</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Short-Circuit Duration</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Drift</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Noise</td>
<td>BW = 0.1Hz to 100Hz</td>
<td>10</td>
</tr>
<tr>
<td>Output Impedance</td>
<td>Sourcing 100µA</td>
<td>3</td>
</tr>
<tr>
<td>Startup Time</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IDAC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full-Scale Output Current</td>
<td>( R_{DAC} = 150k\Omega ), Range = 1</td>
<td>0.5</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 150k\Omega ), Range = 2</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 150k\Omega ), Range = 3</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 15k\Omega ), Range = 3</td>
<td>20</td>
</tr>
<tr>
<td>Maximum Short-Circuit Current Duration</td>
<td>( R_{DAC} = 10k\Omega )</td>
<td>Indefinite</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = \Omega )</td>
<td>10</td>
</tr>
<tr>
<td>Monotonicity</td>
<td>( R_{DAC} = 150k\Omega )</td>
<td>8</td>
</tr>
<tr>
<td>Compliance Voltage</td>
<td></td>
<td>AV_{DD} – 1</td>
</tr>
<tr>
<td>Output Impedance</td>
<td>See Typical Characteristics</td>
<td></td>
</tr>
<tr>
<td>PSRR</td>
<td>( V_{OUT} = AV_{DD}/2 )</td>
<td>400</td>
</tr>
<tr>
<td>Absolute Error</td>
<td>Individual IDAC</td>
<td>5</td>
</tr>
<tr>
<td>Absolute Drift</td>
<td>Individual IDAC</td>
<td>75</td>
</tr>
<tr>
<td>Mismatch Error</td>
<td>Between IDACs, Same Range and Code</td>
<td>0.25</td>
</tr>
<tr>
<td>Mismatch Drift</td>
<td>Between IDACs, Same Range and Code</td>
<td>15</td>
</tr>
<tr>
<td>POWER-SUPPLY REQUIREMENTS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power-Supply Voltage</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Current (( I_{ADC} + I_{VREF} + I_{DAC} ))</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC Current (( I_{DAC} ))</td>
<td>AV_{DD}</td>
<td>4.75</td>
</tr>
<tr>
<td>Digital Current</td>
<td>Normal Mode, ( DV_{DD} = 5V )</td>
<td>180</td>
</tr>
<tr>
<td></td>
<td>SLEEP Mode, ( DV_{DD} = 5V )</td>
<td>150</td>
</tr>
<tr>
<td></td>
<td>Read Data Continuous Mode, ( DV_{DD} = 5V )</td>
<td>230</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### VOLTAGE TOLERANCES

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### POWER-SUPPLY REQUIREMENTS

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### POWER-DISSIPATION

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### TEMPERATURE RANGE

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### POWER-SUPPLY REQUIREMENTS

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### POWER-DISSIPATION

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### TEMPERATURE RANGE

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>( T_{MIN} )</th>
<th>( T_{MAX} )</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>All specifications</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### ELECTRICAL CHARACTERISTICS: \( AV_{DD} = 3V \)

All specifications \( T_{\text{MIN}} \) to \( T_{\text{MAX}} \), \( AV_{DD} = +3V \), DV_{DD} = +2.7V to 5.25V, \( f_{MOD} = 19.2kHz \), \( f_{OSC} = 2.4576MHz \), PGA = 1, Buffer On, \( R_{DAC} = 75k\Omega \), \( V_{\text{REF}} \equiv (\text{REF IN}+) – (\text{REF IN}–) = +1.25V \), and \( f_{DATA} = 10Hz \), unless otherwise specified.

#### Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>ADS1218</th>
<th>Conditions</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANALOG INPUT ( (A_{IN0} - A_{IN7}, A_{INCOM}) )</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Input Range</td>
<td>Buffer Off</td>
<td>AGND – 0.1</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Buffer On</td>
<td>AGND + 0.05</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Full-Scale Input Voltage Range</td>
<td>((\text{IN}+) – (\text{IN}–)), See Block Diagram</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Impedance</td>
<td>Buffer Off</td>
<td>5/PGA</td>
<td></td>
<td>MΩ</td>
</tr>
<tr>
<td>Input Current</td>
<td>Buffer On</td>
<td>0.5</td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>Bandwidth</td>
<td>Fast Settling Filter</td>
<td>–3dB</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td></td>
<td>Sinc(^2) Filter</td>
<td>–3dB</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td></td>
<td>Sinc(^2) Filter</td>
<td>–3dB</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>Programmable Gain Amplifier</td>
<td>User-Selectable Gain Ranges</td>
<td>1</td>
<td></td>
<td>128</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td></td>
<td>9</td>
<td>pF</td>
</tr>
<tr>
<td>Input Leakage Current</td>
<td></td>
<td></td>
<td>5</td>
<td>pA</td>
</tr>
<tr>
<td>Burnout Current Sources</td>
<td></td>
<td></td>
<td>2</td>
<td>µA</td>
</tr>
<tr>
<td>OFFSET DAC</td>
<td>Offset DAC Range</td>
<td>±V_{REF}(2 × PGA)</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Offset DAC Monotonicity</td>
<td></td>
<td>8</td>
<td></td>
<td>Bits</td>
</tr>
<tr>
<td>Offset DAC Gain Error</td>
<td></td>
<td>±10</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Offset DAC Gain Error Drift</td>
<td></td>
<td>2</td>
<td></td>
<td>ppm/°C</td>
</tr>
<tr>
<td>SYSTEM PERFORMANCE</td>
<td>Resolution</td>
<td>24</td>
<td></td>
<td>Bits</td>
</tr>
<tr>
<td></td>
<td>No Missing Codes</td>
<td></td>
<td></td>
<td>Bits</td>
</tr>
<tr>
<td></td>
<td>Integral Nonlinearity</td>
<td>End Point Fit</td>
<td></td>
<td>±0.0015% of FS</td>
</tr>
<tr>
<td></td>
<td>Offset Error(^{(1)}) Before Calibration</td>
<td></td>
<td>15</td>
<td>ppm of FS</td>
</tr>
<tr>
<td></td>
<td>Offset Drift(^{(1)})</td>
<td></td>
<td>0.04</td>
<td>ppm of FS/°C</td>
</tr>
<tr>
<td></td>
<td>Gain Error</td>
<td>After Calibration</td>
<td>0.010</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td>Gain Error Drift(^{(1)})</td>
<td></td>
<td></td>
<td>ppm/°C</td>
</tr>
<tr>
<td>Common-Mode Rejection at DC</td>
<td>f_{CM} = 60Hz, f_{DATA} = 10Hz</td>
<td>100</td>
<td>130</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>f_{CM} = 50Hz, f_{DATA} = 50Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>f_{CM} = 60Hz, f_{DATA} = 60Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normal-Mode Rejection</td>
<td>f_{SIG} = 50Hz, f_{DATA} = 50Hz</td>
<td>100</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>f_{SIG} = 60Hz, f_{DATA} = 60Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Noise</td>
<td></td>
<td></td>
<td>See Typical Characteristics</td>
<td></td>
</tr>
<tr>
<td>Power-Supply Rejection at DC, dB = (-20 \log(\Delta V_{OUT}/\Delta V_{DD}))(^{(2)})</td>
<td></td>
<td>75</td>
<td>90</td>
<td>dB</td>
</tr>
</tbody>
</table>

### VOLTAGE REFERENCE INPUT

<table>
<thead>
<tr>
<th>Reference Input Range</th>
<th>( V_{\text{REF}} )</th>
<th>( V_{\text{REF}} \equiv (\text{REF IN}+) – (\text{REF IN}–) )</th>
<th>( AV_{DD} )</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>REF IN+, REF IN–</td>
<td></td>
<td>0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{\text{REF}} )</td>
<td></td>
<td>0.1</td>
<td>1.25</td>
<td>V</td>
</tr>
<tr>
<td>Common-Mode Rejection at DC</td>
<td></td>
<td></td>
<td>120</td>
<td>dB</td>
</tr>
<tr>
<td>Common-Mode Rejection</td>
<td>( f_{\text{REFCM}} = 60Hz, f_{\text{DATA}} = 60Hz )</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Bias Current(^{(3)})</td>
<td>( V_{\text{REF}} = 1.25V )</td>
<td></td>
<td>0.65</td>
<td>µA</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Calibration can minimize these errors.
\(^{(2)}\) \( \Delta V_{OUT} \) is change in digital result.
\(^{(3)}\) 12pF switched capacitor at \( f_{\text{SAMP}} \) clock frequency.
### ELECTRICAL CHARACTERISTICS: \( V_{DD} = 3V \) (continued)

All specifications \( T_{\text{MIN}} \) to \( T_{\text{MAX}} \): \( V_{DD} = +3V \), \( DV_{DD} = +2.7V \) to 5.25V, \( f_{\text{MOD}} = 19.2kHz \), \( f_{\text{OSC}} = 2.4576MHz \), PGA = 1, Buffer On, \( R_{DAC} = 75k\Omega \), \( V_{REF} \equiv (REF \, IN+) - (REF \, IN-) = +1.25V \), and \( f_{\text{DATA}} = 10Hz \), unless otherwise specified.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>ADS1218</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ON-CHIP VOLTAGE REFERENCE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage</td>
<td>REF HI = 0 at +25°C</td>
<td>1.245</td>
<td>1.25</td>
</tr>
<tr>
<td>Short-Circuit Current Source</td>
<td></td>
<td>3</td>
<td>mA</td>
</tr>
<tr>
<td>Short-Circuit Current Sink</td>
<td></td>
<td>50</td>
<td>µA</td>
</tr>
<tr>
<td>Short-Circuit Duration</td>
<td>Sink or Source</td>
<td>Indefinite</td>
<td></td>
</tr>
<tr>
<td>Drift</td>
<td></td>
<td>5</td>
<td>ppm/°C</td>
</tr>
<tr>
<td>Noise</td>
<td>BW = 0.1Hz to 100Hz</td>
<td>10</td>
<td>µVpp</td>
</tr>
<tr>
<td>Output Impedance</td>
<td>Sourcing 100µA</td>
<td>3</td>
<td>Ω</td>
</tr>
<tr>
<td>Startup Time</td>
<td></td>
<td>50</td>
<td>µs</td>
</tr>
<tr>
<td><strong>IDAC</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full-Scale Output Current</td>
<td>( R_{DAC} = 75k\Omega ), Range = 1</td>
<td>0.5</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 75k\Omega ), Range = 2</td>
<td>1</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 75k\Omega ), Range = 3</td>
<td>2</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 15k\Omega ), Range = 3</td>
<td>20</td>
<td>mA</td>
</tr>
<tr>
<td>Maximum Short-Circuit Current Duration</td>
<td>( R_{DAC} = 10k\Omega )</td>
<td>Indefinite</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( R_{DAC} = 0\Omega )</td>
<td>10</td>
<td>Minutes</td>
</tr>
<tr>
<td>Monotonicity</td>
<td>( R_{DAC} = 75k\Omega )</td>
<td>8</td>
<td>Bits</td>
</tr>
<tr>
<td>Compliance Voltage</td>
<td></td>
<td>0</td>
<td>( AV_{DD} - 1 )</td>
</tr>
<tr>
<td>Output Impedance</td>
<td>See Typical Characteristics</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>PSRR</strong></td>
<td>( V_{OUT} = AV_{DD}/2 )</td>
<td>600</td>
<td>ppm/V</td>
</tr>
<tr>
<td>Absolute Error</td>
<td>Individual IDAC</td>
<td>5</td>
<td>%</td>
</tr>
<tr>
<td>Absolute Drift</td>
<td>Individual IDAC</td>
<td>75</td>
<td>ppm/°C</td>
</tr>
<tr>
<td>Mismatch Error</td>
<td>Between IDACs, Same Range and Code</td>
<td>0.25</td>
<td>%</td>
</tr>
<tr>
<td>Mismatch Drift</td>
<td>Between IDACs, Same Range and Code</td>
<td>15</td>
<td>ppm/°C</td>
</tr>
<tr>
<td><strong>POWER-SUPPLY REQUIREMENTS</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power-Supply Voltage</td>
<td>( AV_{DD} )</td>
<td>2.7</td>
<td>3.3</td>
</tr>
<tr>
<td>Analog Current (( I_{ADC} + I_{VREF} + I_{DAC} ))</td>
<td>PDWN = 0, or SLEEP</td>
<td>1</td>
<td>nA</td>
</tr>
<tr>
<td>ADC Current (( I_{ADC} ))</td>
<td>PGA = 1, Buffer Off</td>
<td>160</td>
<td>250</td>
</tr>
<tr>
<td></td>
<td>PGA = 128, Buffer Off</td>
<td>450</td>
<td>700</td>
</tr>
<tr>
<td></td>
<td>PGA = 1, Buffer On</td>
<td>230</td>
<td>325</td>
</tr>
<tr>
<td></td>
<td>PGA = 128, Buffer On</td>
<td>850</td>
<td>1325</td>
</tr>
<tr>
<td></td>
<td>Excludes Load Current</td>
<td>250</td>
<td>375</td>
</tr>
<tr>
<td></td>
<td></td>
<td>480</td>
<td>675</td>
</tr>
<tr>
<td></td>
<td></td>
<td>90</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td></td>
<td>75</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>113</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>nA</td>
</tr>
<tr>
<td>Digital Current</td>
<td>PDWN = 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Normal Mode, ( DV_{DD} = 3V )</td>
<td>90</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td>SLEEP Mode, ( DV_{DD} = 3V )</td>
<td>75</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>Read Data Continuous Mode, ( DV_{DD} = 3V )</td>
<td>113</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>nA</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>PGA = 1, Buffer Off, REFEN = 0, ( I_{DACs} ) Off, ( DV_{DD} = 3V )</td>
<td>0.8</td>
<td>1.4</td>
</tr>
<tr>
<td><strong>TEMPERATURE RANGE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating</td>
<td></td>
<td>–40</td>
<td>+85</td>
</tr>
<tr>
<td>Storage</td>
<td></td>
<td>–60</td>
<td>+100</td>
</tr>
</tbody>
</table>
## DIGITAL CHARACTERISTICS: $T_{\text{MIN}}$ to $T_{\text{MAX}}, DV_{\text{DD}} = 2.7V$ to $5.25V$

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Digital Input/Output</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic Family</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic Level</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{IH}}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{IL}}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{OH}}$</td>
<td>$I_{\text{OH}} = 1mA$</td>
<td>$0.8 \times DV_{\text{DD}}$</td>
<td>$DV_{\text{DD}}$</td>
<td>$0.2 \times DV_{\text{DD}}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{OL}}$</td>
<td>$I_{\text{OL}} = 1mA$</td>
<td>$DV_{\text{DD}} - 0.4$</td>
<td>$DGND$</td>
<td>$DGND + 0.4$</td>
<td>V</td>
</tr>
<tr>
<td>Input Leakage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{IH}}$</td>
<td>$V_{I} = DV_{\text{DD}}$</td>
<td>$10$</td>
<td>$10\mu A$</td>
<td>$10\mu A$</td>
<td>µA</td>
</tr>
<tr>
<td>$I_{\text{IL}}$</td>
<td>$V_{I} = 0$</td>
<td>$-10$</td>
<td>$-10\mu A$</td>
<td>$-10\mu A$</td>
<td>µA</td>
</tr>
<tr>
<td>Master Clock Rate: $f_{\text{OSC}}^{(1)}$</td>
<td>1</td>
<td>5</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Master Clock Period: $f_{\text{OSC}}^{(1)}$</td>
<td>$1/f_{\text{OSC}}$</td>
<td>200</td>
<td>1000</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

(1) For the Write RAM to Flash operation (WR2F), the SPEED bit in the SETUP register must be set appropriately and the device operating frequency must be: $2.3\text{MHz} < f_{\text{OSC}} < 4.13\text{MHz}$.

## FLASH CHARACTERISTICS: $T_{\text{MIN}}$ to $T_{\text{MAX}}, DV_{\text{DD}} = 2.7V$ to $5.25V$, unless otherwise specified.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Page Write</td>
<td>$DV_{\text{DD}} = 5V$, During WR2F Command</td>
<td>17</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Page Read</td>
<td>$DV_{\text{DD}} = 3V$, During RF2R Command</td>
<td>9</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Endurance</td>
<td>$DV_{\text{DD}} = 5V$, During RF2R Command</td>
<td>8</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data Retention</td>
<td>$DV_{\text{DD}} = 3V$, During RF2R Command</td>
<td>2</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Endurance</td>
<td></td>
<td>100,000</td>
<td>Write Cycles</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data Retention</td>
<td>at +25°C</td>
<td>100</td>
<td>Years</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$DV_{\text{DD}}$ for Erase/Write</td>
<td></td>
<td>2.7</td>
<td>5.25</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>
**PIN CONFIGURATION**

**PIN DESCRIPTIONS**

<table>
<thead>
<tr>
<th>PIN NUMBER</th>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>PIN NUMBER</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AVDD</td>
<td>Analog Power Supply</td>
<td>24</td>
<td>RESET</td>
<td>Active Low, resets the entire chip.</td>
</tr>
<tr>
<td>2</td>
<td>AGND</td>
<td>Analog Ground</td>
<td>25</td>
<td>XIN</td>
<td>Clock Input</td>
</tr>
<tr>
<td>3</td>
<td>AVIN0</td>
<td>Analog Input 0</td>
<td>26</td>
<td>XOUT</td>
<td>Clock Output, used with crystal or resonator.</td>
</tr>
<tr>
<td>4</td>
<td>AVIN1</td>
<td>Analog Input 1</td>
<td>27</td>
<td>PDWN</td>
<td>Active Low, Power Down. The power-down function shuts down the analog and digital circuits.</td>
</tr>
<tr>
<td>5</td>
<td>AVIN2</td>
<td>Analog Input 2</td>
<td>28</td>
<td>POL</td>
<td>Serial Clock Polarity</td>
</tr>
<tr>
<td>6</td>
<td>AVIN3</td>
<td>Analog Input 3</td>
<td>29</td>
<td>DSYNC</td>
<td>Active Low, Synchronization Control</td>
</tr>
<tr>
<td>7</td>
<td>AVIN4</td>
<td>Analog Input 4</td>
<td>30</td>
<td>DGND</td>
<td>Digital Ground</td>
</tr>
<tr>
<td>8</td>
<td>AVIN5</td>
<td>Analog Input 5</td>
<td>31</td>
<td>DVDD</td>
<td>Digital Power Supply</td>
</tr>
<tr>
<td>9</td>
<td>AVIN6</td>
<td>Analog Input 6</td>
<td>32</td>
<td>DRDY</td>
<td>Active Low, Data Ready</td>
</tr>
<tr>
<td>10</td>
<td>AVIN7</td>
<td>Analog Input 7</td>
<td>33</td>
<td>C5</td>
<td>Active Low, Chip Select</td>
</tr>
<tr>
<td>11</td>
<td>AVINCOMMON</td>
<td>Analog Input Common</td>
<td>34</td>
<td>SCLK</td>
<td>Serial Clock, Schmitt Trigger</td>
</tr>
<tr>
<td>12</td>
<td>AGND</td>
<td>Analog Ground</td>
<td>35</td>
<td>DIN</td>
<td>Serial Data Input, Schmitt Trigger</td>
</tr>
<tr>
<td>13</td>
<td>AVDD</td>
<td>Analog Power Supply</td>
<td>36</td>
<td>DOUT</td>
<td>Serial Data Output</td>
</tr>
<tr>
<td>14</td>
<td>VRCAP</td>
<td>VREF Bypass CAP</td>
<td>37-44</td>
<td>D0-D7</td>
<td>Digital I/O 0–7</td>
</tr>
<tr>
<td>15</td>
<td>IDAC1</td>
<td>Current DAC1 Output</td>
<td>44</td>
<td>AGND Analog</td>
<td>Digital I/O 0–7</td>
</tr>
<tr>
<td>16</td>
<td>IDAC2</td>
<td>Current DAC2 Output</td>
<td>45</td>
<td>AGND</td>
<td>Analog Ground</td>
</tr>
<tr>
<td>17</td>
<td>RDAC</td>
<td>Current DAC Resistor</td>
<td>46</td>
<td>VREFOUT</td>
<td>Voltage Reference Output</td>
</tr>
<tr>
<td>18</td>
<td>WREN</td>
<td>Active High, Flash Write Enable</td>
<td>47</td>
<td>VREF+</td>
<td>Positive Differential Reference Input</td>
</tr>
<tr>
<td>19–22</td>
<td>DGND</td>
<td>Digital Ground</td>
<td>48</td>
<td>VREF-</td>
<td>Negative Differential Reference Input</td>
</tr>
</tbody>
</table>
TIMING SPECIFICATIONS

NOTE: (1) Bit Order = 0.

TIMING SPECIFICATION TABLE

<table>
<thead>
<tr>
<th>SPEC</th>
<th>DESCRIPTION</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>t1</td>
<td>SCLK Period</td>
<td>4</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td>t2</td>
<td>SCLK Pulse Width, High and Low</td>
<td>200</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td>t3</td>
<td>CS Low to first SCLK Edge; Setup Time</td>
<td>0</td>
<td>3</td>
<td>ns</td>
</tr>
<tr>
<td>t4</td>
<td>DIN Valid to SCLK Edge; Setup Time</td>
<td>50</td>
<td>3</td>
<td>ns</td>
</tr>
<tr>
<td>t5</td>
<td>Valid DIN to SCLK Edge; Hold Time</td>
<td>50</td>
<td>3</td>
<td>ns</td>
</tr>
<tr>
<td>t6</td>
<td>Delay between last SCLK edge for DIN and first SCLK edge for DOUT:</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RDATA, RDATAC, RREG, RRAM, CSREG, CSRAMX, CRAMX, CSARAM, CSARAMX</td>
<td>50</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>CSRAM, CSARAMX</td>
<td>200</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>CSARAM, CSARAMX</td>
<td>1100</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td>t7</td>
<td>SCLK Edge to Valid New DOUT</td>
<td>50</td>
<td>3</td>
<td>ns</td>
</tr>
<tr>
<td>t8</td>
<td>SCLK Edge to DOUT, Hold Time</td>
<td>0</td>
<td>3</td>
<td>ns</td>
</tr>
<tr>
<td>t9</td>
<td>Last SCLK Edge to DOUT Tri-State</td>
<td>6</td>
<td>10</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>NOTE: DOUT goes tri-state immediately when CS goes High.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t10</td>
<td>CS Low time after final SCLK edge</td>
<td>0</td>
<td>3</td>
<td>ns</td>
</tr>
<tr>
<td>t11</td>
<td>Final SCLK edge of one op code until first edge SCLK of next command:</td>
<td>4</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>RREG, WREG, RRAM, WRAM, CSRAMX, CSARAMX, CSARAM, CSRAM, CSREG, SLEEP, RDATA, RDATAC, STOPC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>DSINC</td>
<td>16</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>CSFL</td>
<td>33,000</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>GREG, CRAM</td>
<td>220</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>RFP2R</td>
<td>1090</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>CREGA</td>
<td>1600</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>WR2F</td>
<td>76,850(SPEED = 0)</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td></td>
<td>101,050(SPEED = 1)</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>SELFGCAL, SELFOCAL, SYSOCAL, SYSGCAL</td>
<td>7</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>SELFCA</td>
<td>14</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
<tr>
<td></td>
<td>RESET (Command, SCLK, or Pin)</td>
<td>2640</td>
<td>3</td>
<td>tOSC Periods</td>
</tr>
</tbody>
</table>

(1) Load = 20pF || 10kΩ to DGND.
TIMING SPECIFICATION TABLE

<table>
<thead>
<tr>
<th>SPEC</th>
<th>DESCRIPTION</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_{12}</td>
<td>SCLK Reset, First High Pulse</td>
<td>300</td>
<td>500</td>
<td>t_{OSC} Periods</td>
</tr>
<tr>
<td>t_{13}</td>
<td>SCLK Reset, Low Pulse</td>
<td>5</td>
<td></td>
<td>t_{OSC} Periods</td>
</tr>
<tr>
<td>t_{14}</td>
<td>SCLK Reset, Second High Pulse</td>
<td>550</td>
<td>750</td>
<td>t_{OSC} Periods</td>
</tr>
<tr>
<td>t_{15}</td>
<td>SCLK Reset, Third High Pulse</td>
<td>1050</td>
<td>1250</td>
<td>t_{OSC} Periods</td>
</tr>
<tr>
<td>t_{16}</td>
<td>Pulse Width</td>
<td>4</td>
<td></td>
<td>t_{OSC} Periods</td>
</tr>
<tr>
<td>t_{17}</td>
<td>Data Not Valid During this Update Period</td>
<td>4</td>
<td></td>
<td>t_{OSC} Periods</td>
</tr>
</tbody>
</table>
TYPICAL CHARACTERISTICS

AV_{DD} = +5V, DV_{DD} = +5V, f_{OSC} = 2.4576MHz, PGA = 1, R_{DAC} = 150k\Omega, V_{REF} \equiv (REF IN+) – (REF IN–) = +2.5V, and f_{DATA} = 10Hz, unless otherwise specified.

EFFECTIVE NUMBER OF BITS vs DECIMATION RATIO

Figure 1.

EFFECTIVE NUMBER OF BITS vs DECIMATION RATIO

Figure 2.

EFFECTIVE NUMBER OF BITS vs DECIMATION RATIO

Figure 3.

EFFECTIVE NUMBER OF BITS vs DECIMATION RATIO

Figure 4.
TYPICAL CHARACTERISTICS (continued)

\[ AV_{DD} = +5V, \quad DV_{DD} = +5V, \quad f_{OSC} = 2.4576\text{MHz}, \quad \text{PGA} = 1, \quad R_{DAC} = 150k\Omega, \quad V_{REF} \equiv (\text{REF IN+}) - (\text{REF IN−}) = +2.5V, \text{ and} \]

\[ f_{DATA} = 10Hz, \text{ unless otherwise specified.} \]

![Effective Number of Bits vs Decimation Ratio](image1)

**Figure 5.**

![Fast Settling Filter](image2)

**Figure 6.**

![Noise vs Input Signal](image3)

**Figure 7.**

![CMRR vs Frequency](image4)

**Figure 8.**

![PSRR vs Frequency](image5)

**Figure 9.**

![Offset vs Temperature](image6)

**Figure 10.**
TYPICAL CHARACTERISTICS (continued)

AV_{DD} = +5V, DV_{DD} = +5V, f_{OSC} = 2.4576MHz, PGA = 1, R_{DAC} = 150k\Omega, V_{REF} \equiv (\text{REF IN+}) - (\text{REF IN–}) = +2.5V, and f_{DATA} = 10Hz, unless otherwise specified.

**GAIN vs TEMPERATURE**

![GAIN vs TEMPERATURE Graph](image)

**INTEGRAL NONLINEARITY vs INPUT SIGNAL**

![INTEGRAL NONLINEARITY vs INPUT SIGNAL Graph](image)

**CURRENT vs TEMPERATURE**

![CURRENT vs TEMPERATURE Graph](image)

**ADC CURRENT vs PGA**

![ADC CURRENT vs PGA Graph](image)

**DIGITAL CURRENT**

![DIGITAL CURRENT Graph](image)

**HISTOGRAM OF OUTPUT DATA**

![HISTOGRAM OF OUTPUT DATA Graph](image)
TYPICAL CHARACTERISTICS (continued)

\[ AV_{DD} = +5V, \, DV_{DD} = +5V, \, f_{OSC} = 2.4576MHz, \, PGA = 1, \, R_{DAC} = 150k\Omega, \, V_{REF} \equiv (REF \, IN+) - (REF \, IN-) = +2.5V, \, \text{and} \, f_{DATA} = 10Hz, \, \text{unless otherwise specified.} \]
TYPICAL CHARACTERISTICS (continued)

$AV_{DD} = +5\text{V}$, $DV_{DD} = +5\text{V}$, $f_{OSC} = 2.4576\text{MHz}$, PGA = 1, $R_{DAC} = 150\text{k}\Omega$, $V_{REF} \equiv (\text{REF IN+}) - (\text{REF IN-}) = +2.5\text{V}$, and $f_{DATA} = 10\text{Hz}$, unless otherwise specified.

![Figure 23.](image1)

![Figure 24.](image2)
INPUT MULTIPLEXER

The input multiplexer provides for any combination of differential inputs to be selected on any of the input channels, as shown in Figure 25. For example, if channel 1 is selected as the positive differential input channel, any other channel can be selected as the negative differential input channel. With this method, it is possible to have up to eight fully differential input channels.

In addition, current sources are supplied that will source or sink current to detect open or short circuits on the input pins.

Figure 25. Input Multiplexer Configuration

TEMPERATURE SENSOR

An on-chip diode provides temperature sensing capability. When the configuration register for the input MUX is set to all 1s, the diode is connected to the input of the A/D converter. All other channels are open. The anode of the diode is connected to the positive input of the A/D converter, and the cathode of the diode is connected to negative input of the A/D converter. The output of IDAC1 is connected to the anode to bias the diode and the cathode of the diode is also connected to ground to complete the circuit.

In this mode, the output of IDAC1 is also connected to the output pin, so some current may flow into an external load from IDAC1, rather than the diode. See Application Report Measuring Temperature with the ADS1256, ADS1217, or ADS1218 (SBAA073) for more information.

BURNOUT CURRENT SOURCES

When the Burnout bit is set in the ACR configuration register, two current sources are enabled. The current source on the positive input channel sources approximately 2µA of current. The current source on the negative input channel sinks approximately 2µA. This allows for the detection of an open circuit (full-scale reading) or short circuit (0V differential reading) on the selected input differential pair.

INPUT BUFFER

The input impedance of the ADS1218 without the buffer is 5MΩ/PGA. With the buffer enabled, the input voltage range is reduced and the analog power-supply current is higher. The buffer is controlled by ANDing the state of the BUFEN pin with the state of the BUFFER bit in the ACR register. See Application Report Input Currents for High-Resolution ADCs (SBAA090) for more information.

IDAC1 AND IDAC2

The ADS1218 has two 8-bit current output DACs that can be controlled independently. The output current is set with \( R_{\text{DAC}} \), the range select bits in the ACR register, and the 8-bit digital value in the IDAC register.

The output current is \( V_{\text{REF}}/(8R_{\text{DAC}})(2^{\text{RANGE}-1})(\text{DAC CODE}) \). With \( V_{\text{REF}} = 2.5V \) and \( R_{\text{DAC}} = 150k\Omega \) to AGND the full-scale output can be selected to be 0.5mA, 1mA, or 2mA. The compliance voltage range is 0V to within 1V of AVDD. When the internal voltage reference of the ADS1218 is used, it is the reference for the IDAC. An external reference may be used for the IDACs by disabling the internal reference and tying the external reference input to the \( V_{\text{REFOUT}} \) pin.
PGA

The Programmable Gain Amplifier (PGA) can be set to gains of 1, 2, 4, 8, 16, 32, 64, or 128. Using the PGA can improve the effective resolution of the A/D converter. For instance, with a PGA of 1 on a 5V full-scale range, the A/D converter can resolve to 1μV. With a PGA of 128, on a 40mV full-scale range, the A/D converter can resolve to 75nV.

PGA OFFSET DAC

The input to the PGA can be shifted by half the full-scale input range of the PGA by using the ODAC register. The ODAC (Offset DAC) register is an 8-bit value; the MSB is the sign and the seven LSBs provide the magnitude of the offset. Using the ODAC register does not reduce the performance of the A/D converter. See Application Report The Offset DAC (SBAA077) for more information.

MODULATOR

The modulator is a single-loop second-order system. The modulator runs at a clock speed (fMOD) that is derived from the external clock (fOSC). The frequency division is determined by the SPEED bit in the SETUP register.

<table>
<thead>
<tr>
<th>SPEED BIT</th>
<th>fMOD</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>fOSC/128</td>
</tr>
<tr>
<td>1</td>
<td>fOSC/256</td>
</tr>
</tbody>
</table>

VOLTAGE REFERENCE INPUT

The ADS1218 uses a differential voltage reference input. The input signal is measured against the differential voltage VREF = (VREF+) – (VREF–). For AVDD = 5V, VREF is typically 2.5V. For AVDD = 3V, VREF is typically 1.25V. Due to the sampling nature of the modulator, the reference input current increases with higher modulator clock frequency (fMOD) and higher PGA settings.

ON-CHIP VOLTAGE REFERENCE

A selectable voltage reference (1.25V or 2.5V) is available for supplying the voltage reference input. To use, connect V_REF– to AGND and V_REF+ to V_REFOUT. The enabling and voltage selection are controlled through bits REF EN and REF HI in the setup register. The 2.5V reference requires AVDD = 5V. When using the on-chip voltage reference, the V_REFOUT pin should be bypassed with a 0.1μF capacitor to AGND.

VRCAP PIN

This pin provides a bypass cap for noise filtering on internal VREF circuitry only. As this is a sensitive pin, place the capacitor as close as possible and avoid any resistive loading. The recommended capacitor is a 1000pF ceramic cap. If an external VREF is used, this pin can be left unconnected.

CLOCK GENERATOR

The clock source for the ADS1218 can be provided from a crystal, oscillator, or external clock. When the clock source is a crystal, external capacitors must be provided to ensure startup and a stable clock frequency; see Figure 26 and Table 1.

![Figure 26. Crystal Connection](image)

Table 1. Typical Clock Sources

<table>
<thead>
<tr>
<th>CLOCK SOURCE</th>
<th>FREQUENCY</th>
<th>C1</th>
<th>C2</th>
<th>PART NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crystal</td>
<td>2.4576</td>
<td>0-20pF</td>
<td>0-20pF</td>
<td>ECS, ECS-D 2.45 - 32</td>
</tr>
<tr>
<td>Crystal</td>
<td>4.9152</td>
<td>0-20pF</td>
<td>0-20pF</td>
<td>ECS, ECS-D 4.91</td>
</tr>
<tr>
<td>Crystal</td>
<td>4.9152</td>
<td>0-20pF</td>
<td>0-20pF</td>
<td>ECS, ECS-D 4.91</td>
</tr>
<tr>
<td>Crystal</td>
<td>4.9152</td>
<td>0-20pF</td>
<td>0-20pF</td>
<td>CTS, MP 042 4M9182</td>
</tr>
</tbody>
</table>

CALIBRATION

The offset and gain errors in the ADS1218, or the complete system, can be reduced with calibration. Internal calibration of the ADS1218 is called self calibration. This is handled with three commands. One command does both offset and gain calibration. There is also a gain calibration command and an offset calibration command. Each calibration process takes seven tDATA periods to complete. It takes 14 tDATA periods to complete both an offset and gain calibration. Self-gain calibration is optimized for PGA gains less than 8. When using higher gains, system gain calibration is recommended.

For system calibration, the appropriate signal must be applied to the inputs. The system offset command requires a zero differential input signal. It then computes an offset that will nullify offset in the system. The system gain command requires a positive full-scale differential input signal. It then computes a value to nullify gain errors in the system. Each of these calibrations will take seven tDATA periods to complete.
Calibration must be performed after power on, a change in decimation ratio, or a change of the PGA. For operation with a reference voltage greater than $\text{AV}_{\text{DD}} - 1.5\text{V}$, the buffer must also be turned off during calibration.

At the completion of calibration, the DRDY signal goes low, which indicates the calibration is finished and valid data is available. See Application Report Calibration Routine and Register Value Generation for the ADS121x Series (SBAA099) for more information.

**DIGITAL FILTER**

The Digital Filter can use either the fast settling, sinc$^2$, or sinc$^3$ filter, as shown in Figure 27. In addition, the Auto mode changes the sinc filter after the input channel or PGA is changed. When switching to a new channel, it will use the fast settling filter for the next two conversions, the first of which should be discarded. It will then use the sinc$^2$ followed by the sinc$^3$ filter. This combines the low-noise advantage of the sinc$^3$ filter with the quick response of the fast settling time filter. See Figure 28 for the frequency response of each filter.

When using the fast settling filter, select a decimation value set by the DEC0 and M/DEC1 registers that is evenly divisible by four for the best gain accuracy. For example, choose 260 rather than 261.
DIGITAL I/O INTERFACE

The ADS1218 has eight pins dedicated for digital I/O. The default power-up condition for the digital I/O pins are as inputs. All of the digital I/O pins are individually configurable as inputs or outputs. They are configured through the DIR control register. The DIR register defines whether the pin is an input or output, and the DIO register defines the state of the digital output. When the digital I/O are configured as inputs, DIO is used to read the state of the pin. If the digital I/O are not used, either 1) configure as outputs; or 2) leave as inputs and tie to ground; this prevents excess power dissipation.

SERIAL PERIPHERAL INTERFACE

The Serial Peripheral Interface (SPI) allows a controller to communicate synchronously with the ADS1218. The ADS1218 operates in slave-only mode.

Chip Select (CS)

The chip select (CS) input of the ADS1218 must be externally asserted before a master device can exchange data with the ADS1218. CS must be low for the duration of the transaction. CS can be tied low.
Serial Clock (SCLK)

SCLK, a Schmitt Trigger input, clocks data transfer on the D_IN input and D_OUT output. When transferring data to or from the ADS1218, multiple bits of data may be transferred back-to-back with no delay in SCLKs or toggling of CS. Make sure to avoid glitches on SCLK because they can cause extra shifting of the data.

Polarity (POL)

The serial clock polarity is specified by the POL input. When SCLK is active high, set POL high. When SCLK is active low, set POL low.

DATA READY

The DRDY output is used as a status signal to indicate when data is ready to be read from the ADS1218. DRDY goes low when new data is available. It is reset high when a read operation from the data register is complete. It also goes high prior to the updating of the output register to indicate when not to read from the device to ensure that a data read is not attempted while the register is being updated.

DSYNC OPERATION

DSYNC is used to provide for synchronization of the A/D conversion with an external event. Synchronization can be achieved either through the DSYNC pin or the DSYNC command. When the DSYNC pin is used, the filter counter is reset on the falling edge of DSYNC. The modulator is held in reset until DSYNC is taken high. Synchronization occurs on the next rising edge of the system clock after DSYNC is taken high.

MEMORY

Three types of memory are used on the ADS1218: registers, RAM, and Flash. 16 registers directly control the various functions (PGA, DAC value, Decimation Ratio, etc.) and can be directly read or written to. Collectively, the registers contain all the information needed to configure the part, such as data format, mux settings, calibration settings, decimation ratio, etc. Additional registers, such as conversion data, are accessed through dedicated instructions.

The on-chip Flash can be used to store non-volatile data. The Flash data is separate from the configuration registers and therefore can be used for any purpose, in addition to device configuration. The Flash page data is read and written in 128 byte blocks through the RAM banks; for example, all RAM banks map to a single page of Flash, as shown in Figure 29.

REGISTER BANK

The operation of the device is set up through individual registers. The set of the 16 registers required to configure the device is referred to as a Register Bank, as shown in Figure 29.

Figure 29. Memory Organization

RAM

Reads and Writes to Registers and RAM occur on a byte basis. However, copies between registers and RAM occurs on a bank basis. The RAM is independent of the Registers; for example, the RAM can be used as general-purpose RAM.

The ADS1218 supports any combination of eight analog inputs. With this flexibility, the device could easily support eight unique configurations—one per input channel. In order to facilitate this type of usage, eight separate register banks are available. Therefore, each configuration could be written once and recalled as needed without having to serially retransmit all the configuration data. Checksum commands are also included, which can be used to verify the integrity of RAM.
The RAM provides eight banks, with a bank consisting of 16 bytes. The total size of the RAM is 128 bytes. Copies between the registers and RAM are performed on a bank basis. Also, the RAM can be directly read or written through the serial interface on power-up. The banks allow separate storage of settings for each input.

The RAM address space is linear; therefore, accessing RAM is done using an auto-incrementing pointer. Access to RAM in the entire memory map can be done consecutively without having to address each bank individually. For example, if you were currently accessing bank 0 at offset 0xF (the last location of bank 0), the next access would be bank 1 and offset 0x0. Any access after bank 7 and offset 0xF will wrap around to bank 0 and Offset 0x0.

Although the Register Bank memory is linear, the concept of addressing the device can also be thought of in terms of bank and offset addressing. Looking at linear and bank addressing syntax, we have the following comparison: in the linear memory map, the address 0x14 is equivalent to bank 1 and offset 0x4. Simply stated, the most significant four bits represent the bank, and the least significant four bits represent the offset. The offset is equivalent to the register address for that bank of memory.

FLASH

Reads and Writes to Flash occur on a Page basis. Therefore, the entire contents of RAM is used for both Read and Write operations. The Flash is independent of the Registers; for example, the Flash can be used as general-purpose Flash.

Upon power-up or reset, the contents of Flash Page 0 are loaded into RAM. Subsequently, the contents of RAM Bank 0 are loaded into the configuration register. Therefore, the user can customize the power-up configuration for the device. Care should be taken to ensure that data for Flash Page 0 is written correctly, in order to prevent unexpected operation upon power-up.

The ADS1218 supports any combination of eight analog inputs and the Flash memory supports up to 32 unique Page configurations. With this flexibility, the device could support 32 unique configurations for each of the eight analog input channels. For instance, the on-chip temperature sensor could be used to monitor temperature, then different calibration coefficients could be recalled for each of the eight analog input channels based on the change in temperature. This would enable the user to recall calibration coefficients for every 4°C change in temperature over the industrial temperature range, which could be used to correct for drift errors. Checksum commands are also included, which can be used to verify the integrity of Flash.

The following two commands can be used to manipulate the Flash. First, the contents of Flash can be written to with the WR2F (write RAM to Flash) command. This command first erases the designated Flash page and then writes the entire content of RAM (all banks) into the designated Flash page. Second, the contents of Flash can be read with the RF2R (read Flash to RAM) command. This command reads the designated Flash page into the entire contents of RAM (all banks). In order to ensure maximum endurance and data retention, the SPEED bit in the SETUP register must be set for the appropriate fosc frequency.

Writing to or erasing Flash can be disabled either through the WREN pin or the WREN register bit. If the WREN pin is low OR the WREN bit is cleared, then the WR2F command has no effect. This protects the integrity of the Flash data from being inadvertently corrupted.

Accessing the Flash data either through read, write, or erase may affect the accuracy of the conversion result. Therefore, the conversion result should be discarded when accesses to Flash are done.
### REGISTER MAP

#### Table 2. Registers

<table>
<thead>
<tr>
<th>ADDRESS</th>
<th>REGISTER</th>
<th>BIT 7</th>
<th>BIT 6</th>
<th>BIT 5</th>
<th>BIT 4</th>
<th>BIT 3</th>
<th>BIT 2</th>
<th>BIT 1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>SETUP</td>
<td>ID</td>
<td>ID</td>
<td>ID</td>
<td>SPEED</td>
<td>REF EN</td>
<td>REF HI</td>
<td>BUF EN</td>
<td>BIT ORDER</td>
</tr>
<tr>
<td>01h</td>
<td>MUX</td>
<td>PSEL3</td>
<td>PSEL2</td>
<td>PSEL1</td>
<td>PSEL0</td>
<td>NSEL3</td>
<td>NSEL2</td>
<td>NSEL1</td>
<td>NSEL0</td>
</tr>
<tr>
<td>02h</td>
<td>ACR</td>
<td>BOCS</td>
<td>IDAC2R1</td>
<td>IDAC2R0</td>
<td>IDAC1R1</td>
<td>IDAC1R0</td>
<td>PGA2</td>
<td>PGA1</td>
<td>PGA0</td>
</tr>
<tr>
<td>03h</td>
<td>IDAC1</td>
<td>IDAC1_7</td>
<td>IDAC1_6</td>
<td>IDAC1_5</td>
<td>IDAC1_4</td>
<td>IDAC1_3</td>
<td>IDAC1_2</td>
<td>IDAC1_1</td>
<td>IDAC1_0</td>
</tr>
<tr>
<td>04h</td>
<td>IDAC2</td>
<td>IDAC2_7</td>
<td>IDAC2_6</td>
<td>IDAC2_5</td>
<td>IDAC2_4</td>
<td>IDAC2_3</td>
<td>IDAC2_2</td>
<td>IDAC2_1</td>
<td>IDAC2_0</td>
</tr>
<tr>
<td>05h</td>
<td>ODAC</td>
<td>SIGN</td>
<td>OSET_6</td>
<td>OSET_5</td>
<td>OSET_4</td>
<td>OSET_3</td>
<td>OSET_2</td>
<td>OSET_1</td>
<td>OSET_0</td>
</tr>
<tr>
<td>06h</td>
<td>DIO</td>
<td>DIO_7</td>
<td>DIO_6</td>
<td>DIO_5</td>
<td>DIO_4</td>
<td>DIO_3</td>
<td>DIO_2</td>
<td>DIO_1</td>
<td>DIO_0</td>
</tr>
<tr>
<td>07h</td>
<td>DIR</td>
<td>DIR_7</td>
<td>DIR_6</td>
<td>DIR_5</td>
<td>DIR_4</td>
<td>DIR_3</td>
<td>DIR_2</td>
<td>DIR_1</td>
<td>DIR_0</td>
</tr>
<tr>
<td>08h</td>
<td>DEC0</td>
<td>DEC07</td>
<td>DEC06</td>
<td>DEC05</td>
<td>DEC04</td>
<td>DEC03</td>
<td>DEC02</td>
<td>DEC01</td>
<td>DEC00</td>
</tr>
<tr>
<td>09h</td>
<td>M/DEC1</td>
<td>U/B</td>
<td>SMODE1</td>
<td>SMODE0</td>
<td>WREN</td>
<td>DEC10</td>
<td>DEC9</td>
<td>DEC8</td>
<td></td>
</tr>
<tr>
<td>0Ah</td>
<td>OCR0</td>
<td>OCR07</td>
<td>OCR06</td>
<td>OCR05</td>
<td>OCR04</td>
<td>OCR03</td>
<td>OCR02</td>
<td>OCR01</td>
<td>OCR00</td>
</tr>
<tr>
<td>0Bh</td>
<td>OCR1</td>
<td>OCR15</td>
<td>OCR14</td>
<td>OCR13</td>
<td>OCR12</td>
<td>OCR11</td>
<td>OCR10</td>
<td>OCR09</td>
<td>OCR08</td>
</tr>
<tr>
<td>0Ch</td>
<td>OCR2</td>
<td>OCR23</td>
<td>OCR22</td>
<td>OCR21</td>
<td>OCR20</td>
<td>OCR19</td>
<td>OCR18</td>
<td>OCR17</td>
<td>OCR16</td>
</tr>
<tr>
<td>0Dh</td>
<td>FSR0</td>
<td>FSR07</td>
<td>FSR06</td>
<td>FSR05</td>
<td>FSR04</td>
<td>FSR03</td>
<td>FSR02</td>
<td>FSR01</td>
<td>FSR00</td>
</tr>
<tr>
<td>0Eh</td>
<td>FSR1</td>
<td>FSR15</td>
<td>FSR14</td>
<td>FSR13</td>
<td>FSR12</td>
<td>FSR11</td>
<td>FSR10</td>
<td>FSR09</td>
<td>FSR08</td>
</tr>
<tr>
<td>0Fh</td>
<td>FSR2</td>
<td>FSR23</td>
<td>FSR22</td>
<td>FSR21</td>
<td>FSR20</td>
<td>FSR19</td>
<td>FSR18</td>
<td>FSR17</td>
<td>FSR16</td>
</tr>
</tbody>
</table>

#### DETAILED REGISTER DEFINITIONS

**SETUP** (Address 00h) Setup Register

Reset value is set by Flash memory page 0. Factory programmed to iii01110.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ID</td>
<td>ID</td>
<td>ID</td>
<td>SPEED</td>
<td>REF EN</td>
<td>REF HI</td>
<td>BUF EN</td>
<td>BIT ORDER</td>
</tr>
</tbody>
</table>

bits 7-5 Factory Programmed Bits

bit 4 SPEED: Modulator Clock Speed

| 0 : f_{MOD} = \frac{f_{OSC}}{128} |
| 1 : f_{MOD} = \frac{f_{OSC}}{256} |

NOTE: When writing to Flash memory using the WR2F command, SPEED must be set as follows:

- 2.30MHz < f_{OSC} < 3.12MHz → SPEED = 0
- 3.13MHz < f_{OSC} < 4.12MHz → SPEED = 1

bit 3 REF EN: Internal Voltage Reference Enable

| 0 = Internal Voltage Reference Disabled |
| 1 = Internal Voltage Reference Enabled |

bit 2 REF HI: Internal Reference Voltage Select

| 0 = Internal Reference Voltage = 1.25V |
| 1 = Internal Reference Voltage = 2.5V |

bit 1 BUF EN: Buffer Enable

| 0 = Buffer Disabled |
| 1 = Buffer Enabled |

bit 0 BIT ORDER: Set Order Bits are Transmitted

| 0 = Most Significant Bit Transmitted First |
| 1 = Least Significant Bit Transmitted First Data is always shifted into the part most significant bit first. Data is always shifted out of the part most significant byte first. This configuration bit only controls the bit order within the byte of data that is shifted out. |
MUX (Address 01H) Multiplexer Control Register

Reset value is set by Flash memory page 0. Factory programmed to 01H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSEL3</td>
<td>PSEL2</td>
<td>PSEL1</td>
<td>PSEL0</td>
<td>NSEL3</td>
<td>NSEL2</td>
<td>NSEL1</td>
<td>NSEL0</td>
</tr>
</tbody>
</table>

bits 7-4 PSEL3: PSEL2: PSEL1: PSEL0: Positive Channel Select

| 0000 = AIN0 | 0100 = AIN4 |
| 0001 = AIN1 | 0101 = AIN5 |
| 0010 = AIN2 | 0110 = AIN6 |
| 0011 = AIN3 | 0111 = AIN7 |

1xxx = AINCOM (except when all bits are 1s)
1111 = Temperature Sensor Diode

bits 3-0 NSEL3: NSEL2: NSEL1: NSEL0: Negative Channel Select

| 0000 = AIN0 | 0100 = AIN4 |
| 0001 = AIN1 | 0101 = AIN5 |
| 0010 = AIN2 | 0110 = AIN6 |
| 0011 = AIN3 | 0111 = AIN7 |

1xxx = AINCOM (except when all bits are 1s)
1111 = Temperature Sensor Diode

ACR (Address 02H) Analog Control Register

Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BOCS</td>
<td>IDAC2R1</td>
<td>IDAC2R0</td>
<td>IDAC1R1</td>
<td>IDAC1R0</td>
<td>PGA2</td>
<td>PGA1</td>
<td>PGA0</td>
</tr>
</tbody>
</table>

bit 7 BOCS: Burnout Current Source

0 = Disabled
1 = Enabled

IDAC Current = \[ \frac{V_{REF}}{8R_{DAC}} \times 2^{(RANGE-1)} \times (DAC \text{ Code}) \]

bits 6-5 IDAC2R1: IDAC2R0: Full-Scale Range Select for IDAC2

| 00 = Off | 01 = Range 1 |
| 10 = Range 2 | 11 = Range 3 |

bits 4-3 IDAC1R1: IDAC1R0: Full-Scale Range Select for IDAC1

| 00 = Off | 01 = Range 1 |
| 10 = Range 2 | 11 = Range 3 |

bits 2-0 PGA2: PGA1: PGA0: Programmable Gain Amplifier Gain Selection

| 000 = 1 | 100 = 16 |
| 001 = 2 | 101 = 32 |
| 010 = 4 | 110 = 64 |
| 011 = 8 | 111 = 128 |
IDAC1 (Address 03H) Current DAC 1

Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDAC1_7</td>
<td>IDAC1_6</td>
<td>IDAC1_5</td>
<td>IDAC1_4</td>
<td>IDAC1_3</td>
<td>IDAC1_2</td>
<td>IDAC1_1</td>
<td>IDAC1_0</td>
</tr>
</tbody>
</table>

The DAC code bits set the output of DAC1 from 0 to full-scale. The value of the full-scale current is set by this Byte, V_REF, R_DAC, and the DAC1 range bits in the ACR register.

IDAC2 (Address 04H) Current DAC 2

Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDAC2_7</td>
<td>IDAC2_6</td>
<td>IDAC2_5</td>
<td>IDAC2_4</td>
<td>IDAC2_3</td>
<td>IDAC2_2</td>
<td>IDAC2_1</td>
<td>IDAC2_0</td>
</tr>
</tbody>
</table>

The DAC code bits set the output of DAC2 from 0 to full-scale. The value of the full-scale current is set by this Byte, V_REF, R_DAC, and the DAC2 range bits in the ACR register.

ODAC (Address 05H) Offset DAC Setting

Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIGN</td>
<td>OSET6</td>
<td>OSET5</td>
<td>OSET4</td>
<td>OSET3</td>
<td>OSET2</td>
<td>OSET1</td>
<td>OSET0</td>
</tr>
</tbody>
</table>

bit 7  Offset Sign
0 = Positive
1 = Negative

bits 6-0

\[
\text{Offset} = \frac{V_{\text{REF}}}{2^{\text{PGA}}} \times \left(\frac{\text{Code}}{127}\right)
\]

NOTE: The offset must be used after calibration or the calibration will notify the effects.

DIO (Address 06H) Digital I/O

Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIO7</td>
<td>DIO6</td>
<td>DIO5</td>
<td>DIO4</td>
<td>DIO3</td>
<td>DIO2</td>
<td>DIO1</td>
<td>DIO0</td>
</tr>
</tbody>
</table>

A value written to this register will appear on the digital I/O pins if the pin is configured as an output in the DIR register. Reading this register will return the value of the digital I/O pins.

DIR (Address 07H) Direction control for digital I/O

Reset value is set by Flash memory page 0. Factory programmed to FFH.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIR7</td>
<td>DIR6</td>
<td>DIR5</td>
<td>DIR4</td>
<td>DIR3</td>
<td>DIR2</td>
<td>DIR1</td>
<td>DIR0</td>
</tr>
</tbody>
</table>

Each bit controls whether the Digital I/O pin is an output (= 0) or input (= 1). The default power-up state is as inputs.
DEC0 (Address 08H) Decimation Register (least significant 8 bits)
Reset value is set by Flash memory page 0. Factory programmed to 80H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEC07</td>
<td>DEC06</td>
<td>DEC05</td>
<td>DEC04</td>
<td>DEC03</td>
<td>DEC02</td>
<td>DEC01</td>
<td>DEC00</td>
</tr>
</tbody>
</table>

The decimation value is defined with 11 bits for a range of 20 to 2047. This register is the least significant 8 bits. The 3 most significant bits are contained in the M/DEC1 register.

M/DEC1 (Address 09H) Mode and Decimation Register
Reset value is set by Flash memory page 0. Factory programmed to 07H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DRDY</td>
<td>U/B</td>
<td>SMODE1</td>
<td>SMODE0</td>
<td>WREN</td>
<td>DEC10</td>
<td>DEC09</td>
<td>DEC08</td>
</tr>
</tbody>
</table>

bit 7  DRDY: Data Ready (Read Only)
This bit duplicates the state of the DRDY pin.

bit 6  U/B: Data Format
0 = Bipolar
1 = Unipolar

<table>
<thead>
<tr>
<th>U/B</th>
<th>ANALOG INPUT</th>
<th>DIGITAL OUTPUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>+FS</td>
<td>0x7FFFFFF</td>
</tr>
<tr>
<td></td>
<td>Zero</td>
<td>0x000000</td>
</tr>
<tr>
<td></td>
<td>−FS</td>
<td>0x800000</td>
</tr>
<tr>
<td>1</td>
<td>+FS</td>
<td>0xFFFFFE</td>
</tr>
<tr>
<td></td>
<td>Zero</td>
<td>0x000000</td>
</tr>
<tr>
<td></td>
<td>−FS</td>
<td>0x000000</td>
</tr>
</tbody>
</table>

bits 5-4  SMODE1: SMODE0: Settling Mode
00 = Auto
01 = Fast Settling filter
10 = Sinc2 filter
11 = Sinc3 filter

bit 3  WREN: Flash Write Enable
0 = Flash Writing Disabled
1 = Flash Writing Enabled
This bit and the WREN pin must both be enabled in order to write to the Flash memory.

bits 2-0  DEC10: DEC09: DEC08: Most Significant Bits of the Decimation Value

OCR0 (Address 0AH) Offset Calibration Coefficient (least significant byte)
Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>OCR07</td>
<td>OCR06</td>
<td>OCR05</td>
<td>OCR04</td>
<td>OCR03</td>
<td>OCR02</td>
<td>OCR01</td>
<td>OCR00</td>
</tr>
</tbody>
</table>
### OCR1 (Address 0Bh) Offset Calibration Coefficient (middle byte)
Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>OCR15</td>
<td>OCR14</td>
<td>OCR13</td>
<td>OCR12</td>
<td>OCR11</td>
<td>OCR10</td>
<td>OCR09</td>
<td>OCR08</td>
</tr>
</tbody>
</table>

### OCR2 (Address 0Ch) Offset Calibration Coefficient (most significant byte)
Reset value is set by Flash memory page 0. Factory programmed to 00H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>OCR23</td>
<td>OCR22</td>
<td>OCR21</td>
<td>OCR20</td>
<td>OCR19</td>
<td>OCR18</td>
<td>OCR17</td>
<td>OCR16</td>
</tr>
</tbody>
</table>

### FSR0 (Address 0Dh) Full-Scale Register (least significant byte)
Reset value is set by Flash memory page 0. Factory programmed to 24H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSR07</td>
<td>FSR06</td>
<td>FSR05</td>
<td>FSR04</td>
<td>FSR03</td>
<td>FSR02</td>
<td>FSR01</td>
<td>FSR00</td>
</tr>
</tbody>
</table>

### FSR1 (Address 0Eh) Full-Scale Register (middle byte)
Reset value is set by Flash memory page 0. Factory programmed to 90H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSR15</td>
<td>FSR14</td>
<td>FSR13</td>
<td>FSR12</td>
<td>FSR11</td>
<td>FSR10</td>
<td>FSR09</td>
<td>FSR08</td>
</tr>
</tbody>
</table>

### FSR2 (Address 0Fh) Full-Scale Register (most significant byte)
Reset value is set by Flash memory page 0. Factory programmed to 67H.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSR23</td>
<td>FSR22</td>
<td>FSR21</td>
<td>FSR20</td>
<td>FSR19</td>
<td>FSR18</td>
<td>FSR17</td>
<td>FSR16</td>
</tr>
</tbody>
</table>
COMMAND DEFINITIONS

The commands listed below control the operation of the ADS1218. Some of the commands are stand-alone commands (e.g., RESET) while others require additional bytes (e.g., WREG requires command, count, and the data bytes). Commands that output data require a minimum of four fOSC cycles before the data is ready (e.g., RDATA).

**Operands:**
- \( n \) = count (0 to 127)
- \( r \) = register (0 to 15)
- \( x \) = don’t care
- \( a \) = RAM bank address (0 to 7)
- \( f \) = Flash memory page address (0 to 31)

<table>
<thead>
<tr>
<th>COMMANDS</th>
<th>DESCRIPTION</th>
<th>COMMAND BYTE(1)</th>
<th>2ND COMMAND BYTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>RDATA</td>
<td>Read Data</td>
<td>0000 0001 (01H)</td>
<td>—</td>
</tr>
<tr>
<td>RDATAC</td>
<td>Read Data Continuously</td>
<td>0000 0111 (03H)</td>
<td>—</td>
</tr>
<tr>
<td>STOPC</td>
<td>Stop Read Data Continuously</td>
<td>0000 1111 (0FH)</td>
<td>—</td>
</tr>
<tr>
<td>RREG</td>
<td>Read from REG Bank ( rrr )</td>
<td>0001 ( rrr ) ( 1xH )</td>
<td>( xxxx_nnnn ) (# of reg–1)</td>
</tr>
<tr>
<td>RRAM</td>
<td>Read from RAM Bank ( aaa )</td>
<td>0010 0aaa ( 2xH )</td>
<td>( xnnn_nnnn ) (# of bytes–1)</td>
</tr>
<tr>
<td>CREG</td>
<td>Copy REGs to RAM Bank ( aaa )</td>
<td>0100 0aaa ( 4xH )</td>
<td>—</td>
</tr>
<tr>
<td>CREGA</td>
<td>Copy REGS to all RAM Banks</td>
<td>0100 1000 ( 48H )</td>
<td>—</td>
</tr>
<tr>
<td>WREG</td>
<td>Write to REG ( rrr )</td>
<td>0101 ( rrr ) ( 5xH )</td>
<td>( xxxx_nnnn ) (# of reg–1)</td>
</tr>
<tr>
<td>WRAM</td>
<td>Write to RAM Bank ( aaa )</td>
<td>0110 0aaa ( 6xH )</td>
<td>( xnnn_nnnn ) (# of bytes–1)</td>
</tr>
<tr>
<td>RF2R</td>
<td>Read Flash page to RAM</td>
<td>100f ( fff ) ( 8, 9xH )</td>
<td>—</td>
</tr>
<tr>
<td>WR2F</td>
<td>Write RAM to Flash page</td>
<td>101f ( fff ) ( A, BxH )</td>
<td>—</td>
</tr>
<tr>
<td>CRAM</td>
<td>Copy RAM Bank ( aaa ) to REG</td>
<td>1100 0aaa ( CxH )</td>
<td>—</td>
</tr>
<tr>
<td>CSARAMX</td>
<td>Calc RAM Bank ( aaa ) Checksum</td>
<td>1101 0aaa ( DxH )</td>
<td>—</td>
</tr>
<tr>
<td>CSRAMX</td>
<td>Calc all RAM Bank Checksum</td>
<td>1101 1000 ( D8H )</td>
<td>—</td>
</tr>
<tr>
<td>CSREG</td>
<td>Calc REG Checksum</td>
<td>1101 1111 ( DFH )</td>
<td>—</td>
</tr>
<tr>
<td>CSRAM</td>
<td>Calc RAM Bank ( aaa ) Checksum</td>
<td>1110 0aaa ( ExH )</td>
<td>—</td>
</tr>
<tr>
<td>CSARAM</td>
<td>Calc all RAM Banks Checksum</td>
<td>1110 1000 ( E8H )</td>
<td>—</td>
</tr>
<tr>
<td>CSFL</td>
<td>Calc Flash Checksum</td>
<td>1110 1100 ( EC )</td>
<td>—</td>
</tr>
<tr>
<td>SELFCAL</td>
<td>Self Cal Offset and Gain</td>
<td>1111 0000 ( F0H )</td>
<td>—</td>
</tr>
<tr>
<td>SELFOCAL</td>
<td>Self Cal Offset</td>
<td>1111 0001 ( F1H )</td>
<td>—</td>
</tr>
<tr>
<td>SELFGCAL</td>
<td>Self Cal Gain</td>
<td>1111 0010 ( F2H )</td>
<td>—</td>
</tr>
<tr>
<td>SYSCAL</td>
<td>Sys Cal Offset</td>
<td>1111 0011 ( F3H )</td>
<td>—</td>
</tr>
<tr>
<td>SYSGCAL</td>
<td>Sys Cal Gain</td>
<td>1111 0100 ( F4H )</td>
<td>—</td>
</tr>
<tr>
<td>DSYNC</td>
<td>Sync DRDY</td>
<td>1111 1000 ( FC )</td>
<td>—</td>
</tr>
<tr>
<td>SLEEP</td>
<td>Put in SLEEP Mode</td>
<td>1111 1101 ( FD )</td>
<td>—</td>
</tr>
<tr>
<td>RESET</td>
<td>Reset to Power-Up Values</td>
<td>1111 1110 ( FE )</td>
<td>—</td>
</tr>
</tbody>
</table>

(1) The data input received by the ADS1218 is always MSB first. The data out format is set by the BIT ORDER bit in ACR reg.
RDATA

**Description:** Read a single 24-bit ADC conversion result. On completion of read back, DRDY goes high.

**Operands:** None

**Bytes:** 1

**Encoding:** 0000 0001

**Data Transfer Sequence:**

```
DRDY
DIN 0000 0001 • • • (1) xxxx xxxx xxxx xxxx xxxx xxxx
DOUT MSB Mid−Byte LSB
DRDY
```

RDATAC

**Description:** Read Data Continuous mode enables the continuous output of new data on each DRDY. This command eliminates the need to send the Read Data Command on each DRDY. This mode may be terminated by either the STOP Read Continuous command or the RESET command.

**Operands:** None

**Bytes:** 1

**Encoding:** 0000 0011

**Data Transfer Sequence:**

```
DRDY
DIN 0000 0011 • • • (1) uuuu uuuu uuuu uuuu uuuu uuuu
DOUT MSB Mid−Byte LSB
DRDY
```

Command terminated when uuuu uuuu equals STOPC or RESET.

```
DIN 0000 0011 • • • (1) uuuu uuuu uuuu uuuu uuuu uuuu
DOUT MSB Mid−Byte LSB
DRDY • • •
DIN • • • uuuu uuuu uuuu
DOUT MSB Mid−Byte LSB
```

**NOTE:** (1) For wait time, refer to timing specification.
STOPC

**Description:** Ends the continuous data output mode.

**Operands:** None

**Bytes:** 1

**Encoding:** 0000 1111

**Data Transfer Sequence:**

```
DIN 0000 1111
```

---

RREG

**Description:** Output the data from up to 16 registers starting with the register address specified as part of the instruction. The number of registers read will be one plus the second byte. If the count exceeds the remaining registers, the addresses will wrap back to the beginning.

**Operands:** r, n

**Bytes:** 2

**Encoding:** 0001 rrrr xxxx nnnn

**Data Transfer Sequence:**

Read Two Registers Starting from Register $01_{16}$ (MUX)

```
DIN 0001 0001 0000 0001 • • (1) xxxx xxxx xxxx xxxx
DOUT MUX ACR
```

**NOTE:** (1) For wait time, refer to timing specification.

---

RRAM

**Description:** Up to 128 bytes can be read from RAM starting at the bank specified in the op code. All reads start at the address for the beginning of the RAM bank. The number of bytes to read will be one plus the value of the second byte.

**Operands:** a, n

**Bytes:** 2

**Encoding:** 0010 0aaa xnnn nnnn

**Data Transfer Sequence:**

Read Two RAM Locations Starting from $20_{16}$

```
DIN 0010 0010 x000 0001 • • (1) xxxx xxxx xxxx xxxx
DOUT RAM Data 20_{16} RAM Data 21_{16}
```

**NOTE:** (1) For wait time, refer to timing specification.
**CREG**

**Copy Registers to RAM Bank**

**Description:** Copy the 16 control registers to the RAM bank specified in the op code. Refer to timing specifications for command execution time.

**Operands:** a

**Bytes:** 1

**Encoding:** 0100 0aaa

**Data Transfer Sequence:**
Copy Register Values to RAM Bank 3

![Diagram](image1)

**NOTE:** (1) For wait time, refer to timing specification.

---

**CREGA**

**Copy Registers to All RAM Banks**

**Description:** Duplicate the 16 control registers to all the RAM banks. Refer to timing specifications for command execution time.

**Operands:** None

**Bytes:** 1

**Encoding:** 0100 1000

**Data Transfer Sequence:**

![Diagram](image2)

---

**WREG**

**Write to Register**

**Description:** Write to the registers starting with the register specified as part of the instruction. The number of registers that will be written is one plus the value of the second byte.

**Operands:** r, n

**Bytes:** 2

**Encoding:** 0101 rrr xxx nnnn

**Data Transfer Sequence:**
Write Two Registers Starting from 06H (DIO)

![Diagram](image3)
WRAM  Write to RAM  

**Description:** Write up to 128 RAM locations starting at the beginning of the RAM bank specified as part of the instruction. The number of bytes written is RAM is one plus the value of the second byte.

**Operands:** a, n

**Bytes:** 2

**Encoding:** 0110 0aaa xnnn nnnn

**Data Transfer Sequence:**
Write to Two RAM Locations starting from 10H

---

RF2R  Read Flash Memory Page to RAM

**Description:** Read the selected Flash memory page to the RAM.

**Operands:** f

**Bytes:** 1

**Encoding:** 100f ffff

**Data Transfer Sequence:**
Read Flash Page 2 to RAM

---

WR2F  Write RAM to Flash Memory

**Description:** Write the contents of RAM to the selected Flash memory page.

**Operands:** f

**Bytes:** 1

**Encoding:** 101f ffff

**Data Transfer Sequence:**
Write RAM to Flash Memory Page 31
CRAM

Description: Copy the selected RAM Bank to the Configuration Registers. This will overwrite all of the registers with the data from the RAM bank.

Operands: a
Bytes: 1
Encoding: 1100 0aaa

Data Transfer Sequence:
Copy RAM Bank 0 to the Registers

```
D_{in} 1100 0000
```

CSRAMX

Calculate RAM Bank Checksum

Description: Calculate the checksum of the selected RAM Bank. The checksum is calculated as a sum of all the bytes with the carry ignored. The ID, DRDY, and DIO bits are masked so they are not included in the checksum.

Operands: a
Bytes: 1
Encoding: 1101 0aaa

Data Transfer Sequence:
Calculate Checksum for RAM Bank 3

```
D_{in} 1101 0011 XXXX XXXX
D_{out} Checksum
```

NOTE: (1) For wait time, refer to timing specification.

CSARAMX

Calculate the Checksum for all RAM Banks

Description: Calculate the checksum of all RAM Banks. The checksum is calculated as a sum of all the bytes with the carry ignored. The ID, DRDY, and DIO bits are masked so they are not included in the checksum.

Operands: None
Bytes: 1
Encoding: 1101 1000

Data Transfer Sequence:

```
D_{in} 1101 1000 XXXX XXXX
D_{out} Checksum
```

NOTE: (1) For wait time, refer to timing specification.
CSREG

**Description:** Calculate the checksum of all the registers. The checksum is calculated as a sum of all the bytes with the carry ignored. The ID, DRDY, and DIO bits are masked so they are not included in the checksum.

**Operands:** None

**Bytes:** 1

**Encoding:** 1101 1111

**Data Transfer Sequence:**

```
DIN 1101 1111 • • • (1) xxxx xxxx
DOUT Checksum
```

**NOTE:** (1) For wait time, refer to timing specification.

---

CSRAM

**Calculate RAM Bank Checksum**

**Description:** Calculate the checksum of the selected RAM Bank. The checksum is calculated as a sum of all the bytes with the carry ignored. All bits are included in the checksum calculation; there is no masking of bits.

**Operands:** a

**Bytes:** 1

**Encoding:** 1110 0aaa

**Data Transfer Sequence:**

```
DIN 1110 0010 • • • (1) xxxx xxxx
DOUT Checksum
```

**NOTE:** (1) For wait time, refer to timing specification.

---

CSARAM

**Calculate Checksum for all RAM Banks**

**Description:** Calculate the checksum of all RAM Banks. The checksum is calculated as a sum of all the bytes with the carry ignored. All bits are included in the checksum calculation; there is no masking of bits.

**Operands:** None

**Bytes:** 1

**Encoding:** 1110 1000

**Data Transfer Sequence:**

```
DIN 1110 1000 • • • (1) xxxx xxxx
DOUT Checksum
```

**NOTE:** (1) For wait time, refer to timing specification.
CSFL  Calculate Checksum for all Flash Memory Pages

Description: Calculate the checksum for all Flash memory pages. The checksum is calculated as a sum of all the bytes with the carry ignored. All bits are included in the checksum calculation; there is no masking of bits.

Operands: None
Bytes: 1
Encoding: 1110 1100

Data Transfer Sequence:

SELFCAL  Offset and Gain Self Calibration

Description: Starts the process of self calibration. The Offset Control Register (OCR) and the Full-Scale Register (FSR) are updated with new values after this operation.

Operands: None
Bytes: 1
Encoding: 1111 0000

Data Transfer Sequence:

SELFOCAL  Offset Self Calibration

Description: Starts the process of self-calibration for offset. The Offset Control Register (OCR) is updated after this operation.

Operands: None
Bytes: 1
Encoding: 1111 0001

Data Transfer Sequence:

SEFGCAL  Gain Self Calibration

Description: Starts the process of self-calibration for gain. The Full-Scale Register (FSR) is updated with new values after this operation.

Operands: None
Bytes: 1
Encoding: 1111 0010

Data Transfer Sequence:
SYSOCAL

Description: Starts the system offset calibration process. For a system offset calibration, the input should be set to 0V differential, and the ADS1218 computes the OCR register value that will compensate for offset errors. The Offset Control Register (OCR) is updated after this operation.

Operands: None
Bytes: 1
Encoding: 1111 0011

Data Transfer Sequence:

D_in 1111 0011

SYSGCAL

Description: Starts the system gain calibration process. For a system gain calibration, the differential input should be set to the reference voltage and the ADS1218 computes the FSR register value that will compensate for gain errors. The FSR is updated after this operation.

Operands: None
Bytes: 1
Encoding: 1111 0100

Data Transfer Sequence:

D_in 1111 0100

DSYNC

Description: Synchronizes the ADS1218 to the serial clock edge.

Operands: None
Bytes: 1
Encoding: 1111 1100

Data Transfer Sequence:

D_in 1111 1100

SLEEP

Description: Puts the ADS1218 into a low-power sleep mode. SCLK must be inactive while in sleep mode. To exit this mode, issue the WAKEUP command.

Operands: None
Bytes: 1
Encoding: 1111 1101

Data Transfer Sequence:

D_in 1111 1101
**WAKEUP**

**Description:** Use this command to wake up from sleep mode.

**Operands:** None

**Bytes:** 1

**Encoding:** 1111 1011

**Data Transfer Sequence:**

\[
D_{tx} \rightarrow 1111\ 1011
\]

---

**RESET**

**Description:** Copy the contents of Flash memory page 0 to the registers. This command will also stop the Read Continuous mode.

**Operands:** None

**Bytes:** 1

**Encoding:** 1111 1110

**Data Transfer Sequence:**

\[
D_{tx} \rightarrow 1111\ 1110
\]

---

### Table 4. ADS1218 Command Map

<table>
<thead>
<tr>
<th>MSB</th>
<th>0000</th>
<th>0001</th>
<th>0010</th>
<th>0011</th>
<th>0100</th>
<th>0101</th>
<th>0110</th>
<th>0111</th>
<th>1000</th>
<th>1001</th>
<th>1010</th>
<th>1011</th>
<th>1100</th>
<th>1101</th>
<th>1110</th>
<th>1111</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>x(1)</td>
<td>rdata</td>
<td>x</td>
<td>rdatac</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0001</td>
<td>reg 0</td>
<td>reg 1</td>
<td>reg 2</td>
<td>reg 3</td>
<td>reg 4</td>
<td>reg 5</td>
<td>reg 6</td>
<td>reg 7</td>
<td>reg 8</td>
<td>reg 9</td>
<td>reg A</td>
<td>reg B</td>
<td>reg C</td>
<td>reg D</td>
<td>reg E</td>
<td>reg F</td>
</tr>
<tr>
<td>0010</td>
<td>ram 0</td>
<td>ram 1</td>
<td>ram 2</td>
<td>ram 3</td>
<td>ram 4</td>
<td>ram 5</td>
<td>ram 6</td>
<td>ram 7</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0111</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0100</td>
<td>creg 0</td>
<td>creg 1</td>
<td>creg 2</td>
<td>creg 3</td>
<td>creg 4</td>
<td>creg 5</td>
<td>creg 6</td>
<td>creg 7</td>
<td>creg A</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0101</td>
<td>wreg 0</td>
<td>wreg 1</td>
<td>wreg 2</td>
<td>wreg 3</td>
<td>wreg 4</td>
<td>wreg 5</td>
<td>wreg 6</td>
<td>wreg 7</td>
<td>wreg 8</td>
<td>wreg 9</td>
<td>wreg A</td>
<td>wreg B</td>
<td>wreg C</td>
<td>wreg D</td>
<td>wreg E</td>
<td>wreg F</td>
</tr>
<tr>
<td>0110</td>
<td>wram 0</td>
<td>wram 1</td>
<td>wram 2</td>
<td>wram 3</td>
<td>wram 4</td>
<td>wram 5</td>
<td>wram 6</td>
<td>wram 7</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0111</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>1000</td>
<td>rlt2 0</td>
<td>rlt2 1</td>
<td>rlt2 2</td>
<td>rlt2 3</td>
<td>rlt2 4</td>
<td>rlt2 5</td>
<td>rlt2 6</td>
<td>rlt2 7</td>
<td>rlt2 8</td>
<td>rlt2 9</td>
<td>rlt2 A</td>
<td>rlt2 B</td>
<td>rlt2 C</td>
<td>rlt2 D</td>
<td>rlt2 E</td>
<td>rlt2 F</td>
</tr>
<tr>
<td>1001</td>
<td>rlt2 10</td>
<td>rlt2 11</td>
<td>rlt2 12</td>
<td>rlt2 13</td>
<td>rlt2 14</td>
<td>rlt2 15</td>
<td>rlt2 16</td>
<td>rlt2 17</td>
<td>rlt2 18</td>
<td>rlt2 19</td>
<td>rlt2 1A</td>
<td>rlt2 1B</td>
<td>rlt2 1C</td>
<td>rlt2 1D</td>
<td>rlt2 1E</td>
<td>rlt2 1F</td>
</tr>
<tr>
<td>1010</td>
<td>wrf 0</td>
<td>wrf 1</td>
<td>wrf 2</td>
<td>wrf 3</td>
<td>wrf 4</td>
<td>wrf 5</td>
<td>wrf 6</td>
<td>wrf 7</td>
<td>wrf 8</td>
<td>wrf 9</td>
<td>wrf A</td>
<td>wrf B</td>
<td>wrf C</td>
<td>wrf D</td>
<td>wrf E</td>
<td>wrf F</td>
</tr>
<tr>
<td>1011</td>
<td>wrf 10</td>
<td>wrf 11</td>
<td>wrf 12</td>
<td>wrf 13</td>
<td>wrf 14</td>
<td>wrf 15</td>
<td>wrf 16</td>
<td>wrf 17</td>
<td>wrf 18</td>
<td>wrf 19</td>
<td>wrf 1A</td>
<td>wrf 1B</td>
<td>wrf 1C</td>
<td>wrf 1D</td>
<td>wrf 1E</td>
<td>wrf 1F</td>
</tr>
<tr>
<td>1100</td>
<td>cram 0</td>
<td>cram 1</td>
<td>cram 2</td>
<td>cram 3</td>
<td>cram 4</td>
<td>cram 5</td>
<td>cram 6</td>
<td>cram 7</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>1101</td>
<td>csram 0</td>
<td>csram 1</td>
<td>csram 2</td>
<td>csram 3</td>
<td>csram 4</td>
<td>csram 5</td>
<td>csram 6</td>
<td>csram 7</td>
<td>csram A</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>csreg</td>
</tr>
<tr>
<td>1110</td>
<td>csram 0</td>
<td>csram 1</td>
<td>csram 2</td>
<td>csram 3</td>
<td>csram 4</td>
<td>csram 5</td>
<td>csram 6</td>
<td>csram 7</td>
<td>csram A</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>csfl</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>1111</td>
<td>self cal</td>
<td>self ocal</td>
<td>self gocal</td>
<td>sys ocal</td>
<td>sys gocal</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
</tbody>
</table>

(1) \(x\) = Reserved
DEFINITION OF RULES

Analog Input Voltage—the voltage at any one analog input relative to AGND.

Analog Input Differential Voltage—given by the following equation: \((A_{IN+}) - (A_{IN-})\). Thus, a positive digital output is produced whenever the analog input differential voltage is positive, while a negative digital output is produced whenever the differential is negative.

For example, when the converter is configured with a 2.5V reference and placed in a gain setting of 1, the positive full-scale output is produced when the analog input differential is 2.5V. The negative full-scale output is produced when the differential is –2.5V. In each case, the actual input voltages must remain within the AGND to AVDD range.

Conversion Cycle—the term conversion cycle usually refers to a discrete A/D conversion operation, such as that performed by a successive approximation converter. As used here, a conversion cycle refers to the \(t_{DATA}\) time period. However, each digital output is actually based on the modulator results from several \(t_{DATA}\) time periods.

<table>
<thead>
<tr>
<th>FILTER SETTING</th>
<th>MODULATOR RESULTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fast Setting</td>
<td>1 (t_{DATA}) Time Period</td>
</tr>
<tr>
<td>Sinc(^2)</td>
<td>2 (t_{DATA}) Time Period</td>
</tr>
<tr>
<td>Sinc(^3)</td>
<td>3 (t_{DATA}) Time Period</td>
</tr>
</tbody>
</table>

Data Rate—the rate at which conversions are completed. See definition for \(t_{DATA}\).

Decimation Ratio—defines the ratio between the output of the modulator and the output Data Rate. Valid values for the Decimation Ratio are from 20 to 2047. Larger Decimation Ratios will have lower noise.

Effective Resolution—the effective resolution of the ADS1218 in a particular configuration can be expressed in two different units: bits rms (referenced to output) and Vrms (referenced to input). Computed directly from the converter’s output data, each is a statistical calculation. The conversion from one to the other is shown below.

Effective number of bits (ENOB) or effective resolution is commonly used to define the usable resolution of the A/D converter. It is calculated from empirical data taken directly from the device. It is typically determined by applying a fixed known signal source to the analog input and computing the standard deviation of the data sample set. The rms noise defines the ±\(\sigma\) interval about the sample mean.

The data from the A/D converter is output as codes, which then can be easily converted to other units, such as ppm or volts. The equations and table below show the relationship between bits or codes, ppm, and volts.

\[
\text{ENOB} = \frac{-20 \log(\text{ppm})}{6.02}
\]

<table>
<thead>
<tr>
<th>BITS rms</th>
<th>BIPOLAR Vrms</th>
<th>UNIPOLAR Vrms</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>(\frac{2 \times V_{REF}}{V_{PGA}}) (10^{\frac{6.02 \times \text{ER}}{20}})</td>
<td>(\frac{V_{REF}}{V_{PGA}}) (10^{\frac{6.02 \times \text{ER}}{20}})</td>
</tr>
<tr>
<td>24</td>
<td>298nV</td>
<td>149nV</td>
</tr>
<tr>
<td>22</td>
<td>1.19(\mu)V</td>
<td>597nV</td>
</tr>
<tr>
<td>20</td>
<td>4.77(\mu)V</td>
<td>2.39(\mu)V</td>
</tr>
<tr>
<td>18</td>
<td>19.1(\mu)V</td>
<td>9.55(\mu)V</td>
</tr>
<tr>
<td>16</td>
<td>76.4(\mu)V</td>
<td>38.2(\mu)V</td>
</tr>
<tr>
<td>14</td>
<td>505(\mu)V</td>
<td>152.7(\mu)V</td>
</tr>
<tr>
<td>12</td>
<td>1.22mV</td>
<td>610(\mu)V</td>
</tr>
</tbody>
</table>

\(f_{DATA}\)—the frequency of the digital output data produced by the ADS1218. \(f_{DATA}\) is also referred to as the Data Rate.

\[
f_{DATA} = \left( \frac{f_{MOD}}{\text{Decimation Ratio}} \right) = \left( \text{mfactor} \times \frac{f_{OSC}}{\text{Decimation Ratio}} \right)
\]

\(f_{MOD}\)—the frequency or speed at which the modulator of the ADS1218 is running. This depends on the SPEED bit as shown below:

<table>
<thead>
<tr>
<th>SPEED BIT</th>
<th>(f_{MOD})</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>(f_{OSC}/128)</td>
</tr>
<tr>
<td>1</td>
<td>(f_{OSC}/256)</td>
</tr>
</tbody>
</table>

\(f_{OSC}\)—the frequency of the crystal input signal at the \(X_{IN}\) input of the ADS1218.

\(f_{SAMP}\)—the frequency, or switching speed, of the input sampling capacitor. The value is given by one of the following equations:

<table>
<thead>
<tr>
<th>PGA SETTING</th>
<th>SAMPLING FREQUENCY</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 2, 4, 8</td>
<td>(f_{SAMP} = \frac{f_{OSC}}{\text{mfactor}})</td>
</tr>
<tr>
<td>8</td>
<td>(f_{SAMP} = \frac{2f_{OSC}}{\text{mfactor}})</td>
</tr>
<tr>
<td>16</td>
<td>(f_{SAMP} = \frac{4f_{OSC}}{\text{mfactor}})</td>
</tr>
<tr>
<td>32</td>
<td>(f_{SAMP} = \frac{8f_{OSC}}{\text{mfactor}})</td>
</tr>
<tr>
<td>64, 128</td>
<td>(f_{SAMP} = \frac{16f_{OSC}}{\text{mfactor}})</td>
</tr>
</tbody>
</table>
Filter Selection—the ADS1218 uses a (sinx/x) filter or sinc filter. There are three different sinc filters that can be selected. A fast settling filter will settle in one $t_{\text{DATA}}$ cycle. The sinc$^2$ filter will settle in two cycles and have lower noise. The sinc$^3$ will achieve lowest noise and higher number of effective bits, but requires three cycles to settle. The ADS1218 will operate with any one of these filters, or it can operate in an auto mode, where it will first select the fast settling filter after a new channel is selected for two readings and will then switch to sinc$^2$ for one reading, followed by sinc$^3$ from then on.

Full-Scale Range (FSR)—as with most A/D converters, the full-scale range of the ADS1218 is defined as the input, which produces the positive full-scale digital output minus the input, which produces the negative full-scale digital output. The full-scale range changes with gain setting; see Table 5.

For example, when the converter is configured with a 2.5V reference and is placed in a gain setting of 2, the full-scale range is: $[1.25\text{V (positive full-scale)} - (-1.25\text{V (negative full-scale)})] = 2.5\text{V}$.

Least Significant Bit (LSB) Weight—this is the theoretical amount of voltage that the differential voltage at the analog input would have to change in order to observe a change in the output data of one least significant bit. It is computed as follows:

$$\text{LSB Weight} = \frac{\text{Full−Scale Range}}{2^N}$$

where N is the number of bits in the digital output.

t$_{\text{DATA}}$—the inverse of $f_{\text{DATA}}$, or the period between each data output.

---

### Table 5. Full-Scale Range versus PGA Setting

<table>
<thead>
<tr>
<th>GAIN SETTING</th>
<th>FULL-SCALE RANGE</th>
<th>DIFFERENTIAL INPUT VOLTAGES$^{(2)}$</th>
<th>PGA OFFSET RANGE</th>
<th>FULL-SCALE RANGE</th>
<th>DIFFERENTIAL INPUT VOLTAGES$^{(2)}$</th>
<th>PGA SHIFT RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5V</td>
<td>±2.5V</td>
<td>±1.25V</td>
<td>±2VREF</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>2</td>
<td>2.5V</td>
<td>±1.25V</td>
<td>±0.625V</td>
<td>±0.625V</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>4</td>
<td>1.25V</td>
<td>±0.625V</td>
<td>±312.5mV</td>
<td>±3125mV</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>8</td>
<td>0.625V</td>
<td>±312.5mV</td>
<td>±156.25mV</td>
<td>±15625mV</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>16</td>
<td>312.5mV</td>
<td>±156.25mV</td>
<td>±78.125mV</td>
<td>±78125mV</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>34</td>
<td>156.25mV</td>
<td>±78.125mV</td>
<td>±39.0625mV</td>
<td>±390625mV</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>64</td>
<td>78.125mV</td>
<td>±39.0625mV</td>
<td>±19.531mV</td>
<td>±19531mV</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
<tr>
<td>128</td>
<td>39.0625mV</td>
<td>±19.531mV</td>
<td>±9.766mV</td>
<td>±9766mV</td>
<td>±VREF</td>
<td>±VREF</td>
</tr>
</tbody>
</table>

$^{(1)}$ With a 2.5V reference.

$^{(2)}$ The ADS1218 allows common-mode voltage as long as the absolute input voltage on $A_{\text{IN+}}$ or $A_{\text{IN-}}$ does not go below AGND or above AVDD.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>PIns</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADS1218Y/250</td>
<td>ACTIVE</td>
<td>TQFP</td>
<td>PFB</td>
<td>48</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>ADS1218Y</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

---

### TAPE DIMENSIONS

- **K0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **A0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

---

### REEL DIMENSIONS

- **Reel Diameter**
- **Reel Width (W1)**

---

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Q1**, **Q2**, **Q3**, **Q4**
- **Pocket Quadrants**
- **Sprocket Holes**
- **User Direction of Feed**

---

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADS1218Y/250</td>
<td>TQFP</td>
<td>PFB</td>
<td>48</td>
<td>250</td>
<td>180.0</td>
<td>16.4</td>
<td>9.6</td>
<td>9.6</td>
<td>1.5</td>
<td>12.0</td>
<td>16.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>

---

---
**TAPE AND REEL BOX DIMENSIONS**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADS1218Y/250</td>
<td>TQFP</td>
<td>PFB</td>
<td>48</td>
<td>250</td>
<td>213.0</td>
<td>191.0</td>
<td>55.0</td>
</tr>
</tbody>
</table>
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Falls within JEDEC MS-026
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.  
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsandsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated