

# **X4 SRAM Nonvolatile Controller Unit**

### **Features**

- ➤ Power monitoring and switching for 3-volt battery-backup applications
- ➤ Write-protect control
- ➤ 2-input decoder for control of up to 4 banks of SRAM
- > 3-volt primary cell inputs
- Less than 10ns chip-enable propagation delay
- > 5% or 10% supply operation

## **General Description**

The CMOS bq2204A SRAM Non-volatile Controller Unit provides all necessary functions for converting up to four banks of standard CMOS SRAM into nonvolatile read/write memory.

A precision comparator monitors the 5V  $V_{CC}$  input for an out-of-tolerance condition. When out-of-tolerance is detected, the four conditioned chip-enable outputs are forced inactive to write-protect up to four banks of SRAM.

During a power failure, the external SRAMs are switched from the VCC supply to one of two 3V backup supplies. On a subsequent power-up, the SRAMs are write-protected until a power-valid condition exists.

During power-valid operation, a two-input decoder transparently selects one of up to four banks of SRAM.

### **Pin Connections**



#### Pin Names

| $V_{OUT} \\$                                         | Supply output                     |
|------------------------------------------------------|-----------------------------------|
| $BC_1$ – $BC_2$                                      | 3 volt primary backup cell inputs |
| THS                                                  | Threshold select input            |
| $\overline{\text{CE}}$                               | chip-enable active low input      |
| $\frac{\overline{CE}_{CON1}-}{\overline{CE}_{CON4}}$ | Conditioned chip-enable outputs   |
| А-В                                                  | Decoder inputs                    |
| NC                                                   | No connect                        |
| $V_{CC}$                                             | +5 volt supply input              |
| $V_{SS}$                                             | Ground                            |

## **Functional Description**

Up to four banks of CMOS static RAM can be battery-backed using the  $V_{OUT}$  and conditioned chip-enable output pins from the bq2204A. As  $V_{CC}$  slews down during a power failure, the conditioned chip-enable outputs  $\overline{CE}_{CON1}$  through  $\overline{CE}_{CON4}$  are forced inactive independent of the chip-enable input  $\overline{CE}$ .

This activity unconditionally write-protects the external SRAM as  $V_{CC}$  falls below an out-of-tolerance threshold VPFD. VPFD is selected by the threshold select input pin, THS. If THS is tied to VSS, the power-fail detection occurs at 4.62V typical for 5% supply operation.

If THS is tied to  $V_{CC}$ , power-fail detection occurs at 4.37V typical for 10% supply operation. The THS pin must be tied to  $V_{SS}$  or  $V_{CC}$  for proper operation.

If a memory access is in process to any of the four external banks of SRAM during power-fail detection, that memory cycle continues to completion before the memory is write-protected. If the memory cycle is not terminated within time twpt, all four chip-enable outputs are unconditionally driven high, write-protecting the controlled SRAMs.

## **bq2204A**

As the supply continues to fall past VPFD, an internal switching device forces  $V_{OUT}$  to one of the  $\underline{two}$  external backup energy sources.  $\overline{CE}_{CON1}$  through  $\overline{CE}_{CON4}$  are held high by the  $V_{OUT}$  energy source.

During power-up,  $V_{OUT}$  is switched back to the 5V supply as  $V_{CC}$  rises above the backup cell input voltage sourcing  $V_{OUT}.$  Outputs  $\overline{CE}_{CON1}$  through  $\overline{CE}_{CON4}$  are held inactive for time  $t_{CER}$  (120ms maximum) after the power supply has reached  $V_{PFD}$ , independent of the  $\overline{CE}$  input, to allow for processor stabilization.

During power-valid operation, the  $\overline{CE}$  input is passed through to one of the four  $\overline{CE}_{CON}$  outputs with a propagation delay of less than 10ns. The  $\overline{CE}$  input is output on one of the four  $\overline{CE}_{CON}$  output pins depending on the level of the decode inputs at A and B as shown in the Truth Table.

The A and B inputs are usually tied to high-order address pins so that a large nonvolatile memory can be designed using lower-density memory devices. Nonvolatility and decoding are achieved by hardware hookup as shown in Figure 1.



Figure 1. Hardware Hookup (5% Supply Operation)

## Energy Cell Inputs—BC<sub>1</sub>, BC<sub>2</sub>

Two backup energy source inputs are provided on the bq2204A. The  $BC_1$  and  $BC_2$  inputs accept a 3V primary battery (non-rechargeable), typically some type of lithium chemistry. If no primary cell is to be used on either  $BC_1$  or  $BC_2$ , the unused input should be tied to  $V_{SS}$ .

 $V_{CC}$  falling below  $V_{PFD}$  starts the comparison of  $BC_1$  and  $BC_2$ . The BC input comparison continues until  $V_{CC}$  rises above  $V_{SO}$ . Power to  $V_{OUT}$  begins with  $BC_1$  and switches to  $BC_2$  only when  $V_{BC1}$  is less than  $V_{BC2}$  minus  $V_{BSO}$ . The controller alternates to the higher BC voltage only when the difference between the BC input voltages is greater than  $V_{BSO}$ . Alternating the backup batteries allows one-at-a-time battery replacement and efficient use of both backup batteries.

To prevent battery drain when there is no valid data to retain, V<sub>OUT</sub> and CE<sub>CON1-4</sub> are internally isolated from BC<sub>1</sub> and BC<sub>2</sub> by either of the following conditions:

- Initial connection of a battery to BC<sub>1</sub> or BC<sub>2</sub>, or
- Presentation of an isolation signal on  $\overline{\text{CE}}$ .

A valid isolation signal requires CE low as V<sub>CC</sub> crosses both V<sub>PFD</sub> and V<sub>SO</sub> during a power-down. See Figure 2. Between these two points in time,  $\overline{\text{CE}}$  must be brought to the point of (0.48 to 0.52)\*V<sub>CC</sub> and held  $\overline{\text{for}}$  at least 700ns. The isolation signal is invalid if  $\overline{\text{CE}}$  exceeds 0.54\*V<sub>CC</sub> at any point between V<sub>CC</sub> crossing V<sub>PFD</sub> and V<sub>SO</sub>.

The appropriate battery is connected to  $V_{OUT}$  and  $\overline{CE}_{CON1-4}$  immediately on subsequent application and removal of  $V_{CC}.$ 



Figure 2. Battery Isolation Signal

### **Truth Table**

|    | Input |   | Output             |                    |                    |                    |  |  |  |  |
|----|-------|---|--------------------|--------------------|--------------------|--------------------|--|--|--|--|
| CE | Α     | В | CE <sub>CON1</sub> | CE <sub>CON2</sub> | CE <sub>CON3</sub> | CE <sub>CON4</sub> |  |  |  |  |
| Н  | X     | X | Н                  | Н                  | Н                  | Н                  |  |  |  |  |
| L  | L     | L | L                  | Н                  | Н                  | Н                  |  |  |  |  |
| L  | Н     | L | Н                  | L                  | Н                  | Н                  |  |  |  |  |
| L  | L     | Н | н н                |                    | L                  | Н                  |  |  |  |  |
| L  | Н     | Н | Н                  | Н                  | Н                  | L                  |  |  |  |  |

## **Absolute Maximum Ratings**

| Symbol              | Parameter                                                   | Value        | Unit | Conditions             |
|---------------------|-------------------------------------------------------------|--------------|------|------------------------|
| Vcc                 | DC voltage applied on VCC relative to VSS                   | -0.3 to +7.0 | V    |                        |
| V <sub>T</sub>      | DC voltage applied on any pin excluding VCC relative to VSS | -0.3 to +7.0 | V    | $V_T \le V_{CC} + 0.3$ |
| _                   |                                                             | 0 to 70      | °C   | Commercial             |
| TOPR                | Operating temperature                                       | -40 to +85   | °C   | Industrial "N"         |
| T <sub>STG</sub>    | Storage temperature                                         | -55 to +125  | °C   |                        |
| T <sub>BIAS</sub>   | Temperature under bias                                      | -40 to +85   | °C   |                        |
| T <sub>SOLDER</sub> | T <sub>SOLDER</sub> Soldering temperature                   |              | °C   | For 10 seconds         |
| I <sub>OUT</sub>    | V <sub>OUT</sub> current                                    | 200          | mA   |                        |

Note:

Permanent device damage may occur if **Absolute Maximum Ratings** are exceeded. Functional operation should be limited to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to conditions beyond the operational limits for extended periods of time may affect device reliability.

# Recommended DC Operating Conditions (TA = TOPR)

| Symbol                                 | Parameter           | Minimum | Typical | Maximum               | Unit | Notes                             |
|----------------------------------------|---------------------|---------|---------|-----------------------|------|-----------------------------------|
|                                        | _ , ,               | 4.75    | 5.0     | 5.5                   | V    | THS = V <sub>SS</sub>             |
| VCC                                    | Supply voltage      | 4.50    | 5.0     | 5.5                   | V    | THS = VCC                         |
| V <sub>SS</sub>                        | Supply voltage      | 0       | 0       | 0                     | V    |                                   |
| V <sub>IL</sub>                        | Input low voltage   | -0.3    | -       | 0.8                   | V    |                                   |
| V <sub>IH</sub>                        | Input high voltage  | 2.2     | -       | V <sub>CC</sub> + 0.3 | V    |                                   |
| V <sub>BC1</sub> ,<br>V <sub>BC2</sub> | Backup cell voltage | 2.0     | -       | 4.0                   | V    | V <sub>CC</sub> < V <sub>BC</sub> |
| THS                                    | Threshold select    | -0.3    | -       | V <sub>CC</sub> + 0.3 | V    |                                   |

Note: Typical values indicate operation at  $T_A = 25$ °C,  $V_{CC} = 5V$  or  $V_{BC}$ .

# DC Electrical Characteristics (TA = TOPR, VCC = 5V $\pm$ 10%)

| Symbol            | Parameter                   | Minimum               | Typical         | Maximum | Unit | Conditions/Notes                                               |
|-------------------|-----------------------------|-----------------------|-----------------|---------|------|----------------------------------------------------------------|
| ILI               | Input leakage current       | -                     | -               | ± 1     | μΑ   | VIN = VSS to VCC                                               |
| VoH               | Output high voltage         | 2.4                   | -               | -       | V    | I <sub>OH</sub> = -2.0mA                                       |
| V <sub>OHB</sub>  | V <sub>OH</sub> , BC supply | V <sub>BC</sub> - 0.3 | -               | -       | V    | $V_{BC} > V_{CC}$ , $I_{OH} = -10\mu A$                        |
| Vol               | Output low voltage          | -                     | -               | 0.4     | V    | $I_{OL} = 4.0 \text{mA}$                                       |
| I <sub>CC</sub>   | Operating supply current    | -                     | 3               | 6       | mA   | No load on outputs.                                            |
| 1 0 11 0          |                             | 4.55                  | 4.62            | 4.75    | V    | THS = V <sub>SS</sub>                                          |
| V <sub>PFD</sub>  | Power-fail detect voltage   | 4.30                  | 4.37            | 4.50    | V    | THS = V <sub>CC</sub>                                          |
| V <sub>SO</sub>   | Supply switch-over voltage  | -                     | V <sub>BC</sub> | -       | V    |                                                                |
| ICCDR             | Data-retention mode current | -                     | -               | 100     | nA   | VOUT data-retention current to additional memory not included. |
|                   | Active backup cell          | -                     | VBC1            | -       | V    | V <sub>BC1</sub> > V <sub>BC2</sub> + V <sub>BSO</sub>         |
| VBC               | voltage                     | -                     | VBC2            | -       | V    | VBC2 > VBC1 + VBSO                                             |
| V <sub>BSO</sub>  | Battery switch-over voltage | 0.25                  | 0.4             | 0.6     | V    |                                                                |
| I <sub>OUT1</sub> | V <sub>OUT</sub> current    | -                     | -               | 160     | mA   | V <sub>OUT</sub> > V <sub>CC</sub> - 0.3V                      |
| I <sub>OUT2</sub> | V <sub>OUT</sub> current    | -                     | 100             | -       | μΑ   | V <sub>OUT</sub> > V <sub>BC</sub> - 0.2V                      |

**Note:** Typical values indicate operation at  $T_A = 25$ °C,  $V_{CC} = 5V$  or  $V_{BC}$ .

## Capacitance (TA = 25°C, F = 1MHz, VCC = 5.0V)

| Symbol           | Symbol Parameter   |   | Typical | Maximum | Unit | Conditions          |
|------------------|--------------------|---|---------|---------|------|---------------------|
| C <sub>IN</sub>  | Input capacitance  | - | -       | 8       | pF   | Input voltage = 0V  |
| C <sub>OUT</sub> | Output capacitance | - | -       | 10      | pF   | Output voltage = 0V |

Note: This parameter is sampled and not 100% tested.

## **AC Test Conditions**

| Parameter                                | Test Conditions                   |
|------------------------------------------|-----------------------------------|
| Input pulse levels                       | 0V to 3.0V                        |
| Input rise and fall times                | 5ns                               |
| Input and output timing reference levels | 1.5V (unless otherwise specified) |



Figure 3. Output Load

# Power-Fail Control (TA = TOPR)

| Symbol                             | Parameter                            | Minimum | Typical | Maximum | Unit | Notes                                                                                                |
|------------------------------------|--------------------------------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------|
| t <sub>PF</sub>                    | V <sub>CC</sub> slew, 4.75V to 4.25V | 300     | -       | -       | μs   |                                                                                                      |
| tFS                                | VCC slew, 4.25V to VSO               | 10      | -       | -       | μs   |                                                                                                      |
| tPU                                | VCC slew, 4.25V to 4.75V             | 0       | -       | -       | μs   |                                                                                                      |
| tCED chip-enable propagation delay |                                      | -       | 7       | 10      | ns   |                                                                                                      |
| tAS                                | A,B set up to $\overline{\text{CE}}$ | 0       | -       | -       | ns   |                                                                                                      |
| t <sub>CER</sub>                   | chip-enable recovery                 | 40      | 80      | 120     | ms   | Time during which SRAM is write-protected after V <sub>CC</sub> passes V <sub>PFD</sub> on power-up. |
| t <sub>WPT</sub>                   | t <sub>WPT</sub> Write-protect time  |         | 100     | 150     | μs   | Delay after V <sub>CC</sub> slews down past V <sub>PFD</sub> before SRAM is write-protected.         |

**Note:** Typical values indicate operation at  $T_A = 25$ °C,  $V_{CC} = 5V$ .

Caution: Negative undershoots below the absolute maximum rating of -0.3V in battery-backup mode may affect data integrity.

# **Power-Down Timing**



# **Power-Up Timing**



## **Address-Decode Timing**



TD220402.eps

# bq2204A

# **Data Sheet Revision History**

| Change No. | Page No. | Description of Change                                                                        | Nature of Change |
|------------|----------|----------------------------------------------------------------------------------------------|------------------|
| 1          | All      | bq2204A replaces bq2204.                                                                     |                  |
| 1          | 1, 4–5   | 10% tolerance requires the THS pin to be tied to VCC, not VOUT.                              |                  |
| 1          | 3        | Energy cell input selection process alternates between BC <sub>1</sub> and BC <sub>2</sub> . |                  |

**Note:** Change 1 = Dec. 1992 changes from Sept. 1991



### PACKAGE OPTION ADDENDUM



11-Jan-2021

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| BQ2204APN        | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | 2204APN                 | Samples |
| BQ2204ASN        | ACTIVE     | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 2204A                   | Samples |
| BQ2204ASN-N      | ACTIVE     | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 2204A                   | Samples |
| BQ2204ASNTR      | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 2204A                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

11-Jan-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device      | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| L | BQ2204ASNTR | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Г | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | BQ2204ASNTR | SOIC         | D               | 16   | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| BQ2204APN   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| BQ2204ASN   | D            | SOIC         | 16   | 40  | 506.6  | 8      | 3940   | 4.32   |
| BQ2204ASN-N | D            | SOIC         | 16   | 40  | 506.6  | 8      | 3940   | 4.32   |

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated