





**DLP4620S-Q1** DLPS230C - DECEMBER 2022 - REVISED AUGUST 2024

# DLP4620S-Q1 DLP Digital Micromirror Device (DMD) for Automotive Display **Applications**

### 1 Features

- Qualified for automotive applications
  - –40°C to 105°C operating DMD array temperature range
- **Functional Safety Quality-Managed** 
  - Documentation available to aid ISO 2626 functional safety system design up to ASIL-B
- The DLP4620S-Q1 automotive chipset includes:
  - DLP4620S-Q1 DMD
  - DLPC231S-Q1 DMD controller
  - TPS99000S-Q1 system management and illumination controller
- 0.46-inch diagonal micromirror array
  - 7.6µm micromirror pitch
  - ±12° micromirror tilt angle
  - Bottom illumination enables high efficiency and smaller engine size
  - Up to 1920 × 960 resolution with external GPUbased quincunx preprocessing
  - 1358 × 566 or 1220 × 610 resolution modes
  - Compatible with LED or laser illumination
- 600MHz SubLVDS DMD interface for low power and emission
- 10kHz DMD refresh rate over temperature extremes
- Built-in self-test (BIST) of DMD memory cells

# 2 Applications

- Wide field of view and augmented reality head-up display (HUD)
- Digital cluster, navigation, and infotainment windshield displays

# 3 Description

**DLP®** DLP4620S-Q1 The automotive digital micromirror device (DMD), combined with the DLPC231S-Q1 DMD controller and TPS99000S-Q1 system management and illumination controller, provides the capability to achieve high-performance, high-resolution augmented reality head-up display (HUD). The 2:1 aspect ratio supports very wide aspect ratio designs, and the 0.9MP resolution enables retinal limited displays to be achieved in HUD applications. The DLP4620S-Q1 has a good balance of optical throughput and resolution enabling a wide field of view and a large driver eye box for enhanced user experience. This chipset, coupled with LEDs or lasers and an optical system, enables deep saturated colors of 125% NTSC, extremely high brightness of more than 15,000cd/m2, high dynamic dimming ratio of more than 5000:1, and high solar load tolerance. The DLP4620S-Q1 automotive DMD micromirror array is configured for bottom illumination, which enables highly efficient and more compact optical engine designs to support left and right driver configurations. The DLP4620S-Q1 device is available in a panel package for optimized system cost. The package has low thermal resistance to the DMD array to enable efficient thermal solutions.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE    |
|-------------|------------------------|-----------------|
| DLP4620S-Q1 | FQX                    | 25.2mm × 11.0mm |

For more information, see the Mechanical, Packaging, and Orderable sections.



DLP4620S-Q1 Chipset System Block Diagram



# **Table of Contents**

| 1 Features1                                       | 6.4 System Optical Considerations                   | 21 |
|---------------------------------------------------|-----------------------------------------------------|----|
| 2 Applications 1                                  | 6.5 DMD Image Performance Specification             |    |
| 3 Description                                     | 6.6 Micromirror Array Temperature Calculation       |    |
| 4 Pin Configuration and Functions3                | 6.7 Micromirror Landed-On/Landed-Off Duty Cycle     |    |
| 5 Specifications8                                 | 7 Application and Implementation                    |    |
| 5.1 Absolute Maximum Ratings8                     | 7.1 Application Information                         |    |
| 5.2 Storage Conditions8                           | 7.2 Typical Application                             |    |
| 5.3 ESD Ratings9                                  | 7.3 Power Supply Recommendations                    |    |
| 5.4 Recommended Operating Conditions9             | 7.4 Layout Guidelines                               |    |
| 5.5 Thermal Information10                         | 7.5 Layout Example                                  |    |
| 5.6 Electrical Characteristics10                  | 8 Device and Documentation Support                  |    |
| 5.7 Timing Requirements11                         | 8.1 Device Support                                  |    |
| 5.8 Switching Characteristics14                   | 8.2 Third-Party Products Disclaimer                 | 33 |
| 5.9 System Mounting Interface Loads               | 8.3 Receiving Notification of Documentation Updates |    |
| 5.10 Micromirror Array Physical Characteristics15 | 8.4 Support Resources                               | 33 |
| 5.11 Micromirror Array Optical Characteristics    | 8.5 Trademarks                                      | 34 |
| 5.12 Window Characteristics                       | 8.6 Electrostatic Discharge Caution                 | 34 |
| 5.13 Chipset Component Usage Specification        | 8.7 DMD Handling                                    |    |
| 6 Detailed Description18                          | 8.8 Glossary                                        |    |
| 6.1 Overview18                                    | 9 Revision History                                  |    |
| 6.2 Functional Block Diagram19                    | 10 Mechanical, Packaging, and Orderable             |    |
| 6.3 Feature Description19                         | Information                                         | 34 |

# 4 Pin Configuration and Functions



Figure 4-1. FQX Package 120-Pin LGA Bottom View

Table 4-1. Pin Functions—Connector Pins

| PIN         |     |      |         | ons—connect |                |
|-------------|-----|------|---------|-------------|----------------|
| NAME        | NO. | TYPE | SIGNAL  | DATA RATE   | DESCRIPTION    |
| DATA INPUTS |     |      |         |             |                |
| D_AN(0)     | A3  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(1)     | B1  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(2)     | C2  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(3)     | F2  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(4)     | H2  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(5)     | K1  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(6)     | K4  | I    | SubLVDS | Double      | Data, Negative |
| D_AN(7)     | K6  | ı    | SubLVDS | Double      | Data, Negative |
| D_AP(0)     | A2  | I    | SubLVDS | Double      | Data, Positive |
| D_AP(1)     | C1  | I    | SubLVDS | Double      | Data, Positive |
| D_AP(2)     | D2  | I    | SubLVDS | Double      | Data, Positive |
| D_AP(3)     | E2  | I    | SubLVDS | Double      | Data, Positive |
| D_AP(4)     | G2  | I    | SubLVDS | Double      | Data, Positive |
| D_AP(5)     | K2  | I    | SubLVDS | Double      | Data, Positive |
| D_AP(6)     | К3  | ı    | SubLVDS | Double      | Data, Positive |
| D_AP(7)     | K5  | ı    | SubLVDS | Double      | Data, Positive |
| D_BN(0)     | A22 | ı    | SubLVDS | Double      | Data, Negative |
| D_BN(1)     | B24 | I    | SubLVDS | Double      | Data, Negative |
| D_BN(2)     | D23 | I    | SubLVDS | Double      | Data, Negative |
| D_BN(3)     | F23 | ı    | SubLVDS | Double      | Data, Negative |
| D_BN(4)     | H23 | ļ    | SubLVDS | Double      | Data, Negative |



# Table 4-1. Pin Functions—Connector Pins (continued)

| PIN               |       |      |         |           | ,                                                     |  |
|-------------------|-------|------|---------|-----------|-------------------------------------------------------|--|
| NAME              | NO.   | TYPE | SIGNAL  | DATA RATE | DESCRIPTION                                           |  |
| D_BN(5)           | K24   | I    | SubLVDS | Double    | Data, Negative                                        |  |
| D_BN(6)           | K21   | I    | SubLVDS | Double    | Data, Negative                                        |  |
| D_BN(7)           | K19   | I    | SubLVDS | Double    | Data, Negative                                        |  |
| D_BP(0)           | A23   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(1)           | C24   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(2)           | C23   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(3)           | E23   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(4)           | G23   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(5)           | K23   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(6)           | K22   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| D_BP(7)           | K20   | I    | SubLVDS | Double    | Data, Positive                                        |  |
| DCLK_AN           | J1    | I    | SubLVDS | Double    | Clock, Negative                                       |  |
| DCLK_AP           | H1    | I    | SubLVDS | Double    | Clock, Positive                                       |  |
| DCLK_BN           | J24   | I    | SubLVDS | Double    | Clock, Negative                                       |  |
| DCLK_BP           | H24   | I    | SubLVDS | Double    | Clock, Positive                                       |  |
| LS_CLKN           | C3    | I    | SubLVDS | Single    | Clock for Low Speed Interface, Negative               |  |
| LS_CLKP           | C4    | I    | SubLVDS | Single    | Clock for Low Speed Interface, Positive               |  |
| LS_WDATAN         | C5    | I    | SubLVDS | Single    | Write Data for Low Speed Interface, Negative          |  |
| LS_WDATAP         | C6    | I    | SubLVDS | Single    | Write Data for Low Speed Interface, Positive          |  |
| CONTROL INPUTS    |       |      |         |           |                                                       |  |
| DMD_DEN_ARSTZ     | E6    | I    | LPSDR   |           | Asynchronous Reset Active Low. Logic High Enables DMD |  |
| LS_RDATA_A        | E19   | 0    | LPSDR   | Single    | Read Data for Low Speed Interface                     |  |
| LS_RDATA_B        | F19   | 0    | LPSDR   | Single    | Read Data for Low Speed Interface                     |  |
| TEMPERATURE SENSE | DIODE |      |         |           |                                                       |  |
| TEMP_N            | F6    | 0    |         |           | Calibrated temperature diode used to assist           |  |
| TEMP_P            | G6    | I    |         |           | accurate temperature measurements of DMD die          |  |

Table 4-1. Pin Functions—Connector Pins (continued)

| BINI                                                                                            | ıa  | DIE 4-1. PII          | i Functions— | Connector Pin | is (continued)                                                                                   |  |  |  |
|-------------------------------------------------------------------------------------------------|-----|-----------------------|--------------|---------------|--------------------------------------------------------------------------------------------------|--|--|--|
| PIN                                                                                             | NO  | TYPE SIGNAL DATA RATE |              | DATA RATE     | DESCRIPTION                                                                                      |  |  |  |
| NAME<br>POWER                                                                                   | NO. |                       |              |               |                                                                                                  |  |  |  |
| VBIAS                                                                                           | A4  | Power                 |              |               |                                                                                                  |  |  |  |
| VBIAS                                                                                           | A21 | Power                 |              |               | Supply voltage for positive bias level at micromirrors                                           |  |  |  |
| VOFFSET                                                                                         | B3  | Power                 |              |               |                                                                                                  |  |  |  |
| VOFFSET                                                                                         | B4  | Power                 |              |               |                                                                                                  |  |  |  |
|                                                                                                 |     |                       |              |               | _                                                                                                |  |  |  |
| VOFFSET                                                                                         | B21 | Power                 |              |               | Supply voltage for high-voltage CMOS core logic. Supply voltage for offset level at micromirrors |  |  |  |
| VOFFSET                                                                                         | B22 | Power                 |              |               | - Supply voltage for onset level at misleminors                                                  |  |  |  |
| VOFFSET                                                                                         | J4  | Power                 |              |               |                                                                                                  |  |  |  |
| VOFFSET                                                                                         | J21 | Power                 |              |               |                                                                                                  |  |  |  |
| VRESET                                                                                          | В6  | Power                 |              |               | Supply voltage for negative reset level at                                                       |  |  |  |
| VRESET                                                                                          | B19 | Power                 |              |               | micromirrors                                                                                     |  |  |  |
| VDD                                                                                             | A5  | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | A20 | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | C20 | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | D4  | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | D19 | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | D21 | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | E3  | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | E22 | Power                 |              |               | Supply voltage for Low Voltage CMOS core logic; for LPSDR inputs; for normal high level at       |  |  |  |
| VDD                                                                                             | F4  | Power                 |              |               | micromirror address electrodes                                                                   |  |  |  |
| VDD                                                                                             | G3  | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | G21 | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | H22 | Power                 |              |               | _                                                                                                |  |  |  |
| VDD                                                                                             | J3  | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | J6  | Power                 |              |               |                                                                                                  |  |  |  |
| VDD                                                                                             | J19 | Power                 |              |               |                                                                                                  |  |  |  |
| VDDI                                                                                            | E5  | Power                 |              |               |                                                                                                  |  |  |  |
| VDDI                                                                                            | E20 | Power                 |              |               |                                                                                                  |  |  |  |
| VDDI         E20           VDDI         F5           VDDI         F20           VDDI         G5 |     | Power                 |              |               |                                                                                                  |  |  |  |
|                                                                                                 |     | Power                 |              |               |                                                                                                  |  |  |  |
|                                                                                                 |     | Power                 |              |               | Supply voltage for SubLVDS receivers                                                             |  |  |  |
| VDDI                                                                                            | G20 | Power                 |              |               |                                                                                                  |  |  |  |
| VDDI                                                                                            | H5  | Power                 |              |               |                                                                                                  |  |  |  |
| VDDI                                                                                            | H20 | Power                 |              |               |                                                                                                  |  |  |  |



# Table 4-1. Pin Functions—Connector Pins (continued)

| PIN  |     |        |        |           |                                     |
|------|-----|--------|--------|-----------|-------------------------------------|
| NAME | NO. | TYPE   | SIGNAL | DATA RATE | DESCRIPTION                         |
| VSS  | A1  | Ground |        |           |                                     |
| VSS  | A6  | Ground |        |           |                                     |
| VSS  | A19 | Ground |        |           |                                     |
| VSS  | A24 | Ground |        |           |                                     |
| VSS  | B2  | Ground |        |           |                                     |
| VSS  | B5  | Ground |        |           |                                     |
| VSS  | B20 | Ground |        |           |                                     |
| VSS  | B23 | Ground |        |           |                                     |
| VSS  | C19 | Ground |        |           |                                     |
| VSS  | C21 | Ground |        |           |                                     |
| VSS  | C22 | Ground |        |           |                                     |
| VSS  | D3  | Ground |        |           | _                                   |
| VSS  | D5  | Ground |        |           |                                     |
| VSS  | D6  | Ground |        |           |                                     |
| VSS  | D20 | Ground |        |           |                                     |
| vss  | D22 | Ground |        |           |                                     |
| VSS  | E4  | Ground |        |           |                                     |
| vss  | E21 | Ground |        |           | Common return. Ground for all power |
| vss  | F3  | Ground |        |           |                                     |
| vss  | F21 | Ground |        |           |                                     |
| vss  | F22 | Ground |        |           |                                     |
| VSS  | G4  | Ground |        |           |                                     |
| VSS  | G19 | Ground |        |           |                                     |
| VSS  | G22 | Ground |        |           |                                     |
| vss  | НЗ  | Ground |        |           |                                     |
| vss  | H4  | Ground |        |           |                                     |
| vss  | H6  | Ground |        |           |                                     |
| VSS  | H19 | Ground |        |           |                                     |
| vss  | H21 | Ground |        |           |                                     |
| vss  | J2  | Ground |        |           |                                     |
| vss  | J5  | Ground |        |           |                                     |
| vss  | J20 | Ground |        |           |                                     |
| vss  | J22 | Ground |        |           |                                     |
| vss  | J23 | Ground |        |           |                                     |



# Table 4-2. Pin Functions—Test Pads

| Pin Number | SYSTEM BOARD                                |  |
|------------|---------------------------------------------|--|
| C17        | Do not connect.                             |  |
| C18        | Do not connect.                             |  |
| D16        | Do not connect. Internally connected to VSS |  |
| D17        | Do not connect.                             |  |
| D18        | Do not connect.                             |  |
| E16        | Do not connect.                             |  |
| E17        | Do not connect.                             |  |
| E18        | Do not connect.                             |  |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device is not implied at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure above or below the Recommended Operating Conditions for extended periods may affect device reliability.

| ·                                       | ,                                                                                                | MIN  | MAX                    | UNIT |
|-----------------------------------------|--------------------------------------------------------------------------------------------------|------|------------------------|------|
| SUPPLY VOLTAGE                          | ,                                                                                                |      |                        |      |
| V <sub>DD</sub>                         | Supply voltage for LVCMOS core logic <sup>(1)</sup> Supply voltage for LPSDR low speed interface | -0.5 | 2.3                    | V    |
| $V_{DDI}$                               | Supply voltage for SubLVDS receivers <sup>(1)</sup>                                              | -0.5 | 2.3                    | V    |
| V <sub>OFFSET</sub>                     | Supply voltage for HVCMOS and micromirror electrode (1) (2)                                      | -0.5 | 8.75                   | V    |
| V <sub>BIAS</sub>                       | Supply voltage for micromirror electrode (1)                                                     | -0.5 | 17                     | V    |
| V <sub>RESET</sub>                      | Supply voltage for micromirror electrode (1)                                                     | -11  | 0.5                    | V    |
| V <sub>DDI</sub> – V <sub>DD</sub>      | Supply voltage delta (absolute value) (3)                                                        |      | 0.3                    | V    |
| V <sub>BIAS</sub> – V <sub>OFFSET</sub> | Supply voltage delta (absolute value) (4)                                                        |      | 8.75                   | V    |
| V <sub>BIAS</sub> – V <sub>RESET</sub>  | Supply voltage delta (absolute value) (5)                                                        |      | 28                     | V    |
| INPUT VOLTAGE                           |                                                                                                  |      |                        |      |
| Input voltage for LVCN                  | MOS Inputs (1)                                                                                   | -0.5 | V <sub>DD</sub> + 0.5  | V    |
| Input voltage for other                 | inputs SubLVDS (1) (6)                                                                           | -0.5 | V <sub>DDI</sub> + 0.5 | V    |
| INPUT PINS                              |                                                                                                  |      |                        |      |
| V <sub>ID</sub>                         | SubLVDS input differential voltage (absolute value) (6)                                          |      | 810                    | mV   |
| I <sub>ID</sub>                         | SubLVDS input differential current                                                               |      | 10                     | mA   |
| CLOCK FREQUENCY                         | (                                                                                                |      |                        |      |
| F <sub>max_LS</sub>                     | Clock frequency for low speed interface LS_CLK                                                   | 100  | 130                    | MHz  |
| TEMPERATURE DIO                         | DE                                                                                               |      |                        |      |
| I <sub>TEMP_DIODE</sub>                 | Max current source into temperature diode                                                        |      | 120                    | μA   |
| ENVIRONMENTAL                           |                                                                                                  |      | <u> </u>               |      |
| T <sub>ARRAY</sub>                      | Operating DMD array temperature                                                                  | -40  | 105                    | °C   |

- (1) All voltage values are with respect to the ground terminals (V<sub>SS</sub>). The following power supplies are all required to operate the DMD: V<sub>DD</sub>, V<sub>DDI</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are also required.
- (2) V<sub>OFFSET</sub> supply transients must fall within specified voltages.
- (3) Exceeding the recommended allowable absolute voltage difference between V<sub>DDI</sub> and V<sub>DD</sub> may result in excessive current draw and permanent damage to the device.
- (4) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> may result in excessive current draw and permanent damage to the device.
- (5) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>RESET</sub> may result in excessive current draw and permanent damage to the device.
- (6) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. Sub-LVDS differential inputs must not exceed the specified limit or damage to the internal termination resistors may result.

### 5.2 Storage Conditions

Applicable for the DMD as a component or non-operating in a system.

|                  |                         | MIN | MAX | UNIT |
|------------------|-------------------------|-----|-----|------|
| T <sub>stg</sub> | DMD storage temperature | -40 | 125 | °C   |

Product Folder Links: DLP4620S-Q1

## 5.3 ESD Ratings

|                    |                         |                                                         | Value | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

# **5.4 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted) (1) (2)

| - 1                                     | ir temperature range (unless otherwise noted) (1) (2)                                      | MIN  | NOM | MAX   | UNIT               |
|-----------------------------------------|--------------------------------------------------------------------------------------------|------|-----|-------|--------------------|
| SUPPLY VOLTAGE                          | 1                                                                                          |      |     |       |                    |
| $V_{DD}$                                | Supply voltage for LVCMOS core logic<br>Supply voltage for LPSDR low-speed interface       | 1.65 | 1.8 | 1.95  | V                  |
| V <sub>DDI</sub>                        | Supply voltage for SubLVDS receivers                                                       | 1.65 | 1.8 | 1.95  | V                  |
| V <sub>OFFSET</sub>                     | Supply voltage for HVCMOS and micromirror electrode (3)                                    | 8.25 | 8.5 | 8.75  | V                  |
| V <sub>BIAS</sub>                       | Supply voltage for mirror electrode                                                        | 15.5 | 16  | 16.5  | V                  |
| V <sub>RESET</sub>                      | Supply voltage for micromirror electrode                                                   | -9.5 | -10 | -10.5 | V                  |
| $ V_{DDI} - V_{DD} $                    | Supply voltage delta (absolute value) (4)                                                  |      |     | 0.3   | V                  |
| V <sub>BIAS</sub> – V <sub>OFFSET</sub> | Supply voltage delta (absolute value) (5)                                                  |      |     | 8.75  | V                  |
| V <sub>BIAS</sub> – V <sub>RESET</sub>  | Supply voltage delta (absolute value) (6)                                                  |      |     | 28    | V                  |
| LOW-SPEED LPDSR I                       | NTERFACE                                                                                   |      |     |       |                    |
| f <sub>clock_LS</sub>                   | Clock frequency for low speed interface LS_CLK                                             | 108  |     | 120   | MHz                |
| DCD <sub>IN</sub>                       | LSIF duty cycle distortion (LS_CLK)                                                        | 44%  |     | 56%   |                    |
| SUBLVDS INTERFACE                       | <u> </u>                                                                                   |      |     |       |                    |
| f <sub>clock_HS</sub>                   | Clock frequency for high-speed interface DCLK                                              |      |     | 600   | MHz                |
| DCD <sub>IN</sub>                       | LVDS duty cycle distortion (DCLK)                                                          | 44%  |     | 56%   |                    |
| V <sub>ID</sub>                         | LVDS differential input voltage magnitude (7)                                              | 150  | 250 | 350   | mV                 |
| V <sub>CM</sub>                         | Common mode voltage <sup>(7)</sup>                                                         | 700  | 900 | 1100  | mV                 |
| V <sub>SUBLVDS</sub>                    | SubLVDS voltage (7)                                                                        | 525  |     | 1275  | mV                 |
| Z <sub>LINE</sub>                       | Line differential impedance (PWB/trace)                                                    | 90   | 100 | 110   | Ω                  |
| Z <sub>IN</sub>                         | Internal differential termination resistance (8)                                           | 80   | 100 | 120   | Ω                  |
|                                         | 100Ω differential PCD trace                                                                | 6.35 |     | 152.4 | mm                 |
| ENVIRONMENTAL                           |                                                                                            |      |     |       |                    |
| T <sub>ARRAY</sub>                      | Array Temperature (9) (11)                                                                 | -40  |     | 105   | °C                 |
| Illumination                            |                                                                                            |      |     |       |                    |
| ILL <sub>UV</sub>                       | Illumination, wavelength < 395 nm <sup>(10)</sup>                                          |      |     | 2     | mW/cm <sup>2</sup> |
| ILL <sub>OVERFILL</sub>                 | Illumination overfill maximum heat load in area shown in the Illumination Overfill Diagram |      |     | 90    | mW/mm <sup>2</sup> |

- (1) Recommended Operating Conditions are applicable after the DMD is installed in the final product.
- (2) The following power supplies are all required to operate the DMD: V<sub>DD</sub>, V<sub>DDI</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are also required.
- (3) V<sub>OFFSET</sub> supply transients must fall within specified min/max voltages.
- (4) To prevent excess current, the supply voltage delta  $|V_{DDI} V_{DD}|$  must be less than the specified limit.
- (5) To prevent excess current, the supply voltage delta |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than the specified limit.
- (6) To prevent excess current, the supply voltage delta |V<sub>BIAS</sub> V<sub>RESET</sub>| must be less than the specified limit.
- (7) See Figure 5-6 and Figure 5-7.
- (8) See Figure 5-8.
- (9) DMD Active Array temperature can be calculated as shown in the Micromirror Array Temperature Calculation section.
- (10) The maximum operation conditions for operating temperature and UV illumination shall not be implemented simultaneously.

(11) Operating profile information for device micromirror landed duty-cycle and temperature may be provided if requested.

# 5.4.1 Illumination Overfill Diagram



Figure 5-1. Illumination Overfill Diagram

### 5.5 Thermal Information

|                    | TUEDMAI METDIC                                        | DLP4620S-Q1 | UNIT |  |
|--------------------|-------------------------------------------------------|-------------|------|--|
|                    | THERMAL METRIC  ermal resistance                      | FQX         | OINI |  |
| Thermal resistance | Active area-to-test point 1 (TP1) <sup>(1)</sup>      | 1.3         | °C/W |  |
| Thermal resistance | Active area-to-temperature sense diode <sup>(1)</sup> | 0.1         | °C/W |  |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the Recommended Operating Conditions section. The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Design optical systems to minimize the light energy falling outside the window's clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

#### **5.6 Electrical Characteristics**

Over operating free-air temperature range (unless otherwise noted) (1)

|                     | PARAMETER                           | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------|-----------------|-----|-----|-----|------|
| CURRENT             |                                     |                 |     |     |     |      |
| I <sub>DD</sub>     | Supply current: VDD <sup>(2)</sup>  | VDD = 1.95V     |     |     | 220 | mA   |
| I <sub>DDI</sub>    | Supply current: VDDI <sup>(2)</sup> | VDDI = 1.95V    |     |     | 62  | mA   |
| I <sub>OFFSET</sub> | Supply current: VOFFSET             | VOFFSET = 8.75V |     |     | 35  | mA   |
| I <sub>BIAS</sub>   | Supply current: VBIAS               | VBIAS = 16.5V   |     |     | 1.5 | mA   |
| I <sub>RESET</sub>  | Supply current: VRESET              | VRESET = -10.5V | -16 |     |     | mA   |
| POWER               |                                     |                 |     |     |     |      |
| $P_{DD}$            | Supply power dissipation: VDD (2)   | VDD = 1.95V     |     |     | 430 | mW   |
| P <sub>DDI</sub>    | Supply power dissipation: VDDI (2)  | VDDI = 1.95V    |     |     | 121 | mW   |
| P <sub>OFFSET</sub> | Supply power dissipation: VOFFSET   | VOFFSET = 8.75V |     |     | 307 | mW   |
| P <sub>BIAS</sub>   | Supply power dissipation: VBIAS     | VBIAS = 16.5V   |     |     | 25  | mW   |
| P <sub>RESET</sub>  | Supply power dissipation: VRESET    | VRESET = -10.5V |     |     | 168 | mW   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# **5.6 Electrical Characteristics (continued)**

Over operating free-air temperature range (unless otherwise noted) (1)

|                     | PARAMETER                               | TEST CONDITIONS                     | MIN                      | TYP N | IAX                     | UNIT |
|---------------------|-----------------------------------------|-------------------------------------|--------------------------|-------|-------------------------|------|
| P <sub>TOTAL</sub>  | Supply power dissipation: Total         |                                     |                          | 1     | 045                     | mW   |
| LVCMOS              | NPUT                                    |                                     | 1                        |       |                         |      |
| V <sub>IH</sub>     | High-level input voltage <sup>(3)</sup> |                                     | 0.7 ×<br>V <sub>DD</sub> | VD    | D +<br>0.3              | V    |
| V <sub>IL</sub>     | Low-level input voltage <sup>(3)</sup>  |                                     | -0.3                     |       | .3 ×<br>V <sub>DD</sub> | V    |
| V <sub>IH(AC)</sub> | AC input high voltage <sup>(3)</sup>    |                                     | 0.8 ×<br>V <sub>DD</sub> | V     | 0.3                     | V    |
| V <sub>IL(AC)</sub> | AC input low voltage <sup>(3)</sup>     |                                     | -0.3                     |       | .2 ×<br>V <sub>DD</sub> | V    |
| $V_{Hyst}$          | Input Hysteresis <sup>(3)</sup>         | See Figure 5-9.                     | 0.1 ×<br>V <sub>DD</sub> |       | .4 ×<br>V <sub>DD</sub> | V    |
| I <sub>IL</sub>     | Low-level input current <sup>(3)</sup>  | VDD = 1.95V; V <sub>I</sub> = 0V    | -100                     | '     |                         | nA   |
| I <sub>IH</sub>     | High–level input current <sup>(3)</sup> | VDD = 1.95V; V <sub>I</sub> = 1.95V |                          |       | 135                     | μA   |
| LVCMOS              | DUTPUT                                  |                                     |                          |       |                         |      |
| V <sub>OH</sub>     | DC output high voltage <sup>(4)</sup>   | I <sub>OH</sub> = -2mA              | 0.8 ×<br>V <sub>DD</sub> |       |                         | V    |
| $V_{OL}$            | DC output low voltage <sup>(4)</sup>    | I <sub>OL</sub> = 2mA               |                          |       | .2 ×<br>V <sub>DD</sub> | V    |
| l <sub>OZ</sub>     | High impedance output current           | VDD = 1.95V                         |                          |       | 10                      | μΑ   |
| CAPACITA            | NCE                                     |                                     |                          |       |                         |      |
| C                   | Input capacitance LVCMOS                | F = 1MHz                            |                          |       | 10                      | pF   |
| C <sub>IN</sub>     | Input capacitance SubLVDS               | F = 1MHz                            |                          |       | 20                      | pF   |
| C <sub>OUT</sub>    | Output capacitance                      | F = 1MHz                            |                          |       | 13                      | pF   |
| C <sub>TEMP</sub>   | Temperature sense diode capacitance     | F = 1MHz                            |                          |       | 20                      | pF   |

- (1) Device electrical characteristics are over *Recommended Operating Conditions* unless otherwise noted.
- (2) Supply power dissipation based on non-compressed commands and data.
- (3) LPSDR input specification are for pin DMD\_DEN\_ARSTZ.
- (4) LPSDR output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B.

# 5.7 Timing Requirements

Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted

|                       |                                           |                                                        | MIN  | NOM  | MAX | UNIT |
|-----------------------|-------------------------------------------|--------------------------------------------------------|------|------|-----|------|
| Low-Speed In          | nterface                                  |                                                        |      |      |     |      |
| t <sub>r</sub>        | Rise slew rate (1) (2)                    | (20% to 80%) × VDD                                     | 0.25 |      |     | V/ns |
| t <sub>f</sub>        | Fall slew rate (1) (2)                    | (80% to 20%) × VDD                                     | 0.25 |      |     | V/ns |
| t <sub>c</sub>        | Cycle time LS_CLK                         |                                                        | 7.7  | 8.3  |     | ns   |
| t <sub>W(H)</sub>     | Pulse duration LS_CLK high <sup>(3)</sup> | 50% to 50% reference points                            | 3.1  |      |     | ns   |
| t <sub>W(L)</sub>     | Pulse duration LS_CLK low <sup>(3)</sup>  | 50% to 50% reference points                            | 3.1  |      |     | ns   |
| t <sub>su</sub>       | Setup time <sup>(3)</sup>                 | LS_WDATA valid before LS_CLK↑ or LS_CLK↓               | 1.5  |      |     | ns   |
| t <sub>h</sub>        | Hold time <sup>(3)</sup>                  | LS_WDATA valid after LS_CLK↑ or LS_CLK↓                | 1.5  |      |     | ns   |
| t <sub>WINDOW</sub>   | Window time                               | Setup time + hold time                                 | 3    |      |     | ns   |
| t <sub>DERATING</sub> | Window time derating                      | For each 0.25 V/ns reduction in slew rate below 1 V/ns |      | 0.35 |     | ns   |
| High-Speed I          | nterface                                  |                                                        |      |      | '   |      |
| t <sub>r</sub>        | Rise slew rate <sup>(2)</sup>             | 20% to 80% reference points                            | 0.7  | 1    |     | V/ns |
| t <sub>f</sub>        | Fall slew rate <sup>(2)</sup>             | 80% to 20% reference points                            | 0.7  | 1    |     | V/ns |



# 5.7 Timing Requirements (continued)

Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted

|                             |                                         |                             | MIN  | NOM  | MAX  | UNIT |
|-----------------------------|-----------------------------------------|-----------------------------|------|------|------|------|
| t <sub>c</sub>              | Cycle time DCLK (3)                     |                             | 1.61 | 1.67 |      | ns   |
| t <sub>W(H)</sub>           | Pulse duration DCLK high <sup>(3)</sup> | 50% to 50% reference points | 0.75 |      |      | ns   |
| t <sub>W(L)</sub>           | Pulse duration DCLK low(3)              | 50% to 50% reference points | 0.75 |      |      | ns   |
| t <sub>WINDOW</sub>         | Window time <sup>(3) (4)</sup>          | Setup time + Hold time      | 0.3  |      |      | ns   |
| t <sub>LVDS-EN+REFGEN</sub> | Power-up receiver (5)                   |                             |      |      | 2000 | ns   |

- (1) Specification is for DMD DEN ARSTZ pin. Refer to LPSDR input rise and fall slew rate in Figure 6-2.
- (2) See Figure 5-3.
- (3) See Figure 5-4.
- (4) See Figure 5-5.
- (5) Specification is for SubLVDS receiver time only and does not take into account commanding and latency after commanding.

### **Electrical and Timing Diagrams**



Figure 5-2. LPSDR Input Rise and Fall Slew Rate



Figure 5-3. SubLVDS Input Rise and Fall Slew Rate

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 5-4. SubLVDS Switching Parameters



(1) High-speed training scan window

Figure 5-5. High-Speed Training Scan Window



Figure 5-6. SubLVDS Voltage Parameters



Figure 5-7. SubLVDS Waveform Parameters





Figure 5-8. SubLVDS Equivalent Input Circuit



Figure 5-9. LPSDR Input Hysteresis

# **5.8 Switching Characteristics**

Over operating free-air temperature range (unless otherwise noted)(1)

|                 | PARAMETER                                                                                                                 | TEST CONDITIONS       | MIN | TYP MAX | UNIT |
|-----------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|---------|------|
| t <sub>PD</sub> | Output propagation, clock to Q, rising edge of LS_CLK (differential clock signal) input to LS_RDATA output <sup>(2)</sup> | C <sub>L</sub> = 45pF |     | 15      | ns   |
|                 | Slew rate, LS_RDATA                                                                                                       |                       | 0.5 |         | V/ns |
|                 | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B                                                                   |                       | 40% | 60%     |      |

- (1) Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted.
- (2) See Figure 5-10 and Figure 5-11.



Figure 5-10. LPSDR Read Out

Device pin output under test

Tester channel

Figure 5-11. Test Load Circuit for Output Propagation Measurement

# **5.9 System Mounting Interface Loads**

| PARAMETER                 | Condition                                               | MIN | NOM | MAX | UNIT |
|---------------------------|---------------------------------------------------------|-----|-----|-----|------|
| Thermal interface area    | Maximum load uniformly distributed within each area (1) |     |     | 90  | NI   |
| Electrical interface area | Maximum load uniformly distributed within each area (1) |     |     | 135 | IN   |

(1) See Figure 5-12.

### System Interface Loads Diagram



Figure 5-12. System Interface Loads

# **5.10 Micromirror Array Physical Characteristics**

|   | PARAMETER                                                        | VAI | ALUE | UNIT         |
|---|------------------------------------------------------------------|-----|------|--------------|
| М | Number of active columns <sup>(1)</sup>                          | 96  | 960  | micromirrors |
| N | Number of active rows <sup>(1)</sup>                             | 96  | 960  | micromirrors |
| ε | Micromirror (pixel) pitch—diagonal <sup>(1)</sup>                | 7   | 7.6  | μm           |
| Р | Micromirror (pixel) pitch—horizontal and vertical <sup>(1)</sup> | 10  | 10.8 | μm           |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# **5.10 Micromirror Array Physical Characteristics (continued)**

| PARAMETER                       |                                |        | UNIT              |
|---------------------------------|--------------------------------|--------|-------------------|
| Micromirror active array width  | (P × M) + (P / 2)              | 10.373 | mm                |
| Micromirror active array height | (P x N) / 2 + (P / 2)          | 5.189  | mm                |
| Micromirror active border       | Pond of micromirrors (POM) (2) | 10     | micromirrors/side |

<sup>(1)</sup> See Figure 5-13.

# 5.10.1 Micromirror Array Physical Characteristics Diagram



Figure 5-13. Micromirror Array Physical Characteristics

Product Folder Links: DLP4620S-Q1

<sup>(2)</sup> The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.

### 5.11 Micromirror Array Optical Characteristics

| PARAMETER                                       | TEST CONDITIONS                 | MIN | NOM | MAX | UNIT   |
|-------------------------------------------------|---------------------------------|-----|-----|-----|--------|
| Micromirror tilt angle                          | DMD landed state <sup>(1)</sup> |     | 12  |     | degree |
| Micromirror tilt angle tolerance <sup>(2)</sup> |                                 | -1  |     | 1   | degree |
| DMD efficiency <sup>(3)</sup>                   | 420nm – 700nm                   |     | 66% |     |        |

- Measured relative to the plane formed by the overall micromirror array at 25°C.
- (2) For some applications, it is critical to account for the micromirror tilt angle variation in the overall optical system design. With some optical system designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some optical system designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations, or system contrast variations.
- (3) DMD efficiency is measured photopically under the following conditions: 24° illumination angle, F/2.4 illumination and collection apertures, uniform source spectrum (halogen), uniform pupil illumination, the optical system is telecentric at the DMD, and the efficiency numbers are measured with 100% electronic micromirror landed duty-cycle and do not include system optical efficiency or overfill loss. This number is measured under conditions described above and deviations from these specified conditions can result in a different efficiency value in a different optical system. The factors that can influence the DMD efficiency related to system application include: light source spectral distribution and diffraction efficiency at those wavelengths (especially with discrete light sources such as LEDs or lasers), and illumination and collection apertures (F/#) and diffraction efficiency. The interaction of these system factors as well as the DMD efficiency factors that are not system dependent are described in detail in DMD Optical Efficiency for Visible Wavelengths Application Note.

#### 5.12 Window Characteristics

| PARAMETER                   |                       | MIN                | NOM             | MAX     | UNIT |
|-----------------------------|-----------------------|--------------------|-----------------|---------|------|
| Window material designation |                       | Co                 | orning Eagle XG |         |      |
| Window refractive index     | at wavelength 546. nm |                    | 1.5119          |         |      |
| Window aperture (1)         |                       |                    |                 | See (1) |      |
| Illumination overfill       |                       | See <sup>(1)</sup> |                 |         |      |

(1) See the mechanical package ICD for details regarding the size and location of the window aperture.

### 5.13 Chipset Component Usage Specification

The DLP4620S-Q1 is a component of a chipset. Reliable function and operation of the DLP4620S-Q1 requires that it be used in conjunction with the TPS99000S-Q1 and DLPC231S-Q1, and includes components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD.

#### Note

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

Copyright © 2024 Texas Instruments Incorporated

# **6 Detailed Description**

### 6.1 Overview

The DLP4620S-Q1 automotive DMD consists of 921,600 highly reflective, digitally switchable, micrometer-sized mirrors organized in a two-dimensional array. As shown in Figure 6-13, the micromirror array consists of 960 micromirror columns × 960 micromirror rows in a diamond pixel configuration with a 2:1 aspect ratio.

Around the perimeter of the 960  $\times$  960 array of micromirrors is a uniform band of border micromirrors called the Pond of Micromirrors (POM). The border micromirrors are not user-addressable. The border micromirrors land in the  $-12^{\circ}$  position once power has been applied to the device. There are 10 border micromirrors on each side of the 960  $\times$  960 active array.

Due to the diamond pixel configuration, the columns of each odd row are offset by half a pixel from the columns of the even row. Each mirror is switchable between two discrete angular positions: -12° and +12°. The mirrors are illuminated from the bottom, which allows for compact and efficient system optical design.

Although the native resolution of the DLP4620S-Q1 is  $960 \times 960$  with an aspect ratio of 2:1, when paired with the DLPC231S-Q1 controller, the DLP4620S-Q1 can be driven with different resolutions. For example, a Head-Up Display system can use a resolution of  $960 \times 480$  or  $1920 \times 960$  with external quincunx processing before the DLPC231S-Q1. The DLPC231S-Q1 can also support resolutions of  $1220 \times 610$  and  $1358 \times 566$ , which are displayed as  $864 \times 864$  and  $960 \times 800$  subimages on the  $960 \times 960$  DLP4620S-Q1, respectively.

For more information on supported resolutions and associated processing with DLPC231S-Q1, refer to *DLPU041-DLPC230-Q1*, *DLPC230S-Q1 Programmer's Guide for Display Applications*. The table below summarizes the resolution options.

Table 6-1. DLP4620S-Q1 Resolution Options

| INPUT MANHATTAN RESOLUTION | EXTERNAL VIDEO PROCESSING<br>REQUIRED | DMD DIAMOND MIRRORS USED |
|----------------------------|---------------------------------------|--------------------------|
| 960 × 480                  | No                                    | 960 × 960                |
| 1220 × 610                 | No                                    | 864 × 864 (subimage)     |
| 1358 × 566                 | No                                    | 960 × 800 (subimage)     |
| 1920 × 960                 | Yes: Quincunx                         | 960 × 960                |

Product Folder Links: DLP4620S-Q1

## 6.2 Functional Block Diagram



# **6.3 Feature Description**

The DLP4620S-Q1 consists of a two-dimensional array of 1-bit CMOS memory cells driven by a SubLVDS bus from the DLPC231S-Q1 and powered by the TPS99000S-Q1. The temperature sensing diode is used to continuously monitor the DMD array temperature.

To ensure reliable operation, the DLP4620S-Q1 must be used with the DLPC231S-Q1 DMD display controller and the TPS99000S-Q1 system management and illumination controller.

## 6.3.1 SubLVDS Data Interface

The SubLVDS signaling protocol was designed to enable very fast DMD data refresh rates while simultaneously maintaining low power and low emission.

Data is loaded into the SRAM under each micromirror using the SubLVDS interface from the DLPC231S-Q1. This interface consists of 16 pairs of differential data signals plus two clock pairs into two separate buses A and B loading the left and right half of the SRAM array. The data is latched on both transitions creating a double data rate (DDR) interface. The SubLVDS interface also implements a continuous training algorithm to optimize the data and clock timing to allow for a more robust interface.

The entire DMD array of 0.9 million pixels can be updated at a rate of less than 100µs as a result of the high-speed SubLVDS interface.

### 6.3.2 Low Speed Interface for Control

The purpose of the low speed interface is to configure the DMD at power up and power down and to control the micromirror reset voltage levels that are synchronized with the data loading. The micromirror reset voltage controls the time when the mirrors are mechanically switched. The low speed differential interface includes two pairs of signals for write data and clock, and two single-ended signals for output (A and B).

#### 6.3.3 DMD Voltage Supplies

The micromirrors require unique voltage levels to control the mechanical switching from -12° to +12°. These voltage levels are nominally 16V, 8.5V, and -10V (VBIAS, VOFFSET, and VRESET), and are generated by the TPS99000S-Q1.

### 6.3.4 Asynchronous Reset

Reset of the DMD is required and controlled by the DLPC231S-Q1 through the signal DMD\_DEN\_ARSTZ.

#### 6.3.5 Temperature Sensing Diode

The DMD includes a temperature-sensing diode designed to be used with the TMP411-Q1 temperature monitoring device. The DLPC231S-Q1 monitors the temperature sense diode through the TMP411-Q1. The DLPC231S-Q1 operation of the DMD timing can be adjusted based on the DMD array temperature, therefore this connection is essential to ensure reliable operation of the DMD.

Figure 6-1 shows the typical connection between the DLPC231S-Q1, TMP411-Q1, and the DMD.



Figure 6-1. Temperature Sense Diode Typical Circuit Configuration

#### 6.3.5.1 Temperature Sense Diode Theory

A temperature-sensing diode is based on the fundamental current and temperature characteristics of a transistor. The diode is formed by connecting the transistor base to the collector. Three different known currents flow through the diode and the resulting diode voltage is measured in each case. The difference in their base-emitter voltages is proportional to the absolute temperature of the transistor.

Refer to the TMP411-Q1 data sheet for detailed information about temperature diode theory and measurement. Figure 6-2 and Figure 6-3 illustrate the relationships between the current and voltage through the diode.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 6-2. Temperature Measurement Theory



Figure 6-3. Example of Delta VBE Versus Temperature

# 6.4 System Optical Considerations

Optimizing system optical performance and image performance strongly relates to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image and optical performance are contingent on compliance with the optical system operating conditions described in the following sections.

#### 6.4.1 Numerical Aperture and Stray Light Control

The numerical aperture of the illumination and projection optics at the DMD optical area must be the same. This cone angle defined by the numerical aperture must not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines the DMD's capability to separate the "On" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces.

#### 6.4.2 Pupil Match

TI's optical and image performance specifications assume that the exit pupil of the illumination optics is nominally centered and located at the entrance pupil position of the projection optics. Misalignment of pupils between the illumination and projection optics can degrade screen image uniformity and cause objectionable artifacts in the display's border and/or active area. These artifacts may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 6.4.3 Illumination Overfill

Overfill light illuminating the area outside the active array can create artifacts from the mechanical features and other surfaces that surround the active array. These artifacts may be visible in the projected image. Design the illumination optical system to minimize a light flux incident outside the active array and on the window aperture. Depending on the particular system's optical architecture and assembly tolerances, this amount of overfill light on the area outside of the active array may still cause artifacts to be visible.

Illumination light and overfill can also induce undesirable thermal conditions on the DMD, especially if illumination light impinges directly on the DMD window aperture or near the edge of the DMD window. Heat load on the aperture in the areas shown in Figure 5-1 must not exceed the values listed in the recommended operating conditions. This area is a 0.5mm wide area and length of the aperture opening. The values listed in Recommended Operating Conditions assume a uniform distribution. For a non-uniform distribution please contact TI for additional information.

#### Note

TI ASSUMES NO RESPONSIBILITY FOR IMAGE QUALITY ARTIFACTS OR DMD FAILURES CAUSED BY OPTICAL SYSTEM OPERATING CONDITIONS EXCEEDING LIMITS DESCRIBED PREVIOUSLY.

# 6.5 DMD Image Performance Specification

Table 6-2. DMD Image Performance

| PARAMETER <sup>(1)</sup> (2)                                    | MIN | NOM | MAX | UNIT         |
|-----------------------------------------------------------------|-----|-----|-----|--------------|
| Dark Blemishes—Viewed on a linear blue 60 screen <sup>(3)</sup> |     |     | 4   |              |
| Light Blemishes—Viewed on a linear gray 10 screen               |     |     | 4   |              |
| Bright Pixels—Viewed on a linear gray 10 screen                 |     |     | 0   | micromirrors |
| Dark Pixels—Viewed on a white screen                            |     |     | 4   | micromirrors |

- See the System Optical Considerations section.
- Blemish counts do not include reflections or shadows of the same artifact. Any artifact that is not specifically called out in this table is acceptable. Viewing distance must be > 60 inches. Screen size must be similar to application image size. All values referenced are in linear gamma. Non-linear gamma curves may be running by default, and are assured by a TI applications engineer that the equivalent linear gamma value as specified is used to judge artifacts.

Product Folder Links: DLP4620S-Q1

(3) Linear gray 5 may be substituted in monochrome applications.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 6.6 Micromirror Array Temperature Calculation



Figure 6-4. DMD Thermal Test Points

The active array temperature can be computed analytically from the thermal measurement point on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The following equations provide the relationship between the array temperature and the reference ceramic temperature (TP1) in Figure 6-4:

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$
(1)

$$Q_{\text{ILLUMINATION}} = (Q_{\text{INCIDENT}} \times \text{DMD Absorption Constant})$$
 (2)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$
(3)

#### where

- T<sub>ARRAY</sub> = computed array temperature (°C)
- T<sub>CERAMIC</sub> = measured ceramic temperature at the TP1 location in Figure 6-4 (°C)
- R<sub>ARRAY-TO-CERAMIC</sub> = DMD package thermal resistance from array to thermal test point TP1 (°C/W),
- Q<sub>ARRAY</sub> = total power (electrical plus absorbed) on the DMD array (W)
- Q<sub>FLFCTRICAL</sub> = nominal electrical power dissipation by the DMD (W)
- Q<sub>ILLUMINATION</sub> = absorbed illumination heat load (W)
- Q<sub>INCIDENT</sub> = incident power on the DMD (W)

The DMD absorption constant is a function of illumination distribution on the active array and the array border, angle of incidence (AOI), f number of the system, and operating state of the mirrors. The absorption constant is higher in the OFF state than in the ON state. Equations to calculate the absorption constant are provided for



both ON and OFF mirror states. They assume an AOI of 34 degrees, an f/1.7 system, and they account for the distribution of light on the active array, POM, and array border.

DMD Absorption Constant (OFF state) = 
$$0.895 - 0.004783 \times (\% \text{ of light on ActiveArray} + POM)$$
 (4)

Electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies.

The following sample calculations assume 10% of the total incident light falls outside of the active array and POM, and the mirrors are in the OFF state.

- 1. T<sub>CERAMIC</sub> = 50°C (measured)
- 2. Q<sub>INCIDENT</sub> = 10W (measured)
- 3. DMD Absorption Constant =  $0.895 0.004783 \times 90 = 0.46$
- 4. Q<sub>ELECTRICAL</sub> = 0.4W
- 5.  $R_{ARRAY-TO-CERAMIC} = 1.3$ °C/W
- 6.  $Q_{ARRAY} = 0.4W + (0.46 \times 10 W) = 5W$
- 7.  $T_{ARRAY} = 50^{\circ}C \times (5W \times 1.3^{\circ}C/W) = 56.5^{\circ}C$

When designing the DMD heatsink solution, the package thermal resistance from array to reference ceramic temperature (thermocouple location TP1 can be used to determine the temperature rise through the package as given by the following equations:

$$T_{ARRAY-TO-CERAMIC} = Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC}$$
 (6)

#### 6.6.1 Monitoring Array Temperature Using the Temperature Sense Diode

The active array temperature can be computed analytically from the temperature sense diode measurement, the thermal resistance from array to diode, the electrical power, and the illumination heat load. The relationship between array temperature and the temperature sense diode is provided by the following equations:

$$T_{ARRAY} = T_{DIODE} + (Q_{ARRAY} \times R_{ARRAY-TO-DIODE})$$
(7)

$$Q_{\text{ILLUMINATION}} = (Q_{\text{INCIDENT}} \times \text{DMD Absorption Constant})$$
 (8)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$
(9)

#### where

- $T_{ARRAY}$  = computed array temperature (°C)
- T<sub>DIODE</sub> = measured temperature sense diode temperature (°C)
- R<sub>ARRAY-TO-DIODE</sub> = package thermal resistance from array to diode (°C/W)
- Q<sub>ARRAY</sub> = total power, electrical plus absorbed, on the DMD array (W) Refer to Section 7.6 for details.
- Q<sub>ELECTRICAL</sub> = nominal electrical power dissipation by the DMD (W)
- Q<sub>ILLUMINATION</sub> = absorbed illumination heat load (W)
- Q<sub>INCIDENT</sub> = incident power on the DMD (W)

The temperature sense diode to array thermal resistance (R<sub>ARRAY-TO-DIODE</sub>) assumes a uniform illumination distribution on the DMD.

The following sample calculations assume 10% of the total incident light falls outside of the active array and POM, and the mirrors are in the OFF state.

Product Folder Links: DLP4620S-Q1

- 1.  $T_{DIODE} = 55^{\circ}C$
- 2. Q<sub>INCIDENT</sub> = 10W (measured)
- DMD Absorption Constant =  $0.895 0.004783 \times 90 = 0.46$

Copyright © 2024 Texas Instruments Incorporated

#### www.ti.com

- 4. Q<sub>ELECTRICAL</sub> = 0.4W
- 5.  $R_{ARRAY-TO-DIODE} = 0.1$ °C/W
- 6.  $Q_{ARRAY} = 0.4W + (0.46 \times 10W) = 5W$
- 7.  $T_{ARRAY} = 55^{\circ}C + (5 \text{ W} \times 0.1^{\circ}C/\text{W}) = 55.5^{\circ}C$

# 6.7 Micromirror Landed-On/Landed-Off Duty Cycle

### 6.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

As an example, a landed duty cycle of 90/10 indicates that the referenced pixel is in the ON state 90% of the time (and in the OFF state 10% of the time), whereas 10/90 would indicate that the pixel is in the OFF state 90% of the time. Likewise, 50/50 indicates that the pixel is ON 50% of the time and OFF 50% of the time.

Note that when assessing the landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.



# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The DLP4620S-Q1 chipset is designed to support projection-based automotive applications such as head-up display systems.

# 7.2 Typical Application

The chipset consists of three components—the DLP4620S-Q1 automotive DMD, the DLPC231S-Q1, and the TPS99000S-Q1. The DMD is a light modulator consisting of tiny mirrors that are used to form and project images. The DLPC231S-Q1 is a controller for the DMD; it formats incoming video and controls the timing of the DMD illumination sources and the DMD in order to display the incoming video. The TPS99000S-Q1 is a high-performance voltage regulator for the DMD, a controller for the illumination sources (for example, LEDs or lasers), and a management IC for the entire chipset. In conjunction, the DLPC231S-Q1 and the TPS99000S-Q1 can be used for system-level monitoring, diagnostics, and failure detection features. Figure 7-1 is a system-level block diagram with these devices in the DLP head-up display configuration and displays the primary features and functions of each device.



Figure 7-1. HUD System Block Diagram

Product Folder Links: DLP4620S-Q1

### 7.2.1 Application Overview

Figure 7-1 shows the system block diagram for a DLP HUD module. The system uses the DLPC231S-Q1, TPS99000S-Q1, and the DLP4620S-Q1 automotive DMD to enable a head-up display with high brightness, high efficiency, and a large virtual image distance. The combination of the DLPC231S-Q1 and TPS99000S-Q1 removes the need for external SDRAM and a dedicated microprocessor. The chipset manages the illumination control of LED sources, power sequencing functions, and system management functions. Additionally, the chipset supports numerous system diagnostic and built-in self-test (BIST) features. The following paragraphs describe the functionality of the chipset used for a HUD system in more detail.

The DLPC231S-Q1 is a controller for the DMD and the light sources in the DLP Headlight, HUD, or Projector module. It receives input video from the host and synchronizes DMD and light source timing to achieve the desired video. The DLPC231S-Q1 formats input video data that is displayed on the DMD. It synchronizes these video segments with light source timing to create a video with grayscale shading and multiple colors, if applicable.

The DLPC231S-Q1 receives inputs from a host processor in the vehicle. The host provides commands and input video data. Host commands can be sent using either the I<sup>2</sup>C bus or the SPI bus. The bus that is not being used for host commands can be used as a read-only bus for diagnostic purposes. The input video can be sent over an OpenLDI bus or a parallel 24-bit bus. The 24-bit bus can be limited to only 8-bits or 16-bits of data for single light source or dual light source systems depending on the system design. The SPI flash memory provides the embedded software for the DLPC231S-Q1's ARM core, any calibration data, and default settings. The TPS99000S-Q1 provides diagnostic and monitoring information to the DLPC231S-Q1 using an SPI bus and several other control signals such as PARKZ, INTZ, and RESETZ to manage power-up and power-down sequencing. The TMP411 uses an I<sup>2</sup>C interface to provide the DMD array temperature to the DLPC231S-Q1.

The outputs of the DLPC231S-Q1 are configuration and monitoring commands to the TPS99000S-Q1, timing controls to the LED or laser driver, control and data signals to the DMD, and monitoring and diagnostics information to the host processor. The DLPC231S-Q1 communicates with the TPS99000S-Q1 over an SPI bus. It uses this to configure the TPS99000S-Q1 and to read monitoring and diagnostics information from the TPS99000S-Q1. The DLPC231S-Q1 sends drive-enable signals to the LED or laser driver, and synchronizes this with the DMD mirror timing. The control signals to the DMD are sent using a SubLVDS interface.

The TPS99000S-Q1 is a highly integrated mixed-signal IC that controls DMD power and provides monitoring and diagnostics information for the DLP HUD system. The power sequencing and monitoring blocks of the TPS99000S-Q1 properly power up the DMD and provide accurate DMD voltage rails (–16V, 8.5V, and 10V), and then monitor the system's power rails during operation. The integration of these functions into one IC significantly reduces design time and complexity. The TPS99000S-Q1 also has several output signals that can be used to control a variety of LED or laser driver topologies. The TPS99000S-Q1 has several general-purpose ADCs that designers can use for system-level monitoring, such as over-brightness detection.

The TPS99000S-Q1 receives inputs from the DLPC231S-Q1, the power rails it monitors, the host processor, and potentially several other ADC ports. The DLPC231S-Q1 sends configuration and control commands to the TPS99000S-Q1 over an SPI bus and several other control signals. The DLPC231S-Q1's clocks are also monitored by the watchdogs in the TPS99000S-Q1 to detect any errors. The power rails are monitored by the TPS99000S-Q1 to detect power failures or glitches and request a proper power down of the DMD in case of an error. The host processor can read diagnostics information from the TPS99000S-Q1 using a dedicated SPI bus, which enables independent monitoring. Additionally, the host can request the image to be turned on or off using a PROJ\_ON signal. Lastly, the TPS99000S-Q1 has several general-purpose ADCs that can be used to implement system-level monitoring functions.

The outputs of the TPS99000S-Q1 are diagnostic information and error alerts to the DLPC231S-Q1, and control signals to the LED or laser driver. The TPS99000S-Q1 can output diagnostic information to the host and the DLPC231S-Q1 over two SPI buses. In case of critical system errors, such as power loss, it outputs signals to the DLPC231S-Q1 that trigger power down or reset sequences. It also has output signals that can be used to implement various LED or laser driver topologies.



The DMD is a micro-electro-mechanical system (MEMS) device that receives electrical signals as input (video data) and produces a mechanical output (mirror position). The electrical interface to the DMD is a SubLVDS interface with the DLPC231S-Q1. The mechanical output is the state of more than 0.9 million mirrors in the DMD array that can be tilted ±12°. In a projection system, the mirrors are used as pixels to display an image.

# 7.2.2 Input Image Resolution

The DLP4620S-Q1 together with the DLPC231S-Q1 supports different display resolutions, some include diamond down sampling (DDS). For information on how the input image is displayed onto the DLP4620S-Q1 and DDS function, refer to the DLPC230-Q1, DLPC230S-Q1 Programmer's Guide for Display Applications.

#### 7.2.3 Reference Design

For information about connecting together the DLP4620S-Q1 DMD, DLPC231S-Q1 controller, and TPS99000S-Q1, contact the TI Application Team for additional information about the DLP4620S-Q1 evaluation module (EVM). TI has optical-mechanical reference designs available; contact the TI Application team for more information.

#### 7.2.4 Application Mission Profile Consideration

Each application is anticipated to have different mission profiles or number of operating hours at different temperatures. To assist in evaluation an Application Report may be provided in the future. Contact the TI Application team for more information.

# 7.3 Power Supply Recommendations

The following power supplies are all required to operate the DMD: VDD, VDDI, VOFFSET, VBIAS, and VRESET. All VSS connections are also required. DMD power-up and power-down sequencing is strictly controlled by the TPS99000S-Q1 device.

#### CAUTION

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability.

VDD, VDDI, VOFFSET, VBIAS, and VRESET power supplies have to be coordinated during powerup and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD's reliability and lifetime. VSS must also be connected.

# 7.3.1 Power Supply Power-Up Procedure

- During power-up, VDD and VDDI must always start and settle before VOFFSET, VBIAS, and VRESET voltages are applied to the DMD.
- During power-up, it is a strict requirement that the delta between VBIAS and VOFFSET must be within the Recommended Operating Conditions specified limit.
- During power-up, the DMD's LPSDR input pins shall not be driven high until after VDD and VDDI have settled at operating voltage.
- During power-up, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS. Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed previously and in Figure 7-2.

#### 7.3.2 Power Supply Power-Down Procedure

- The power-down sequence is the reverse order of the previous power-up sequence. VDD and VDDI must be supplied until after VBIAS, VRESET, and VOFFSET are discharged to within 4V of ground.
- During power-down, it is not mandatory to stop driving VBIAS prior to VOFFSET, but it is a strict requirement that the delta between VBIAS and VOFFSET must be within the Recommended Operating Conditions specified limit.

Product Folder Links: DLP4620S-Q1

- During power-down, the DMD's LPSDR input pins must be less than VDDI, the Recommended Operating Conditions specified limit.
- During power-down, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed previously and in the *Power Supply Sequencing Requirements (Power Up and Power Down)* graphic.

### 7.3.3 Power Supply Sequencing Requirements



- To prevent excess current, the supply voltage delta |VBIAS VOFFSET| must be less than the
   Recommended Operating Conditions specified. OEMs may find that the most reliable way to ensure this
   is to power VOFFSET prior to VBIAS during power-up and to remove VBIAS prior to VOFFSET during
   power-down. Also, the TPS99000S-Q1 is capable of managing the timing between VBIAS and VOFFSET.
- 2. To prevent excess current, the supply voltage delta |VBIAS VRESET| must be less than specified than the *Recommended Operating Conditions* limit shown.

- 3. When system power is interrupted, the TPS99000S-Q1 initiates hardware power-down that disables VBIAS, VRESET, and VOFFSET after the Micromirror Park Sequence.
- 4. LS CLK and LS WDATA signals are ignored until DMD DEN ARSTZ is released.
- 5. The drawing is not to scale and details are omitted for clarity. For example, the DLPC231S-Q1 will read information from DLP4620S-Q1 during initialization and activity on LS\_CLK, LSWDATA, and DMD DEN ARSTZ may toggle multiple times prior to displaying information on DLP4620S-Q1.

Figure 7-2. Power Supply Sequencing Requirements (Power Up and Power Down)

## 7.4 Layout Guidelines

Refer to the DLPC231S-Q1 and TPS99000S-Q1 data sheets for specific PCB layout and routing guidelines. For specific DMD PCB guidelines, use the following:

- Match lengths for the LS\_WDATA and LS\_CLK signals
- Minimize vias, layer changes, and turns for the HS bus signals
- Minimum of two 220nF decoupling capacitors close to VBIAS
- Minimum of two 220nF decoupling capacitors close to VRESET
- Minimum of three 4.7µF decoupling capacitors close to VOFFSET
- Minimum of four 100nF decoupling capacitors close to VDDI and VDD
- · Temperature diode pins

The DMD has an internal diode (PN junction) that is intended to be used with an external TI TMP411 temperature sensing IC. PCB traces from the DMD's temperature diode pins to the TMP411 are sensitive to noise. See the TMP411 ±1°C Remote and Local Temperature Sensor with N-Factor and Series Resistance Correction Data Sheet for specific routing recommendations.

## 7.5 Layout Example

The DLP4620S-Q1 example layouts are shown for high-speed SubLVDS pairs and the micromirror voltage supplies (VBIAS, VOFFSET, and VRESET). The 1.8V power supplies must have a dedicated power plane.

Product Folder Links: DLP4620S-Q1





Figure 7-3. High-Speed SubLVDS Pairs





Figure 7-4. DMD Micromirror Supply Voltages (VBIAS, VOFFSET, and VRESET)

# **8 Device and Documentation Support**

# 8.1 Device Support

#### 8.1.1 Device Nomenclature



Figure 8-1. Part Number Description

#### 8.1.2 Device Markings

The device marking includes the legible character string GHJJJJK DLP4620SAFQXQ1. GHJJJJK is the lot trace code. DLP4620SAFQXQ1 is the part number.



Figure 8-2. DMD Marking

### 8.2 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.



Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

DLP® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.7 DMD Handling

The DMD is an optical device so take precautions to avoid damaging the glass window. See the application note DLPA019 DMD Handling for instructions on how to properly handle the DMD.

#### 8.8 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (February 2024) to Revision C (August 2024) |                                                                                    |                     |  |  |  |  |  |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------|--|--|--|--|--|
| •                                                                   | Updated the clock frequency, DCLK, for the high-speed interface in Recommended Ope | erating Conditions9 |  |  |  |  |  |

| С | hanges from Revision A (February 2023) to Revision B (February 2024)  Changed the document From: Advance Information To: Production Data |   |  |  |  |  |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|
| • | Changed the document From: Advance Information To: Production Data                                                                       | 1 |  |  |  |  |  |
| • | Clarified test pad functions in Table 4-2                                                                                                | 3 |  |  |  |  |  |
|   | Undated ESD Ratings: Undated Current and Power Consumption in Flectrical Characteristics                                                 | 8 |  |  |  |  |  |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DLP4620S-Q1

34

www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier    | RoHS  | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|--------------------------|-------|-------------------------------|----------------------------|--------------|------------------|
|                       | ` ,    |               |                  |                          | . , , | (4)                           | (5)                        |              |                  |
| DLP4620SAFQXQ1        | Active | Production    | CLGA (FQX)   120 | 72   JEDEC<br>TRAY (5+1) | Yes   | Call TI                       | N/A for Pkg Type           | -40 to 105   |                  |
| DLP4620SAFQXQ1.A      | Active | Production    | CLGA (FQX)   120 | 72   JEDEC<br>TRAY (5+1) | Yes   | Call TI                       | N/A for Pkg Type           | -40 to 105   |                  |
| DLP4620SAFQXQ1.B      | Active | Production    | CLGA (FQX)   120 | 72   JEDEC<br>TRAY (5+1) | -     | Call TI                       | Call TI                    | -40 to 105   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 18-Jul-2025

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device           | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DLP4620SAFQXQ1   | FQX             | CLGA            | 120  | 72  | 8 x 7                | 150                        | 315    | 135.9     | 12190      | 21.9       | 15.15      | 16.95      |
| DLP4620SAFQXQ1.A | FQX             | CLGA            | 120  | 72  | 8 x 7                | 150                        | 315    | 135.9     | 12190      | 21.9       | 15.15      | 16.95      |











### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025