

Order

Now



SLOS916B-JUNE 2016-REVISED JUNE 2020

# DRV2511-Q1 8-A Automotive Haptic Drivers for Solenoid and Voice Coils

Technical

Documents

## 1 Features

- AEC-Q100 Qualified for automotive applications:
  - Temperature grade 1: –40°C to 125°C,  $T_A$
  - Device HBM ESD classification level H2
  - Device CDM ESD classification level C3
- Wide operating voltage (4.5 V 18 V)
- Capable of handling voltage of 30 V
- High current drive (8-A Peak)
- Low R<sub>DS(on)</sub>, full H-bridge output
  - Integrated fault protection
  - Short-circuit protection
  - Over-temperature protection
  - Over-voltage and under-voltage protection
- Analog input
- Dedicated interrupt pin

## 2 Applications

- Electromagnetic actuator driver
  - Voice coil
  - Solenoid
- Mechanical button replacement
- Automotive haptic applications
  - Infotainment
  - Center-console
  - Steering wheel
  - Door-panel

## 3 Description

Tools &

Software

The DRV2511-Q1 device is a high current haptic driver specifically designed for inductive loads, such as solenoids and voice coils.

Support &

Community

2.0

The output stage of the DRV2511-Q1 device consists of a full H-bridge capable of delivering 8 A of peak current.

The DRV2511-Q1 device provides protection functions such as undervoltage lockout, over-current protection and over-temperature protection.

The DRV2511-Q1 device is automotive qualified.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)    |
|-------------|-------------|--------------------|
| DRV2511-Q1  | HTSSOP (32) | 11.00 mm × 6.20 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Submit Documentation Feedback

## **Table of Contents**

| 1 | Features 1 |                                    |  |  |  |  |
|---|------------|------------------------------------|--|--|--|--|
| 2 | Арр        | lications1                         |  |  |  |  |
| 3 | Des        | cription 1                         |  |  |  |  |
| 4 | Rev        | ision History 2                    |  |  |  |  |
| 5 | Pin        | Configuration and Functions 3      |  |  |  |  |
| 6 | Spe        | cifications 4                      |  |  |  |  |
|   | 6.1        | Absolute Maximum Ratings 4         |  |  |  |  |
|   | 6.2        | ESD Ratings 4                      |  |  |  |  |
|   | 6.3        | Recommended Operating Conditions 4 |  |  |  |  |
|   | 6.4        | Thermal Information 4              |  |  |  |  |
|   | 6.5        | Electrical Characteristics 5       |  |  |  |  |
|   | 6.6        | Switching Characteristics 5        |  |  |  |  |
|   | 6.7        | Typical Characteristics 6          |  |  |  |  |
| 7 | Deta       | ailed Description7                 |  |  |  |  |
|   | 7.1        | Overview 7                         |  |  |  |  |
|   | 7.2        | Functional Block Diagram 7         |  |  |  |  |
|   | 7.3        | Feature Description 8              |  |  |  |  |
|   | 7.4        | Device Functional Modes 10         |  |  |  |  |
| 8 | Prog       | gramming 10                        |  |  |  |  |

|    | 8.1   | Gain                                            | 10 |
|----|-------|-------------------------------------------------|----|
| 9  | App   | lication and Implementation                     | 11 |
|    | 9.1   | Application Information                         | 11 |
|    | 9.2   | Typical Application, Single Ended Input         | 11 |
| 10 | Pow   | ver Supply Recommendations                      | 15 |
|    | 10.1  | Power Dissipation and Maximum Ambient           |    |
|    |       | Temperature                                     |    |
| 11 | Laye  | out                                             | 15 |
|    | 11.1  | Layout Guidelines                               | 15 |
|    | 11.2  | Layout Example                                  | 15 |
| 12 | Dev   | ice and Documentation Support                   | 16 |
|    | 12.1  | Documentation Support                           | 16 |
|    | 12.2  | Receiving Notification of Documentation Updates | 16 |
|    | 12.3  | Community Resources                             | 16 |
|    | 12.4  | Trademarks                                      | 16 |
|    | 12.5  | Electrostatic Discharge Caution                 | 16 |
|    | 12.6  | Glossary                                        | 16 |
| 13 | Mec   | hanical, Packaging, and Orderable               |    |
| -  | Infor | mation                                          | 16 |
|    |       |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (July 2016) to Revision B                                | Page |
|----|---------------------------------------------------------------------------------|------|
| •  | Moved the Automotive Applications to the top of the Features list               | 1    |
| •  | Changed Device CDM ESD classification level to C3                               | 1    |
| •  | Changed From: "NRST" pin To: "EN" pin in the Operation in Shutdown Mode section | 10   |

Released as Production Data...... 1

## Changes from Original (June 2016) to Revision A



www.ti.com

Page



## 5 Pin Configuration and Functions



#### **Pin Functions**

|                          | PIN TYPE <sup>(1)</sup>     |        |                                                                                                                                                                                      |  |  |
|--------------------------|-----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                     | NO.                         | IYPE(" | DESCRIPTION                                                                                                                                                                          |  |  |
| GND                      | 1, 9, 10, 11,<br>22, 25, 28 | Р      | Ground.                                                                                                                                                                              |  |  |
| EN                       | 2                           | I      | Device enable pin.                                                                                                                                                                   |  |  |
| INTZ                     | 3                           | 0      | General fault reporting. Open drain.<br>INTZ = High, normal operation<br>INTZ = Low, fault condition                                                                                 |  |  |
| IN+                      | 4                           | I      | Positive differential input.                                                                                                                                                         |  |  |
| IN-                      | 5                           | I      | Negative differential input.                                                                                                                                                         |  |  |
| REG                      | 6, 7                        | Р      | Internally generated gate voltage supply. Not to be used as a supply or connected to any component other than a 1 µF X7R ceramic decoupling capacitor and the GAIN resistor divider. |  |  |
| GAIN                     | 8                           | I      | Selects Gain.                                                                                                                                                                        |  |  |
| STDBY                    | 12                          | I      | Standby pin.                                                                                                                                                                         |  |  |
| FS2                      | 13                          | I      | Output switching frequency selection.                                                                                                                                                |  |  |
| FS1                      | 14                          | I      | Output switching frequency selection.                                                                                                                                                |  |  |
| FS0                      | 15                          | I      | Output switching frequency selection.                                                                                                                                                |  |  |
| N/C                      | 16                          | N/C    | Pin should be left floating.                                                                                                                                                         |  |  |
| AVDD                     | 17                          | Р      | Analog Supply, can be connected to VBAT for single power supply operation.                                                                                                           |  |  |
| PVDD                     | 18, 19, 31, 32              | Р      | Power supply.                                                                                                                                                                        |  |  |
| BSTN                     | 20, 24                      | Р      | Boot strap for negative output, connect to 220 nF X5R, or better ceramic cap to OUT                                                                                                  |  |  |
| OUT-                     | 21, 23                      | 0      | Negative output                                                                                                                                                                      |  |  |
| BSTP                     | 26, 30                      | Р      | Boot strap for positive output, connect to 220 nF X5R, or better ceramic cap to OUT+.                                                                                                |  |  |
| OUT+                     | 27, 29                      | 0      | Positive output.                                                                                                                                                                     |  |  |
| Thermal Pad<br>PowerPAD™ |                             | G      | Connect to GND for best system performance. If not connected to GND, leave floating.                                                                                                 |  |  |

(1) DO = Digital Output, DI = Digital Input, AI = Analog Input, O = Amplifier Output, G = General Ground, P = Power, BST = Boot Strap.

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |                          | MIN  | MAX        | UNIT   |
|------------------------------------------------------|--------------------------|------|------------|--------|
| Supply voltage                                       | PVDD, AVDD               | -0.3 | 30         | V      |
|                                                      | IN+, IN-                 | -0.3 | 6.3        | V      |
| Input voltage, V <sub>I</sub>                        | GAIN                     | -0.3 | VREG + 0.3 | V      |
|                                                      | EN                       | -0.3 | VDD + 0.3  | V      |
| Slew rate, maximum <sup>(2)</sup>                    | STDBY, EN, FS0, FS1, FS2 |      | 10         | V/msec |
| Operating free-air temperat                          | ure, T <sub>A</sub>      | -40  | 85         | °C     |
| Operating junction temperature range, T <sub>J</sub> |                          | -40  | 150        | °C     |
| Storage temperature range                            | , T <sub>stg</sub>       | -40  | 125        | °C     |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) 100 k $\Omega$  series resistor is needed if maximum slew rate is exceeded.

#### 6.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                   | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left(2\right)}$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                          |                                                                   | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| V               | Supply voltage           | PVDD, AVDD                                                        | 4.5 |     | 18  | V    |
| VIH             | High-level input voltage | STDBY, EN, FS0, FS1, FS2                                          | 2   |     |     | V    |
| VIL             | Low-level input voltage  | STDBY, EN, FS0, FS1, FS2                                          |     |     | 0.8 | V    |
| V <sub>OL</sub> | Low-level output voltage | INTZ, $R_{PULL-UP} = 100 \text{ k}\Omega$ , $PVDD = 18 \text{ V}$ |     |     | 0.8 | V    |
| I <sub>IH</sub> | High-level input current | STDBY, EN, FS0, FS1, FS2<br>(V <sub>I</sub> = 2 V, PVDD = 18 V)   |     |     | 50  | μA   |
| RL              | Minimum load Impedance   | Output filter: L = 10 $\mu$ H, C = 3.3 $\mu$ F                    | 1.6 |     |     | Ω    |
| Lo              | Output-filter Inductance | Minimum output filter inductance under short-circuit condition    | 1   |     |     | μΗ   |

#### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | DAP (HTSSOP) | UNIT |
|-----------------------|----------------------------------------------|--------------|------|
|                       |                                              | 32 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 32.4         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.2         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 17.3         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.4          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 17.2         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1            | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### DRV2511-Q1 SLOS916B – JUNE 2016 – REVISED JUNE 2020

### 6.5 Electrical Characteristics

 $T_A = 25^{\circ}C$ , AVDD = PVDD = 12 V to 18 V,  $R_L = 5 \Omega$  (unless otherwise noted)

|                             | PARAMETER                                             | TEST CONDITIONS                                    | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|-------------------------------------------------------|----------------------------------------------------|------|------|------|------|
| V <sub>OS</sub>             | Output offset voltage (measured differentially)       | V <sub>I</sub> = 0 V, Gain = 36 dB                 |      | 1.5  | 15   | mV   |
| I <sub>VDD</sub>            | Quiescent supply current                              | No load or filter                                  |      | 20   |      | mA   |
| I <sub>VDD(SD)</sub>        | Quiescent supply current in shutdown mode             | =No load or filter,                                |      | 35   |      | μA   |
| I <sub>VDD(STD</sub><br>BY) | Quiescent supply current in standby mode              | No load or filter                                  |      | 11   |      | mA   |
| r <sub>DS(on)</sub>         | Drain-source on-state resistance, measured pin to pin | $T_J = 25^{\circ}C$                                |      | 60   |      | mΩ   |
|                             |                                                       | R1 = open, R2 = 20 kΩ                              | 19   | 20   | 21   | dB   |
| G                           | Gain                                                  | R1 = 100 k $\Omega$ , R2 = 20 k $\Omega$           | 25   | 26   | 27   | dВ   |
| G                           |                                                       | R1 = 100 kΩ, R2 = 39 kΩ                            | 31   | 32   | 33   |      |
|                             |                                                       | $R1 = 75 \text{ k}\Omega, R2 = 47 \text{ k}\Omega$ | 35   | 36   | 37   |      |
| V <sub>REG</sub>            | Regulator voltage                                     |                                                    | 6.4  | 6.9  | 7.4  | V    |
| BW                          | Full power bandwidth                                  |                                                    |      | 60   |      | kHz  |
| Vo                          | Output voltage (measured differentially)              | Measured at PVDD = 12 V                            |      | 50   |      | V    |
| PSRR                        | Power supply ripple rejection                         | 200 mV <sub>PP</sub> ripple at 1 kHz, Gain = 20 dB |      | -70  |      | dB   |
| CMRR                        | Common-mode rejection ratio                           | PVDD = 12 V                                        |      | -56  |      | dB   |
|                             |                                                       | FS2 = 0, FS1 = 0, FS0 = 0                          | 376  | 400  | 424  |      |
|                             |                                                       | FS2 = 0, FS1 = 0, FS0 = 1                          | 470  | 500  | 530  |      |
| fosc                        | Oscillator frequency<br>(with PWM duty cycle < 96%)   | FS2 = 0, FS1 = 1, FS0 = 0                          | 564  | 600  | 636  | kHz  |
|                             |                                                       | FS2 = 0, FS1 = 1, FS0 = 1                          | 940  | 1000 | 1060 |      |
|                             |                                                       | FS2 = 1, FS1 = 0, FS0 = 0                          | 1128 | 1200 | 1278 |      |
|                             | Power-on threshold                                    |                                                    |      | 4.1  |      | V    |
|                             | Power-off threshold                                   |                                                    |      | 28   |      | V    |
|                             | Thermal trip point                                    |                                                    |      | 150  |      | °C   |
|                             | Thermal hysteresis                                    |                                                    |      | 15   |      | °C   |
|                             | Over current trip point                               |                                                    |      | 13   |      | А    |
|                             | Over-voltage trip point                               |                                                    |      | 28   |      | V    |

#### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER             |                                        | TEST CONDITIONS               | MIN | ТҮР | MAX | UNIT |
|-----------------------|----------------------------------------|-------------------------------|-----|-----|-----|------|
| t <sub>on-sd</sub>    | Turn-on time from shutdown to waveform | EN = Low to High, STBY = Low  |     | 10  |     | ms   |
| t <sub>OFF-sd</sub>   | Turn-off time                          | EN = High to Low              |     | 5   |     | μs   |
| t <sub>on-stdby</sub> | Turn-on time from standby to waveform  | EN = High, STBY = High to Low |     | 6   |     | μs   |

DRV2511-Q1 SLOS916B – JUNE 2016 – REVISED JUNE 2020



www.ti.com

## 6.7 Typical Characteristics





## 7 Detailed Description

### 7.1 Overview

The DRV2511-Q1 device is a high current haptic driver specifically designed for inductive loads, such as solenoids and voice coils.

The output stage consists of a full H-bridge capable of delivering 8 A of peak current.

The design uses an ultra-efficient switching output technology developed by Texas Instruments, but with features added for the automotive industry. The DRV2511-Q1 device provides protection functions such as undervoltage lockout, over-current protection and over-temperature protection. This technology allows for reduced power consumption, reduced heat, and reduced peak currents in the electrical system.

The DRV2511-Q1 device is automotive qualified.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Analog Input and Configurable Pre-amplifier

The DRV2511-Q1 device features a differential input stage that cancels common-mode noise that appears on the inputs. The DRV2511-Q1 device also features four gain settings that are configurable via external resistors.

#### Table 1. Gain Configuration Table

| GAIN  | R1     | R2     | INPUT IMPEDANCE |
|-------|--------|--------|-----------------|
| 20 dB | 5.6 kΩ | open   | 60 kΩ           |
| 26 dB | 20 kΩ  | 100 kΩ | 30 kΩ           |
| 32 dB | 39 kΩ  | 100 kΩ | 15 kΩ           |
| 36 dB | 47 kΩ  | 75 kΩ  | 9 kΩ            |



Figure 3. Gain Configuration

#### 7.3.2 Pulse-Width Modulator (PWM)

The DRV2511-Q1 device features BD modulation scheme with high bandwidth, low noise, low distortion, and excellent stability.

The BD modulation scheme allows for smaller ripple currents through the load. Each output switches from 0 V to the supply voltage. With no input, the OUT+ and OUT- pins are in phase with each other so that there is little or no current in the load. For positive differential inputs, the duty cycle of OUT+ is greater than 50% and the duty cycle of OUT- is lower than 50% for a positive differential output voltage. The opposite is true for negative differential inputs. The voltage across the load sits at 0 V throughout most of the switching period, reducing the switching current, which reduces the  $I^2R$  losses in the load.





Figure 4. BD Mode Modulation

#### 7.3.3 Designed for low EMI

The DRV2511-Q1 device design has minimal parasitic inductances due to the short leads on the package. This dramatically reduces EMI that results from current passing from the die to the system PCB. The design incorporates circuitry that optimizes output transitions that causes EMI. Follow the recommended design requirements in the *Design Requirements* section.

#### 7.3.4 Device Protection Systems

The DRV2511-Q1 device features a complete set of protection circuits carefully designed to protect the device against permanent failures due to shorts, over-temperature, over-voltage, and under-voltage scenarios. The INTZ pin signals if an error is detected.

Copyright © 2016–2020, Texas Instruments Incorporated

| FAULT            | (typical value)                      |            |                       | LATCH?        |
|------------------|--------------------------------------|------------|-----------------------|---------------|
| Over Current     | Output short or short to PVDD or GND | pulled low | Output high impedance | Latched       |
| Over Temperature | T <sub>j</sub> > 150°C               | pulled low | Output high impedance | Latched       |
| Under Voltage    | PVDD < 4.5V                          | _          | Output high impedance | Self-clearing |
| Over Voltage     | PVDD > 27V                           | -          | Output high impedance | Self-clearing |

When the "Latched" conditions happen, the device must be reset with the EN signal in order to clear the fault. If automatic recovery from these conditions is desired, connect the INTZ pin directly to the EN pin. This allows the INTZ pin function to automatically drive the EN pin low which clears the latched condition.

## 7.4 Device Functional Modes

The DRV2511-Q1 device has multiple power states to optimize power consumption.

#### 7.4.1 Operation in Shutdown Mode

The EN pin of the DRV2511-Q1 device puts the device in a shutdown mode. When EN is asserted (logic low), all internal blocks of the device are off to achieve ultra low power.

#### 7.4.2 Operation in Standby Mode

The STDBY pin of the DRV2511-Q1 device puts the device in a standby mode. When STDBY is asserted (logic high), some internal blocks of the device are off to achieve low power while preserving the ability to wake up quickly to achieve low latency waveform playback.

#### 7.4.3 Operation in Active Mode

The DRV2511-Q1 device is in active mode when it has a valid supply, and it is not in either shutdown or standby modes. In this mode the DRV2511-Q1 device is fully on and reproducing at the output the input times the gain.

#### 8 Programming

#### 8.1 Gain

The DRV2511-Q1 device has a configurable gain that is controlled through external resistors. Please see the Analog Input and Configurable Pre-amplifier section for more details.

www.ti.com



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The DRV2511-Q1 device is a high-efficiency driver for inductive loads, such as solenoids and voice-coils. The typical use of the device is on haptic applications where short, strong waveforms are desired to create a haptic event that will be coming from the application processor.

#### 9.2 Typical Application, Single Ended Input

To use the DRV2511-Q1 with a single-ended source, apply either a voltage divider to bias INB to 3 V, tie to GND or use a 0.1- $\mu$ F cap from INB to GND to have the device self bias. Apply the single-ended signal to the INA pin.





## Typical Application, Single Ended Input (continued)

#### 9.2.1 Design Requirements

For this design example, use the parameters shown in Table 3.

|                   | Table                      | of Boolgil I diamotoro |                                  |
|-------------------|----------------------------|------------------------|----------------------------------|
| COMPONENT         | DESCRIPTION                | SPECIFICATIONS         | TYPICAL VALUE                    |
| C1                | Supply capacitor           | Capacitance            | 22 μF and 0.1 μF for PVDD & AVDD |
| C2, C3            | Boost capacitor            | Capacitance            | 0.22 μF                          |
| C4, C5            | Output snubber capacitor   | Capacitance            | 470 pF                           |
| C6                | Regulator capacitor        | Capacitance            | 1 μF                             |
| C9                | Input decoupling capacitor | Capacitance            | 0.1 µF                           |
| R1, R2            | Output snubber resistor    | Resistance             | 3.3 Ω                            |
| R <sub>(PU)</sub> | Pull-up resistor           | Resistance             | 100 kΩ                           |

#### Table 3. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Optional Components

Note that in the diagrams, there are a few optional external components. These optional external components may be needed in the application to meet EMI/EMC standards and specifications by filters necessary frequency spectrums.

#### 9.2.2.2 Capacitor Selection

A bulk bypass capacitor should be mounted between VBAT and GND. The capacitance needs to be >22 uF with a X5R or better rating on the power pins to GND. Also include two ceramic capacitors in the ranges of 220 pF to 1 uF and 100 nF to 1 uF. The bootstrap capacitors, BSTA and BSTB, should be 220-nF ceramic capacitors of quality X5R or better rated for at least the maximum rating of the pin.

#### 9.2.2.3 Solenoid Selection

The DRV2511-Q1 solenoid driver can accommodate a variety of solenoids. Solenoids should have an equivalent resistance of 1.6 Ω or greater. Solenoids with lower resistances are prone to driving high currents. A maximum peak current of 8-A should not be exceeded. The DRV2511-Q1 will go into a shutdown mode to protect itself from overcurrent.

#### 9.2.2.4 Output Filter Considerations

The output filter is optional and is mainly for limiting peak currents. A second-order Butterworth low-pass filter with the cut-off frequency set to a few kilohertz should be sufficient. See Equation 1 through Equation 4 for example filter design.

$$H(s) = \frac{1}{s^2 + \sqrt{2}s + 1}$$
(1)
$$\sqrt{2} \times R_L$$

$$L_{x} = \frac{1}{2\omega_{0}}$$
(2)

$$2 \times C_{\mathsf{F}} = \frac{\sqrt{2}}{2 \times \frac{\mathsf{R}_{\mathsf{L}}}{2} \times \omega_{0}} \tag{3}$$
$$\omega_{0} = 2\pi \times f \tag{4}$$

(4)



#### 9.2.3 Application Curves

These application curves were taken using an HA200 solenoid with a 100-g mass, and the acceleration was measured using the DRV-AAC16-EVM accelerometer. The following scales apply to the graphs:

- Output Differential Voltage scale is shown on the plots at 5-V/div
- Acceleration scale is 5.85-G/div
- Current scale is 2-A/div



#### 9.2.4 Typical Application, Differential Input

To use the DRV2511-Q1 with a differential input source, apply both inputs differentially from a control source (GPIO, DAC, etc...).



Figure 10. Typical Application Schematic



### **10** Power Supply Recommendations

#### **10.1** Power Dissipation and Maximum Ambient Temperature

The DRV2511-Q1 device operates from 4.5 V - 26 V and this supply should be able to handle high surge currents in order to meet the high currrent draws for haptics effects. Additionally the DRV2511-Q1 should have  $22\mu$ F and  $0.1-\mu$ F ceramic capacitors near the PVDD & AVDD pins for additional decoupling from trace routing.

### 11 Layout

#### 11.1 Layout Guidelines

The EVM layout optimizes for thermal dissipation and EMC performance. The DRV2511-Q1 device has a thermal pad down, and good thermal conduction and dissipation require adequate copper area. Layout also affects EMC performance. It is best practice to use the same/similiar layout as shown below in the DRV2511Q1EVM.

#### 11.2 Layout Example



Figure 11. Layout



## **12 Device and Documentation Support**

#### **12.1 Documentation Support**

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable | Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-----------|--------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| DRV2511QD | DAPRQ1 | ACTIVE        | HTSSOP       | DAP                | 32   | 2000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 125   | DRV2511Q                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are no | ominal |
|------------------------|--------|
|------------------------|--------|

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV2511QDAPRQ1 | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

29-Apr-2024



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV2511QDAPRQ1 | HTSSOP       | DAP             | 32   | 2000 | 350.0       | 350.0      | 43.0        |

# **DAP 32**

## **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **PACKAGE OUTLINE**

# **DAP0032C**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



# **DAP0032C**

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DAP0032C

# **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated