

# LM139JAN Low Power Low Offset Voltage Quad Comparators

Check for Samples: LM139JAN

#### **FEATURES**

- Wide Supply Voltage Range 5V to 36 V<sub>DC</sub>or ±2.5V to ±18 V<sub>DC</sub>
- Very Low Supply Current Drain (0.8 mA) -Independent of Supply Voltage
- . Low Input Biasing Current: 25 nA
- Low Input Offset Current: ±5 nA
- Offset Voltage: ±3 mV
- Input Common-Mode Voltage Range Includes GND
- Differential Input Voltage Range Equal to the Power Supply Voltage
- Low Output Saturation Voltage: 250 mV at 4 mA
- Output Voltage Compatible with TTL, DTL, ECL, MOS and CMOS Logic Systems

#### **ADVANTAGES**

- High Precision Comparators
- Reduced V<sub>OS</sub> Drift Over Temperature
- Eliminates Need for Dual Supplies
- Allows Sensing Near GND
- Compatible with All Forms of Logic
- Power Drain Suitable for Battery Operation

#### **Connection Diagrams**

## DESCRIPTION

The LM139 consists of four independent precision voltage comparators with an offset voltage specification as low as 2 mV max for all four comparators. These were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though operated from a single power supply voltage.

Application areas include limit comparators, simple analog to digital converters; pulse, squarewave and time delay generators; wide range VCO; MOS clock timers; multivibrators and high voltage digital logic gates. The LM139 was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, they will directly interface with MOS logic— where the low power drain of the LM139 is a distinct advantage over standard comparators.



Figure 1. See Package Number NAD0014B

AAA

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **Schematic Diagram**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



### Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage, V <sup>+(2)</sup>                                     |                                             |                             | 36 V <sub>DC</sub> or ±18 V <sub>DC</sub> |  |  |  |
|-----------------------------------------------------------------------|---------------------------------------------|-----------------------------|-------------------------------------------|--|--|--|
| Differential Input Voltage (3)                                        | Differential Input Voltage (3)              |                             |                                           |  |  |  |
| Output Voltage                                                        | 36 V <sub>DC</sub>                          |                             |                                           |  |  |  |
| Input Voltage                                                         | -0.3 V <sub>DC</sub> to +36 V <sub>DC</sub> |                             |                                           |  |  |  |
| Input Current (V <sub>IN</sub> < -0.3 V <sub>DC</sub> ) <sup>(4</sup> | 50 mA                                       |                             |                                           |  |  |  |
| Power Dissipation (6)(7)                                              | 350 mW @ T <sub>A</sub> = 125°C             |                             |                                           |  |  |  |
| Output Short-Circuit to GND, (8)                                      | •                                           | Continuous                  |                                           |  |  |  |
| Storage Temperature Range                                             | -65°C ≤ T <sub>A</sub> ≤ +150°C             |                             |                                           |  |  |  |
| Maximum Junction Temperature                                          | e (T <sub>J</sub> )                         |                             | +175°C                                    |  |  |  |
| Lead Temperature (Soldering, 1                                        | 0 seconds)                                  |                             | 260°C                                     |  |  |  |
| Operating Temperature Range                                           |                                             |                             | -55°C ≤ T <sub>A</sub> ≤ +125°C           |  |  |  |
| Thermal Resistance                                                    | $\theta_{JA}$                               | CLGA (Still Air)            | 183°C/W                                   |  |  |  |
|                                                                       |                                             | CLGA (500LF / Min Air flow) | 120°C/W                                   |  |  |  |
|                                                                       | $\theta_{JC}$                               | CLGA                        | 23°C/W                                    |  |  |  |
| Package Weight (typical)                                              | ·                                           | CLGA                        | 460mg                                     |  |  |  |
| ESD rating <sup>(9)</sup>                                             |                                             |                             | 600V                                      |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see, the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- Short circuits from the output to  $V^+$  can cause excessive heating and eventual destruction. When considering short circuits to ground, the maximum output current is approximately 20mA independent of the magnitude of V<sup>+</sup>
- Positive excursions of input voltage may exceed the power supply level. As long as the other voltage remains within the common-mode range, the comparator will provide a proper output state. The low input voltage state must not be less than -0.3 V<sub>DC</sub> (or 0.3 V<sub>DC</sub>below the magnitude of the negative power supply, if used) (at 25°C).
- This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V<sup>+</sup> voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3 V<sub>DC</sub> (at
- The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines.
- The low bias dissipation and the ON-OFF characteristics of the outputs keeps the chip dissipation very small (P<sub>D</sub> ≤ 100mW), provided the output transistors are allowed to saturate.
- The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{Jmax}$  (maximum junction temperature), θ<sub>JA</sub> (Package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is  $P_{Dmax} = (T_{Jmax} - T_A) / \theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. Short circuits from the output to  $V^+$  can cause excessive heating and eventual destruction. When considering short circuits to ground,
- the maximum output current is approximately 20 mA independent of the magnitude of V<sup>+</sup>.
- Human Body model, 1.5 KΩ in series with 100 pF

#### **Quality Conformance Inspection**

Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp (°C) |
|----------|---------------------|-----------|
| 1        | Static tests at     | +25       |
| 2        | Static tests at     | +125      |
| 3        | Static tests at     | -55       |
| 4        | Dynamic tests at    | +25       |
| 5        | Dynamic tests at    | +125      |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | +25       |
| 8A       | Functional tests at | +125      |
| 8B       | Functional tests at | -55       |
| 9        | Switching tests at  | +25       |
| 10       | Switching tests at  | +125      |

Product Folder Links: LM139JAN



## **Quality Conformance Inspection (continued)**

Mil-Std-883, Method 5005 - Group A

| Subgroup | Description        | Temp (°C) |
|----------|--------------------|-----------|
| 11       | Switching tests at | -55       |

## LM139 JAN Electrical Characteristics DC Parameters

The following conditions apply, unless otherwise specified.  $-V_{CC} = 0V$ 

| Symbol           | Parameters                 | Conditions                                         | Notes              | Min  | Max  | Unit | Sub-<br>groups |
|------------------|----------------------------|----------------------------------------------------|--------------------|------|------|------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage       | +V <sub>CC</sub> = 30V, V <sub>O</sub> = 15V       |                    | -5.0 | 5.0  | mV   | 1              |
|                  |                            |                                                    |                    | -7.0 | 7.0  | mV   | 2, 3           |
|                  |                            | $+V_{CC} = 2V, -V_{CC} = -28V,$                    |                    | -5.0 | 5.0  | mV   | 1              |
|                  |                            | V <sub>O</sub> = -13V                              |                    | -7.0 | 7.0  | mV   | 2, 3           |
|                  |                            | $+V_{CC} = 5V, V_{O} = 1.4V$                       |                    | -5.0 | 5.0  | mV   | 1              |
|                  |                            |                                                    |                    | -7.0 | 7.0  | mV   | 2, 3           |
|                  |                            | $+V_{CC} = 2V, -V_{CC} = -3V,$                     |                    | -5.0 | 5.0  | mV   | 1              |
|                  |                            | $V_0 = -1.6V$                                      |                    | -7.0 | 7.0  | mV   | 2, 3           |
| I <sub>IO</sub>  | Input Offset Current       | $+V_{CC} = 30V$ , $R_S = 20K\Omega$ ,              | See <sup>(1)</sup> | -25  | 25   | nA   | 1, 2           |
|                  |                            | V <sub>O</sub> = 15V                               | See <sup>(1)</sup> | -75  | 75   | nA   | 3              |
|                  |                            | $+V_{CC} = 2V$ , $-V_{CC} = -28V$ ,                | See <sup>(1)</sup> | -25  | 25   | nA   | 1, 2           |
|                  |                            | $R_S = 20K\Omega$ , $V_O = -13V$                   | See <sup>(1)</sup> | -75  | 75   | nA   | 3              |
|                  |                            | $+V_{CC} = 5V$ , $R_S = 20K\Omega$ ,               | See <sup>(1)</sup> | -25  | 25   | nA   | 1, 2           |
|                  |                            | $V_O = 1.4V$                                       | See <sup>(1)</sup> | -75  | 75   | nA   | 3              |
|                  |                            | $+V_{CC} = 2V$ , $-V_{CC} = -3V$ ,                 | See <sup>(1)</sup> | -25  | 25   | nA   | 1, 2           |
|                  |                            | $R_S = 20K\Omega, V_O = -1.6V$                     | See <sup>(1)</sup> | -75  | 75   | nA   | 3              |
| ±I <sub>IB</sub> | Input Bias Current         | $+V_{CC} = 30V$ , $R_S = 20K\Omega$ ,              | See <sup>(1)</sup> | -100 | +0.1 | nA   | 1, 2           |
|                  |                            | V <sub>O</sub> = 15V                               | See <sup>(1)</sup> | -200 | +0.1 | nA   | 3              |
|                  |                            | $+V_{CC} = 2V$ , $-V_{CC} = -28V$ ,                | See <sup>(1)</sup> | -100 | +0.1 | nA   | 1, 2           |
|                  |                            | $R_S = 20K\Omega$ , $V_O = -13V$                   | See <sup>(1)</sup> | -200 | +0.1 | nA   | 3              |
|                  |                            | $+V_{CC} = 5V$ , $R_S = 20K\Omega$ ,               | See <sup>(1)</sup> | -100 | +0.1 | nA   | 1, 2           |
|                  |                            | $V_O = 1.4V$                                       | See <sup>(1)</sup> | -200 | +0.1 | nA   | 3              |
|                  |                            | $+V_{CC} = 2V, -V_{CC} = -3V,$                     | See <sup>(1)</sup> | -100 | +0.1 | nA   | 1, 2           |
|                  |                            | $R_S = 20K\Omega, V_O = -1.6V$                     | See <sup>(1)</sup> | -200 | +0.1 | nA   | 3              |
| CMRR             | Input Voltage Common Mode  | +V <sub>CC</sub> = 30V                             |                    | 76   |      | dB   | 1, 2, 3        |
|                  | Rejection                  | +V <sub>CC</sub> = 5V                              |                    | 70   |      | dB   | 1, 2, 3        |
| I <sub>CEX</sub> | Output Leakage             | $+V_{CC} = 30V, V_{O} = +30V$                      |                    |      | 1.0  | μΑ   | 1, 2, 3        |
| +l <sub>IL</sub> | Input Leakage Current      | +V <sub>CC</sub> = 36V, V + i = 34V,<br>V - i = 0V |                    | -500 | 500  | nA   | 1, 2, 3        |
| -I <sub>IL</sub> | Input Leakage Current      | +V <sub>CC</sub> = 36V, V + i = 0V,<br>V - i = 34V |                    | -500 | 500  | nA   | 1, 2, 3        |
| V <sub>OL</sub>  | Logical "0" Output Voltage | $+V_{CC} = 4.5V, I_{O} = 4mA$                      |                    |      | 0.4  | V    | 1              |
|                  |                            |                                                    |                    |      | 0.7  | V    | 2, 3           |
|                  |                            | $+V_{CC} = 4.5V, I_{O} = 8mA$                      |                    |      | 1.5  | V    | 1              |
|                  |                            |                                                    |                    |      | 2.0  | V    | 2, 3           |
| I <sub>CC</sub>  | Power Supply Current       | +V <sub>CC</sub> = 5V, V <sub>ID</sub> = 15mV      |                    |      | 2.0  | mA   | 1, 2           |
|                  |                            |                                                    |                    |      | 3.0  | mA   | 3              |
|                  |                            | +V <sub>CC</sub> = 30V, V <sub>ID</sub> = 15mV     |                    |      | 3.0  | mA   | 1, 2           |
|                  |                            |                                                    |                    |      | 4.0  | mA   | 3              |

(1) S/S  $R_S = 20K\Omega$ , tested at  $R_S = 10K\Omega$  as equivalent test.



# LM139 JAN Electrical Characteristics DC Parameters (continued)

The following conditions apply, unless otherwise specified.

| Symbol                     | Parameters                       | Parameters Conditions                  |                    | Min  | Max | Unit  | Sub-<br>groups |  |
|----------------------------|----------------------------------|----------------------------------------|--------------------|------|-----|-------|----------------|--|
| $\Delta V_{IO} / \Delta T$ | Temperature Coefficient of Input | 25°C ≤ T <sub>A</sub> ≤ 125°C          | See <sup>(2)</sup> | -25  | 25  | μV/°C | 2              |  |
|                            | Offset Voltage                   | -55°C ≤ T <sub>A</sub> ≤ 25°C          | See <sup>(2)</sup> | -25  | 25  | μV/°C | 3              |  |
| ΔΙ <sub>ΙΟ</sub> /ΔΤ       |                                  | 25°C ≤ T <sub>A</sub> ≤ 125°C          | See <sup>(2)</sup> | -300 | 300 | pA/°C | 2              |  |
| Offset Current             | Offset Current                   | -55°C ≤ T <sub>A</sub> ≤ 25°C          | See <sup>(2)</sup> | -400 | 400 | pA/°C | 3              |  |
| A <sub>VS</sub>            | Open Loop Voltage Gain           | $+V_{CC}$ = 15V, R <sub>L</sub> =15KΩ, | See (3)            | 50   |     | V/mV  | 4              |  |
|                            |                                  | 1V ≤ V <sub>O</sub> ≤ 11V              | See <sup>(3)</sup> | 25   |     | V/mV  | 5, 6           |  |
| V <sub>IO</sub>            | Tempco Screen                    |                                        |                    |      | 4.0 | mV    |                |  |
| CMRR                       | Tempco Screen                    |                                        |                    |      | 70  | dB    |                |  |
| I <sub>IO</sub>            | Tempco Screen                    |                                        |                    |      | 13  | nA    |                |  |
| I <sub>IB</sub>            | Tempco Screen                    |                                        |                    |      | 12  | nA    |                |  |

Calculated parameter; for Delta  $V_{IO}$  / Delta T use  $V_{IO}$  test at + $V_{CC}$  = 30V, - $V_{CC}$  = 0V,  $V_{O}$  = 15V; and for Delta  $I_{IO}$  / Delta T use  $I_{IB}$  test at + $V_{CC}$  = 30V, - $V_{CC}$  = 0V,  $V_{O}$  = 15V Datalog of K = V/mV.

Product Folder Links: LM139JAN



#### LM139 JAN Electrical Characteristics AC Parameters

| Symbol           | Parameters                        | Conditions                                                 | Notes | Min | Max | Unit | Sub-<br>groups |
|------------------|-----------------------------------|------------------------------------------------------------|-------|-----|-----|------|----------------|
| t <sub>RLH</sub> | Response Time: Low-to-High        | $+V_{CC} = 5V, V_{I} = 100 \text{mV},$                     |       |     | 5.0 | μS   | 7, 8B          |
|                  |                                   | $R_L = 5.1K\Omega$ , $V_{OD} = 5mV$                        |       |     | 7.0 | μS   | 8A             |
|                  |                                   | $+V_{CC} = 5V, V_{I} = 100mV,$                             |       |     | 0.8 | μS   | 7, 8B          |
|                  |                                   | $R_L = 5.1K\Omega$ , $V_{OD} = 50mV$                       |       |     | 1.2 | μS   | 8A             |
| $t_{RHL}$        | Response Time: High-to-Low        | $+V_{CC} = 5V, V_{I} = 100mV,$                             |       |     | 2.5 | μS   | 7, 8B          |
|                  |                                   | $R_L = 5.1K\Omega$ , $V_{OD} = 5mV$                        |       |     | 3.0 | μS   | 8A             |
|                  |                                   | $+V_{CC} = 5V, V_{I} = 100mV,$                             |       |     | 0.8 | μS   | 7, 8B          |
|                  |                                   | $R_L = 5.1K\Omega$ , $V_{OD} = 50mV$                       |       |     | 1.0 | μS   | 8A             |
| C <sub>S</sub>   | Channel Separation                | $+V_{CC} = 20V$ , $-V_{CC} = -10V$ , A to B                |       | 80  |     | dB   | 7              |
|                  |                                   | $+V_{CC} = 20V$ , $-V_{CC} = -10V$ , A to C                |       | 80  |     | dB   | 7              |
|                  |                                   | $+V_{CC} = 20V$ , $-V_{CC} = -10V$ , A to D                |       | 80  |     | dB   | 7              |
|                  |                                   | $+V_{CC} = 20V$ , $-V_{CC} = -10V$ , B to A                |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>B to C |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>B to D |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>C to A |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>C to B |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>C to D |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>D to A |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>D to B |       | 80  |     | dB   | 7              |
|                  |                                   | +V <sub>CC</sub> = 20V, -V <sub>CC</sub> = -10V,<br>D to C |       | 80  |     | dB   | 7              |
| $V_{LAT}$        | Voltage Latch (Logical "1" Input) | $+V_{CC} = 5V, V_I = 10V,$<br>$I_O = 4mA$                  |       |     | 0.4 | V    | 9              |

## LM139 JAN Electrical Characteristics DC Parameters Drift Values

The following conditions apply, unless otherwise specified.  $-V_{CC} = 0V$  Delta calculations performed on JAN S product at Group B, Subgroup 5.

| Symbol             | Parameters           | Conditions                                      | Notes | Min  | Max | Unit | Sub-<br>groups |
|--------------------|----------------------|-------------------------------------------------|-------|------|-----|------|----------------|
| $V_{IO}$           | Input Offset Voltage | $V_{CC} = 30V, V_{O} = 15V$                     |       | -1.0 | 1.0 | mV   | 1              |
| ±I <sub>Bias</sub> | Input Bias Current   | $V_{CC} = 30V, R_S = 20K\Omega,$<br>$V_O = 15V$ |       | -15  | 15  | nA   | 1              |

Product Folder Links: LM139JAN



### **Typical Performance Characteristics**











Copyright © 2005–2013, Texas Instruments Incorporated



#### **APPLICATION HINTS**

The LM139 is a high gain, wide bandwidth device which, like most comparators, can easily oscillate if the output lead is inadvertently allowed to capacitively couple to the inputs via stray capacitance. This shows up only during the output voltage transition intervals as the comparator changes states. Power supply bypassing is not required to solve this problem. Standard PC board layout is helpful as it reduces stray input-output coupling. Reducing the input resistors to < 10 k $\Omega$  reduces the feedback signal levels and finally, adding even a small amount (1 to 10 mV) of positive feedback (hysteresis) causes such a rapid transition that oscillations due to stray feedback are not possible. Simply socketing the IC and attaching resistors to the pins will cause input-output oscillations during the small transition intervals unless hysteresis is used. If the input signal is a pulse waveform, with relatively fast rise and fall times, hysteresis is not required.

All pins of any unused comparators should be tied to the negative supply.

The bias network of the LM139 establishes a drain current which is independent of the magnitude of the power supply voltage over the range of from 5  $V_{DC}$  to 30  $V_{DC}$ .

It is usually unnecessary to use a bypass capacitor across the power supply line.

The differential input voltage may be larger than  $V^+$  without damaging the device. Protection should be provided to prevent the input voltages from going negative more than  $-0.3~V_{DC}$  (at 25°C). An input clamp diode can be used as shown in the applications section.

The output of the LM139 is the uncommitted collector of a grounded-emitter NPN output transistor. Many collectors can be tied together to provide an output OR'ing function. An output pull-up resistor can be connected to any available power supply voltage within the permitted supply voltage range and there is no restriction on this voltage due to the magnitude of the voltage which is applied to the V<sup>+</sup> terminal of the LM139 package. The output can also be used as a simple SPST switch to ground (when a pull-up resistor is not used). The amount of current which the output device can sink is limited by the drive available (which is independent of V<sup>+</sup>) and the  $\beta$  of this device. When the maximum current limit is reached (approximately 16 mA), the output transistor will come out of saturation and the output voltage will rise very rapidly. The output saturation voltage is limited by the approximately  $60\Omega$  R<sub>SAT</sub> of the output transistor. The low offset voltage of the output transistor (1 mV) allows the output to clamp essentially to ground level for small load currents.

#### **Typical Applications**

 $(V^+ = 5.0 V_{DC})$ 



Figure 7. Basic Comparator



Figure 8. Driving CMOS

Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: *LM139JAN* 





Figure 9. Driving TTL



Figure 10. AND Gate



Figure 11. OR Gate

Copyright © 2005–2013, Texas Instruments Incorporated



# **Typical Applications**

 $(V^{+}=15 V_{DC})$ 



Figure 12. One-Shot Multivibrator



Figure 13. Bi-Stable Multivibrator





Figure 14. One-Shot Multivibrator with Input Lock Out



Figure 15. Pulse Generator





Figure 16. Large Fan-In AND Gate

Figure 17. ORing the Outputs





Figure 18. Time Delay Generator



Figure 19. Non-Inverting Comparator with Hysteresis

Figure 20. Inverting Comparator with Hysteresis





+V<sub>IN</sub> O + 3k 3k 1/4 LM139 V

Figure 21. Squarewave Oscillator

V\* (12 V<sub>DC</sub>)

10k

1/4 LM139

1/4 LM139

1/4 LM139

1/4 LM139

Figure 23. Limit Comparator

Figure 22. Basic Comparator



Figure 24. Comparing Input Voltages of Opposite Polarity





\* Or open-collector logic gate without pull-up resistor



Figure 25. Output Strobing



Figure 27. Transducer Amplifier



Figure 28. Zero Crossing Detector (Single Power Supply)

Copyright © 2005–2013, Texas Instruments Incorporated





Figure 29. Two-Decade High-Frequency VCO



# **Split-Supply Applications**

$$(V^{+} = +15 V_{DC} \text{ and } V^{-} = -15 V_{DC})$$



Figure 30. MOS Clock Driver



Figure 31. Zero Crossing Detector



Figure 32. Comparator With a Negative Reference



## **REVISION HISTORY**

| Date Released | Revision | Section                                                                                       | Changes                                                                                                         |
|---------------|----------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 02/15/05      | A        | New Release to corporate format                                                               | 1 MDS datasheet converted into Corp. datasheet format. MJLM139-X rev 0D0. MDS datasheet will be archived.       |
| 10/26/2010    | В        | Order Information, Connection Diagrams,<br>Absolute Ratings, Physical Dimensions<br>drawings, | Update with current device information and format. Deleted J and WG pkg references. Revision A will be Archived |
| 03/20/2013    | В        | All                                                                                           | Changed layout of National Data Sheet to TI format                                                              |

Product Folder Links: LM139JAN

www.ti.com 17-Feb-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp    | Op Temp (°C) | <b>Device Marking</b> (4/5)                           | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|------------------|--------------|-------------------------------------------------------|---------|
| JL139BDA         | ACTIVE     | CFP          | NAD                | 14   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | JL139BDA Q<br>JM38510/<br>11201BDA ACO<br>11201BDA >T | Samples |
| JM38510/11201BDA | ACTIVE     | CFP          | NAD                | 14   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | JL139BDA Q<br>JM38510/<br>11201BDA ACO<br>11201BDA >T | Samples |
| M38510/11201BDA  | ACTIVE     | CFP          | NAD                | 14   | 19             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | JL139BDA Q<br>JM38510/<br>11201BDA ACO<br>11201BDA >T | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Feb-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| JL139BDA         | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| JM38510/11201BDA | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| M38510/11201BDA  | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |





#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated