





LM2104 SNVSCH8A - SEPTEMBER 2023 - REVISED OCTOBER 2023

# LM2104 107-V, 0.5-A, 0.8-A Half-Bridge Driver with 8-V UVLO, Dead Time, and Shutdown Pin

#### 1 Features

- Drives two N-channel MOSFETs in half-bridge configuration
- 8-V typical undervoltage lockout on GVDD
- 107-V absolute maximum voltage on BST
- -19.5-V absolute maximum negative transient voltage handling on SH
- 0.5-A/0.8-A peak source/sink currents
- 475-ns typical fixed internal dead-time
- Built-in cross conduction prevention
- 115-ns typical propagation delay
- Shutdown logic input pin SD
- Single input pin IN

## 2 Applications

- Brushless-DC (BLDC) motors
- Permanent magnet synchronous motors (PMSM)
- Servo and stepper motor drives
- Cordless vacuum cleaners
- Cordless garden and power tools
- E-bikes and e-scooters
- Battery test equipment
- Offline uninterruptible power supply (UPS)
- General-purpose MOSFET or IGBT driver

## 3 Description

The LM2104 is a compact, high-voltage gate driver designed to drive both the high-side and the low-side N-channel MOSFETs in a synchronous buck or a halfbridge configuration. The IN pin allows the device to be used in single PWM input applications, and the SD pin allows the controller to disable the driver's outputs by turning them off when the SD pin is low, regardless of the IN pin state.

The fixed dead-time and the -1-V DC and -19.5-V transient negative voltage handling on the SH pin improve the system robustness in high noise applications. The LM2104 is available in an 8-pin SOIC package compatible with industry standard pinouts. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails for protection during power up and power down.

## **Package Information**

| PART<br>NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE (NOM)   |  |
|----------------|------------------------|--------------------------------|-------------------|--|
| LM2104         | D (SOIC, 8)            | 4.9 mm × 6 mm                  | 4.90 mm × 3.91 mm |  |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Application Diagram



## **Table of Contents**

| 1 Features                           | 1 | 7.4 Device Functional Modes                          | .13 |
|--------------------------------------|---|------------------------------------------------------|-----|
| 2 Applications                       |   | 8 Application and Implementation                     | .13 |
| 3 Description                        | 1 | 8.1 Application Information                          | 13  |
| 4 Revision History                   |   | 8.2 Typical Application                              |     |
| 5 Pin Configuration and Functions    |   | 9 Power Supply Recommendations                       |     |
| 6 Specifications                     | 4 | 10 Layout                                            |     |
| 6.1 Absolute Maximum Ratings         |   | 10.1 Layout Guidelines                               |     |
| 6.2 ESD Ratings                      |   | 10.2 Layout Example                                  |     |
| 6.3 Recommended Operating Conditions |   | 11 Device and Documentation Support                  |     |
| 6.4 Thermal Information              | 4 | 11.1 Device Support                                  |     |
| 6.5 Electrical Characteristics       | 5 | 11.2 Documentation Support                           |     |
| 6.6 Switching Characteristics        | 6 | 11.3 Receiving Notification of Documentation Updates |     |
| 6.7 Timing Diagrams                  |   | 11.4 Support Resources                               | 21  |
| 6.8 Typical Characteristics          |   | 11.5 Trademarks                                      |     |
| 7 Detailed Description               |   | 11.6 Electrostatic Discharge Caution                 | .21 |
| 7.1 Overview                         |   | 11.7 Glossary                                        |     |
| 7.2 Functional Block Diagram         |   | 12 Mechanical, Packaging, and Orderable              |     |
| 7.3 Feature Description              |   | Information                                          | 21  |
| •                                    |   |                                                      |     |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 



# **5 Pin Configuration and Functions**



Figure 5-1. D Package, 8-Pin SOIC (Top View)

**Table 5-1. Pin Functions** 

|     | PIN  |                     | DESCRIPTION                                                                                                                                                                                                 |
|-----|------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                 |
| 1   | GVDD | Р                   | Gate driver positive supply rail. Locally decouple to ground using low ESR and ESL capacitor located as close to IC as possible.                                                                            |
| 2   | IN   | I                   | Control input. The IN input is compatible with TTL and CMOS input thresholds.                                                                                                                               |
| 3   | SD   | I                   | Shutdown control input. The inverting $\overline{SD}$ input is compatible with TTL and CMOS input thresholds. When this pin is pulled low, it will turn off both GH and GL outputs.                         |
| 4   | GND  | G                   | Ground. All signals are referenced to this ground.                                                                                                                                                          |
| 5   | GL   | 0                   | Low-side gate driver output. Connect to the gate of the low-side MOSFET or one end of external gate resistor, when used.                                                                                    |
| 6   | SH   | Р                   | High-side source connection. Connect to the negative terminal of the bootstrap capacitor and to the source of the high-side MOSFET.                                                                         |
| 7   | GH   | 0                   | High-side gate driver output. Connect to the gate of the high-side MOSFET or one end of external gate resistor, when used.                                                                                  |
| 8   | BST  | Р                   | High-side gate driver positive supply rail. Connect the positive terminal of the bootstrap capacitor to BST and the negative terminal of the bootstrap capacitor must be placed as close to IC as possible. |

<sup>(1)</sup> G = Ground, I = Input, O = Output, and P = Power



# **6 Specifications**

## 6.1 Absolute Maximum Ratings

Over operating junction temperature range and all voltages are with respect to GND (unless otherwise noted). (1)

|                                     |                             |                                          | MIN                   | MAX             | UNIT |
|-------------------------------------|-----------------------------|------------------------------------------|-----------------------|-----------------|------|
| V <sub>GVDD</sub>                   | Low-side supply voltage     |                                          | -0.3                  | 19.5            | V    |
| V <sub>BST</sub> to V <sub>SH</sub> | High-side supply voltage    |                                          | -0.3                  | 19.5            | V    |
| V <sub>IN</sub> , V <sub>SD</sub>   | Input voltages on IN and SD |                                          | -0.3                  | 19.5            | V    |
| V <sub>GL</sub>                     | Output voltage on GL        |                                          | -0.3                  | GVDD + 0.3      | V    |
| $V_{GH}$                            | Output voltage on GH        |                                          | V <sub>SH</sub> - 0.3 | $V_{BST} + 0.3$ | V    |
| V                                   | Voltage on SH               | DC                                       | -1                    | 95              | V    |
| V <sub>SH</sub>                     | voltage on Sh               | Repetitive pulse < 100 ns <sup>(2)</sup> | -19.5                 | 95              | V    |
| V <sub>BST</sub>                    | Voltage on BST              |                                          | V <sub>SH</sub>       | 107             | V    |
| TJ                                  | Junction temperature        |                                          | -40                   | 125             | °C   |
| T <sub>stg</sub>                    | Storage temperature         | Storage temperature                      | -65                   | 150             | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

Over operating junction temperature range and all voltages are with respect to GND (unless otherwise noted).

|                                   |                                                          | MIN                 | NOM MA                              | X UNIT |
|-----------------------------------|----------------------------------------------------------|---------------------|-------------------------------------|--------|
| V <sub>GVDD</sub>                 | Supply voltage                                           | 9                   | 12 1                                | 8 V    |
| V <sub>IN</sub> , V <sub>SD</sub> | Input voltage range                                      | 0                   | V <sub>GVDD</sub> + 0.              | 3 V    |
| V <sub>BST</sub>                  | Voltage on BST                                           | V <sub>SH</sub> + 9 | 10                                  | 5 V    |
| V <sub>SH</sub>                   | Voltage on SH (DC)                                       | -1                  | V <sub>BST</sub> – V <sub>GVD</sub> | D V    |
| V <sub>SH</sub>                   | Voltage on SH (repetitive pulse < 100 ns) <sup>(1)</sup> | -18                 | V <sub>BST</sub> – V <sub>GVD</sub> | D V    |
| SR <sub>SH</sub>                  | Voltage slew rate on SH                                  |                     | 5                                   | 0 V/ns |
| TJ                                | Operating junction temperature                           | -40                 | 12                                  | 5 °C   |

<sup>(1)</sup> Values are verified by characterization and are not production tested.

## 6.4 Thermal Information

|                       |                                            | LM2104   |      |
|-----------------------|--------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>              | D (SOIC) | UNIT |
|                       |                                            | 8 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance     | 133.2    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance  | 75.2     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       | 76.7     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter | 25.5     | °C/W |

Product Folder Links: LM2104

<sup>(2)</sup> Values are verified by characterization and are not production tested.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.4 Thermal Information (continued)

|                       |                                              | LM2104   |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | UNIT |
|                       |                                              | 8 PINS   |      |
| ΨЈВ                   | Junction-to-board characterization parameter | 75.9     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

V<sub>GVDD</sub> = V<sub>BST</sub> = 12 V, GND = V<sub>SH</sub> = 0 V, No Load on GL or GH, T<sub>J</sub> = 25°C (unless otherwise noted).

|                      | PARAMETER                            | TEST CONDITIONS                                                                 | MIN  | TYP  | MAX  | UNIT |
|----------------------|--------------------------------------|---------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY CU            | JRRENTS                              |                                                                                 |      |      | '    |      |
| I <sub>GVDD</sub>    | GVDD quiescent current               | V <sub>IN</sub> = V <sub>SD</sub> = 0 V                                         |      | 430  |      | μA   |
| I <sub>DDO</sub>     | GVDD operating current               | f = 50 kHz, C <sub>LOAD</sub> = 0                                               |      | 0.56 |      | mA   |
| I <sub>BST</sub>     | Total BST quiescent current          | V <sub>IN</sub> = V <sub>SD</sub> = 0 V, VDD = 12 V                             |      | 150  |      | uA   |
| I <sub>BSTO</sub>    | Total BST operating current          | f = 50 kHz, C <sub>LOAD</sub> = 0                                               |      | 0.16 |      | mA   |
| I <sub>BSTS</sub>    | BST to GND quiescent current         | V <sub>SH</sub> = V <sub>BST</sub> = 95 V, GVDD = 12 V                          |      | 33.3 |      | μA   |
| I <sub>BSTO</sub>    | BST to GND operating current         | f = 50 kHz, C <sub>LOAD</sub> = 0                                               |      | 0.07 |      | mA   |
| INPUT                | '                                    |                                                                                 |      |      | '    |      |
| V <sub>HIT_IN</sub>  | Input voltage high threshold         | -40°C to 125°C                                                                  |      | 1.45 | 2    | V    |
| V <sub>HIT_SD</sub>  | Input voltage high threshold         | -40°C to 125°C                                                                  |      | 1.45 | 2    | V    |
| V <sub>LIT_IN</sub>  | Input voltage low threshold          | -40°C to 125°C                                                                  | 0.8  | 1.3  |      | V    |
| V <sub>LIT_SD</sub>  | Input voltage low threshold          | -40°C to 125°C                                                                  | 0.8  | 1.3  |      | V    |
| V <sub>IHYS_IN</sub> | Input voltage hysteresis             |                                                                                 |      | 0.15 |      | V    |
| V <sub>IHYS_SD</sub> | Input voltage hysteresis             |                                                                                 |      | 0.15 |      | V    |
| R <sub>IN_IN</sub>   | Input pulldown resistance            | V <sub>IN</sub> = 3 V                                                           |      | 200  |      | kΩ   |
| R <sub>IN_SD</sub>   | Input pulldown resistance            | V <sub>SD</sub> = 3 V                                                           |      | 200  |      | kΩ   |
| UNDERVOL             | TAGE PROTECTION (UVLO)               |                                                                                 |      |      | '    |      |
| V <sub>GVDDR</sub>   | GVDD rising threshold                | V <sub>GVDDR</sub> = V <sub>GVDD</sub> - GND, -40°C to 125°C                    |      | 8.15 | 8.75 | V    |
| V <sub>GVDDF</sub>   | GVDD falling threshold               | V <sub>GVDDF</sub> = V <sub>GVDD</sub> - GND, -40°C to 125°C                    | 6.75 | 7.7  |      | V    |
| V <sub>GVDDHYS</sub> | GVDD threshold hysteresis            |                                                                                 |      | 0.45 |      | V    |
| V <sub>BSTR</sub>    | VBST rising threshold                | V <sub>BSTR</sub> = V <sub>BST</sub> - V <sub>SH</sub> , -40°C to 125°C         |      | 7.6  | 8.5  | V    |
| V <sub>BSTF</sub>    | VBST falling threshold               | V <sub>BSTF</sub> = V <sub>BST</sub> - V <sub>SH</sub> , -40°C to 125°C         | 6.25 | 7.15 |      | V    |
| V <sub>BSTHYS</sub>  | VBST threshold hysteresis            |                                                                                 |      | 0.45 |      | V    |
| LO GATE D            | RIVER                                |                                                                                 |      |      | '    |      |
| V <sub>GL_L</sub>    | Low level output voltage             | I <sub>GL</sub> = 100 mA, V <sub>GL_L</sub> = V <sub>GL</sub> – GND             |      | 0.25 |      | V    |
| V <sub>GL_H</sub>    | High level output voltage            | $I_{GL}$ = -100 mA, $V_{GL\_H}$ = $V_{GVDD} - V_{GL}$                           |      | 0.8  |      | V    |
|                      | Peak pullup current <sup>(1)</sup>   | V <sub>GL</sub> = 0V                                                            |      | 0.5  |      | Α    |
|                      | Peak pulldown current <sup>(1)</sup> | V <sub>GL</sub> = 12V                                                           |      | 0.8  |      | Α    |
| HO GATE D            | RIVER                                |                                                                                 |      |      | '    |      |
| V <sub>GH_L</sub>    | Low level output voltage             | I <sub>GH</sub> = 100 mA, V <sub>GH_L</sub> = V <sub>GH</sub> - V <sub>SH</sub> |      | 0.25 |      | V    |
| V <sub>GH_H</sub>    | High level output voltage            | $I_{GH} = -100 \text{ mA}, V_{GH\_H} = V_{BST} - V_{GH}$                        |      | 0.8  |      | V    |
|                      | Peak pullup current <sup>(1)</sup>   | V <sub>GH</sub> = 0V                                                            |      | 0.5  |      | Α    |
|                      | Peak pulldown current <sup>(1)</sup> | V <sub>GH</sub> = 12V                                                           |      | 0.8  |      | Α    |
|                      | 1                                    |                                                                                 |      |      |      |      |

<sup>(1)</sup> Parameter not tested in production.



# **6.6 Switching Characteristics**

 $V_{GVDD}$  =  $V_{BST}$  = 12 V, GND =  $V_{SH}$  = 0 V, No Load on GL or GH,  $T_J$  = 25°C (unless otherwise noted).

|                   | PARAMETER                                         | TEST CONDITIONS                                                                                                      | MIN TYP | MAX UNIT |
|-------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------|----------|
| PROPAG            | ATION DELAYS                                      |                                                                                                                      |         | '        |
| t <sub>DLRF</sub> | V <sub>IN</sub> rising to V <sub>GL</sub> falling | $V_{\rm IN}$ = 0 V to 3 V, $C_{\rm LOAD}$ = 0 pF, SD = 3 V. Measure time from 50% of the input to 90% of the output. | 115     | ns       |
| t <sub>DHFF</sub> | $V_{\rm IN}$ falling to $V_{\rm GH}$ falling      | $V_{\rm IN}$ = 3 V to 0 V, $C_{\rm LOAD}$ = 0 pF, SD = 3 V. Measure time from 50% of the input to 90% of the output. | 115     | ns       |
| t <sub>DLFR</sub> | $V_{\text{IN}}$ falling to $V_{\text{GL}}$ rising | $V_{\rm IN}$ = 3 V to 0 V, $C_{\rm LOAD}$ = 0 pF, SD = 3 V. Measure time from 50% of the input to 10% of the output. | 600     | ns       |
| t <sub>DHRR</sub> | V <sub>IN</sub> rising to V <sub>GH</sub> rising  | $V_{IN}$ = 0 V to 3 V, $C_{LOAD}$ = 0 pF, SD = 3 V. Measure time from 50% of the input to 10% of the output.         | 600     | ns       |
| t <sub>SDF</sub>  | V <sub>SD</sub> falling to output falling         | $V_{SD}$ = 3 V to 0 V, $V_{IN}$ = 3 V, $C_{LOAD}$ = 0 pF. Measure time from 50% of the input to 90% of the output.   | 115     | ns       |
| t <sub>SDR</sub>  | V <sub>SD</sub> rising to output rising           | $V_{SD}$ = 0 V to 3 V, $V_{IN}$ = 3 V, $C_{LOAD}$ = 0 pF. Measure time from 50% of the input to 10% of the output.   | 115     | ns       |
| DEADTIN           | ΛΕ .                                              |                                                                                                                      |         |          |
| t <sub>DT</sub>   | Internal Deadtime                                 |                                                                                                                      | 475     | ns       |
| OUTPUT            | RISE AND FALL TIME                                |                                                                                                                      |         |          |
| t <sub>R_GL</sub> | GL                                                | C <sub>LOAD</sub> = 1000 pF, V <sub>IN</sub> = 0-3 V, V <sub>SD</sub> = 3 V                                          | 28      | ns       |
| t <sub>R_GH</sub> | GH                                                | C <sub>LOAD</sub> = 1000 pF, V <sub>IN</sub> = 0-3 V, V <sub>SD</sub> = 3 V                                          | 28      | ns       |
| t <sub>F_GL</sub> | GL                                                | C <sub>LOAD</sub> = 1000 pF, V <sub>IN</sub> = 0-3 V, V <sub>SD</sub> = 3 V                                          | 18      | ns       |
| t <sub>F_GH</sub> | GH                                                | C <sub>LOAD</sub> = 1000 pF, V <sub>IN</sub> = 0-3 V, V <sub>SD</sub> = 3 V                                          | 18      | ns       |

# **6.7 Timing Diagrams**



Figure 6-1. Timing Definition Diagram

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



Figure 6-2. Shutdown Timing Diagram



## **6.8 Typical Characteristics**

Unless otherwise specified,  $V_{GVDD} = V_{BST} = 12 \text{ V}$ , GND =  $V_{SH} = 0 \text{ V}$ , No Load on GL or GH,  $T_J = 25^{\circ}\text{C}$ .



## 6.8 Typical Characteristics (continued)

Unless otherwise specified,  $V_{GVDD}$  =  $V_{BST}$  = 12 V, GND =  $V_{SH}$  = 0 V, No Load on GL or GH,  $T_J$  = 25°C.





## **6.8 Typical Characteristics (continued)**

Unless otherwise specified,  $V_{GVDD}$  =  $V_{BST}$  = 12 V, GND =  $V_{SH}$  = 0 V, No Load on GL or GH,  $T_J$  = 25°C.





## 7 Detailed Description

#### 7.1 Overview

The LM2104 is a high-voltage gate driver designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The two outputs are controlled with a single  $\overline{\text{TL}}$ -compatible input PWM signal provided at the IN pin, and a  $\overline{\text{TL}}$ -compatible shutdown signal provided at the  $\overline{\text{SD}}$  pin. The device can also work with CMOS type control signals at its inputs as long as the signals meet the turn-on and turn-off threshold specifications of the LM2104. The floating high-side driver is capable of working with a recommended BST voltage up to 105 V. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Start-Up and UVLO

Both the high-side and the low-side driver stages include UVLO protection circuitry which monitors the supply voltage ( $V_{GVDD}$ ) and the bootstrap capacitor voltage ( $V_{BST-SH}$ ). The UVLO circuit inhibits each output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the GVDD pin of the device, both outputs are held low until  $V_{GVDD}$  exceeds the UVLO threshold, typically 8 V. Any UVLO condition on the bootstrap capacitor ( $V_{BST-SH}$ ) disables only the high-side output (GH).



#### Table 7-1. GVDD UVLO Logic Operation

| CONDITION (V <sub>BST-SH</sub> > V <sub>BSTR</sub> )                                    | IN | SD | GH | GL |
|-----------------------------------------------------------------------------------------|----|----|----|----|
|                                                                                         | Н  | L  | L  | L  |
| V CND < V during device start up                                                        | L  | Н  | L  | L  |
| V <sub>GVDD</sub> – GND < V <sub>GVDDR</sub> during device start-up                     | Н  | Н  | L  | L  |
|                                                                                         | L  | L  | L  | L  |
|                                                                                         | Н  | L  | L  | L  |
| \\ CND < \\ \ \ after device start up                                                   | L  | Н  | L  | L  |
| V <sub>GVDD</sub> – GND < V <sub>GVDDR</sub> – V <sub>DDHYS</sub> after device start-up | Н  | Н  | L  | L  |
|                                                                                         | L  | L  | L  | L  |

#### Table 7-2. BST UVLO Logic Operation

| CONDITION (V <sub>GVDD</sub> > V <sub>GVDDR</sub> )                                 | IN | SD | GH | GL |
|-------------------------------------------------------------------------------------|----|----|----|----|
|                                                                                     | Н  | L  | L  | L  |
| V <sub>BST-SH</sub> < V <sub>BSTR</sub> during device start-up                      | L  | Н  | L  | Н  |
| V BST-SH V V BSTR during device start-up                                            | Н  | Н  | L  | L  |
|                                                                                     | L  | L  | L  | L  |
|                                                                                     | Н  | L  | L  | L  |
| V < V after device start up                                                         | L  | Н  | L  | Н  |
| V <sub>BST-SH</sub> < V <sub>BSTR</sub> – V <sub>BSTHYS</sub> after device start-up | Н  | Н  | L  | L  |
|                                                                                     | L  | L  | L  | L  |

#### 7.3.2 Input Stages

The  $\overline{SD}$  input pin controls the outputs by turning GH and GL off when the  $\overline{SD}$  pin is held low, regardless of the IN input pin state. When  $\overline{SD}$  pin is held high, the IN pin controls the state of the GL and GH outputs allowing the device to be used in single PWM input applications. When IN pin is low, GL output will turn on and GH output will turn off, and when IN pin is high, GL output will turn off and GH output will turn on.

The device has built-in fixed dead time with a typical value of 475 ns. A small filter at each of the inputs of the driver further improves system robustness in noise-prone applications. Both IN and  $\overline{SD}$  have internal pulldown resistors with typical value of 200 k $\Omega$ . Thus, when the inputs are floating, the outputs are held low.

#### 7.3.3 Level Shift

The level shift circuit is the interface from the high-side input, which is a GND referenced signal, to the high-side driver stage, which is referenced to the switch node (SH). The level shift allows control of the GH output which is referenced to the SH pin and provides excellent delay matching with the low-side driver.

#### 7.3.4 Output Stages

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both outputs allow for efficient switching of the power MOSFETs. The low-side output stage is referenced to GND and the high-side is referenced to SH.

## 7.3.5 SH Transient Voltages Below Ground

In most applications, the body diode of the external low-side power MOSFET clamps the SH node to ground. In some situations, board capacitance and inductance can cause the SH node to transiently swing several volts below ground, before the body diode of the external low-side MOSFET clamps this swing. The SH pin in the LM2104 is allowed to swing below ground as long as specifications are not violated and conditions mentioned in this section are followed.

SH must always be at a lower potential than GH. Pulling GH more negative than specified conditions can activate parasitic transistors which may result in excessive current flow from the BST supply. This may result in damage to the device. The same relationship is true with GL and GND. If necessary, a Schottky diode can

Product Folder Links: LM2104

be placed externally between GH and SH or GL and GND to protect the device from this type of transient. The diode must be placed as close to the device pins as possible in order to be effective.

Low ESR bypass capacitors from BST to SH and from GVDD to GND are essential for proper operation of the gate driver device. The capacitor should be located at the leads of the device to minimize series inductance. The peak currents from GL and GH can be quite large. Any series inductance with the bypass capacitor causes voltage ringing at the leads of the device which must be avoided for reliable operation.

#### 7.4 Device Functional Modes

The device operates in normal mode and UVLO mode. See Section 7.3.1 for more information on UVLO operation mode. In normal mode, when the  $V_{\text{GVDD}}$  and  $V_{\text{BST-SH}}$  are above UVLO threshold, the output stage is dependent on the states of the IN and  $\overline{\text{SD}}$  pin. The outputs GH and GL will be low if input state is floating.

Table 7-3. Input/Output Logic in Normal Mode of Operation

| SD       | IN       | GH <sup>(1)</sup> | <b>GL</b> <sup>(2)</sup> |  |  |
|----------|----------|-------------------|--------------------------|--|--|
| L        | L        | L                 | L                        |  |  |
| L        | Н        | L                 | L                        |  |  |
| Н        | L        | L                 | Н                        |  |  |
| Н        | Н        | Н                 | L                        |  |  |
| Floating | Floating | L                 | L                        |  |  |

- (1) GH is measured with respect to SH.
- (2) GL is measured with respect to GND.

## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **8.1 Application Information**

To operate power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level-shift circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers can also minimize the effect of high-frequency switching noise by being placed physically close to the power switch. Additionally, gate drivers can drive gate-drive transformers and control floating power-device gates, reducing the controller's power dissipation and thermal stress by moving the gate-charge power losses into the driver.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# 8.2 Typical Application



Figure 8-1. LM2104 Driving MOSFETs in a Half-Bridge Converter

#### 8.2.1 Design Requirements

Table 8-1 lists the design parameters of the LM2104.

Table 8-1. Design Example

| PARAMETER       | VALUE       |
|-----------------|-------------|
| Gate Driver     | LM2104      |
| MOSFET          | CSD19534KCS |
| $V_{DD}$        | 12 V        |
| $Q_{G}$         | 17 nC       |
| f <sub>SW</sub> | 50 kHz      |

#### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Select Bootstrap and GVDD Capacitor

The bootstrap capacitor must maintain the  $V_{BST-SH}$  voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with Equation 1.

$$\Delta V_{BST} = V_{GVDD} - V_{DH} - V_{BSTL} = 12V - 1V - 8.05V = 2.95V$$
 (1)

#### where

- V<sub>GVDD</sub> = Supply voltage of the gate drive IC
- V<sub>DH</sub> = Bootstrap diode forward voltage drop
- V<sub>BSTL</sub> = BST falling threshold (V<sub>BSTR(max)</sub> V<sub>BSTHYS</sub>)

Then, the total charge needed per switching cycle is estimated by Equation 2.

$$Q_{TOTAL} = Q_G + I_{BSTS} \times \frac{D_{MAX}}{f_{SW}} + \frac{I_{BST}}{f_{SW}} = 17nC + 33.3\mu A \times \frac{0.95}{50kHz} + \frac{150\mu A}{50kHz} = 20nC$$
 (2)

#### where

- Q<sub>G</sub> = Total MOSFET gate charge
- I<sub>BSTS</sub> = BST to VSS leakage current
- D<sub>Max</sub> = Converter maximum duty cycle
- I<sub>BST</sub> = BST quiescent current

Next, use Equation 3 to estimate the minimum bootstrap capacitor value.

$$C_{\text{BOOT (MIN)}} = \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{BST}}} = \frac{20\text{nC}}{2.95\text{V}} = 6.8\text{nF}$$
 (3)

In practice, the value of the C<sub>Boot</sub> capacitor must be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. Equation 4 can be used to estimate the recommended bootstrap capacitance based on the maximum bootstrap voltage ripple desired for a specific application.

$$C_{\text{BOOT}} > \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{BST RIPPLE}}}$$
 (4)

#### where

•  $\Delta V_{BST\_RIPPLE}$  = Maximum allowable voltage drop across the bypass capacitor based on system requirements TI recommends having enough margins and to place the bootstrap capacitor as close to the BST and SH pins as possible.

$$C_{BOOT} = 100 \text{ nF} \tag{5}$$



As a general rule, the local  $V_{GVDD}$  bypass capacitor must be 10 times greater than the value of  $C_{BOOT}$ , as shown in Equation 6.

$$C_{GVDD} = 1 \mu F$$
 (6)

The bootstrap and bias capacitors must be ceramic types with X7R dielectric. The voltage rating must be twice that of the maximum  $V_{GVDD}$  considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability.

#### 8.2.2.2 Select External Gate Driver Resistor

The external gate driver resistor,  $R_{GATE}$ , is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver.

The peak GH pullup current is calculated in Equation 7.

$$I_{GHH} = \frac{V_{GVDD} - V_{DH}}{R_{GHH} + R_{GATE} + R_{GFET\_INT}}$$
 (7)

where

- I<sub>GHH</sub> = GH Peak pullup current
- V<sub>DH</sub> = Bootstrap diode forward voltage drop
- R<sub>GHH</sub> = Gate driver internal GH pullup resistance, estimated from the testing conditions, that is R<sub>GHH</sub> = V<sub>GH H</sub> / I<sub>GH</sub>
- R<sub>GATE</sub> = External gate drive resistance
- R<sub>GFET\_INT</sub> = MOSFET internal gate resistance, provided by transistor data sheet

Similarly, the peak GH pulldown current is shown in Equation 8.

$$I_{GHL} = \frac{V_{GVDD} - V_{DH}}{R_{GHL} + R_{GATE} + R_{GFET\_INT}}$$
(8)

where

R<sub>GHI</sub> is the GH pulldown resistance

The peak GL pullup current is shown in Equation 9.

$$I_{GLH} = \frac{V_{GVDD}}{R_{GLH} + R_{GATE} + R_{GFET\ INT}}$$
(9)

where

· R<sub>GLH</sub> is the GL pullup resistance

The peak GL pulldown current is shown in Equation 10.

$$I_{GLL} = \frac{V_{GVDD}}{R_{GLL} + R_{GATE} + R_{GFET} \text{ INT}}$$
 (10)

where

R<sub>GLL</sub> is the GL pulldown resistance

For some scenarios, if the applications require fast turnoff, an anti-paralleled diode on  $R_{\text{Gate}}$  could be used to bypass the external gate drive resistor and speed up turnoff transition.

#### 8.2.2.3 Estimate the Driver Power Loss

The total driver IC power dissipation can be estimated through the following components.

Static power losses, PQC, due to quiescent currents I<sub>GVDD</sub> and I<sub>BST</sub> is shown in Equation 11.

$$P_{QC} = V_{GVDD} \times I_{GVDD} + (V_{GVDD} - V_F) \times I_{BST} = 12V \times 0.43\text{mA} + (12V - 1V) \times 0.15\text{mA} = 6.8\text{mW}$$
 (11)

2. Level-shifter losses, P<sub>IBSTS</sub>, due high-side leakage current I<sub>BSTS</sub> is shown in Equation 12.

$$P_{IBSTS} = V_{BST} \times I_{BSTS} \times D = 72V \times 0.033 \text{mA} \times 0.95 = 2.26 \text{mW}$$
 (12)

where

- D is the high-side switch duty cycle
- 3. Dynamic losses, P<sub>QG1&2</sub>, due to the FETs gate charge Q<sub>G</sub> as shown in Equation 13.

$$P_{QG1\&2} = 2 \times V_{GVDD} \times Q_G \times f_{SW} \times \frac{R_{GD\_R}}{R_{GD\_R} + R_{GATE} + R_{GFET\_INT}} = 2 \times 12V \times 17nC \times 50kHz \times \frac{5.25\Omega}{5.25\Omega + 4.7\Omega + 2.2\Omega}$$
 (13) = 8.8mW

#### where

- Q<sub>G</sub> = Total FETs gate charge
- f<sub>SW</sub> = Switching frequency
- R<sub>GD R</sub> = Average value of pullup and pulldown resistor
- R<sub>GATE</sub> = External gate drive resistor
- R<sub>GFET INT</sub> = Internal FETs gate resistor
- Level-shifter dynamic losses, P<sub>LS</sub>, during high-side switching due to required level-shifter charge on each switching cycle. For this example it is assumed that value of parasitic charge Q<sub>P</sub> is 2.5 nC, as shown in Equation 14.

$$P_{LS} = V_{BST} \times Q_P \times f_{SW} = 72V \times 2.5 \text{nC} \times 50 \text{kHz} = 9 \text{mW}$$
 (14)

In this example, the sum of all the losses is 27 mW as a total gate driver loss. For gate drivers that include bootstrap diode, one should also estimate losses in the bootstrap diode. Diode forward conduction loss is computed as product of average forward voltage drop and average forward current.

Equation 15 estimates the maximum allowable power loss of the device for a given ambient temperature.

$$P_{MAX} = \frac{T_J - T_A}{R_{\theta JA}} \tag{15}$$

where

- P<sub>MAX</sub> = Maximum allowed power dissipation in the gate driver device
- T<sub>J</sub> = Junction temperature
- T<sub>A</sub> = Ambient temperature
- R<sub>θJA</sub> = Junction-to-ambient thermal resistance

The thermal metrics for the driver package is summarized in the *Thermal Information* table of the data sheet. For detailed information regarding the thermal information table, refer to the Texas Instruments application note entitled *Semiconductor and IC Package Thermal Metrics*.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

#### 8.2.3 Application Curves

Figure 8-2 shows the GL fall time and GH rise time as well as the propagation delays for both GL and GH when the input IN transitions from low to high. Likewise, Figure 8-3 shows the GL rise time and GH fall time as well as the propagation delays for both GL and GH when the input IN transitions from high to low. Each channel (IN,  $\overline{SD}$ , GH, and GL) is labeled and displayed on the left hand of the waveforms.

The testing condition: load capacitance is 1 nF, gate resistor is 4  $\Omega$ ,  $V_{DD}$  = 12 V,  $f_{SW}$  = 50 kHz.



# 9 Power Supply Recommendations

The recommended bias supply voltage range for LM2104 is from 9 V to 18 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the  $V_{GVDD}$  supply circuit blocks. The upper end of this range is driven by the 18-V recommended maximum voltage rating of the GVDD pin. It is recommended that the voltage on GVDD pin is lower than the maximum recommended voltage to account for transient voltage spikes.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{\text{GVDD}}$  voltage drops, the device continues to operate in normal mode as long as the voltage drop does not exceed the hysteresis specification,  $V_{\text{DDHYS}}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 9-V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LM2104 to avoid triggering device-shutdown.

A local bypass capacitor must be placed between the GVDD and GND pins and this capacitor must be located as close to the device as possible. A low-ESR, ceramic surface mount capacitor is recommended. TI recommends using two capacitors across GVDD and GND: a low capacitance ceramic surface-mount capacitor for high-frequency filtering placed very close to GVDD and GND pins, and another high capacitance value surface-mount capacitor for IC bias requirements. In a similar manner, the current pulses delivered by the GH pin are sourced from the BST pin. Therefore, a local decoupling capacitor is recommended between the BST and SH pins.

## 10 Layout

## 10.1 Layout Guidelines

Optimum performance of half-bridge gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

- Low-ESR and low-ESL capacitors must be connected close to the IC between GVDD and GND pins and between BST and SH pins to support high peak currents being drawn from GVDD and BST during the turn-on of the external MOSFETs.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low-ESR electrolytic capacitor and a good-quality ceramic capacitor must be connected between the MOSFET drain and ground (GND).
- 3. To avoid large negative transients on the switch node (SH) pin, the parasitic inductances between the source of the top MOSFET and the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
  - The first priority in designing grounding connections is to confine the high peak currents that charge and
    discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and
    minimize noise issues on the gate terminals of the MOSFETs. The gate driver must be placed as close as
    possible to the MOSFETs.
  - The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap
    diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The
    bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground
    referenced GVDD bypass capacitor. The recharging occurs in a short time interval and involves high
    peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable
    operation.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



## 10.2 Layout Example



Figure 10-1. Layout Example

# 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

Semiconductor and IC Packaging Thermal Metrics, SPRA953

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 6-Oct-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM2104DR         | ACTIVE | SOIC         | D                  | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | L2104D                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 7-Oct-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device   | _    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ' | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|------|--------------------|---|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| LM2104DR | SOIC | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4 | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 7-Oct-2023



## \*All dimensions are nominal

| Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM2104DR | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |  |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated