

SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013

# LM555QML Timer

Check for Samples: LM555QML

### **FEATURES**

- **Direct Replacement for SE555/NE555** ٠
- **Timing from Microseconds through Hours**
- **Operates in Both Astable and Monostable** • Modes
- **Adjustable Duty Cycle** .
- Output can Source or Sink 200 mA
- **Output and Supply TTL Compatible** ٠
- Temperature Stability Better than 0.005% per • °C
- Normally On and Normally Off Output

### **APPLICATIONS**

- **Precision Timing**
- **Pulse Generation**
- Sequential Timing
- **Time Delay Generation**
- **Pulse Width Modulation**
- **Pulse Position Modulation**
- Linear Ramp Generator

### **CONNECTION DIAGRAM**



Figure 1. Dual-In-Line Package



Figure 2. Metal Can Package

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# DESCRIPTION

The LM555 is a highly stable device for generating accurate time delays or oscillation. Additional terminals are provided for triggering or resetting if desired. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free running frequency and duty cycle are accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output circuit can source or sink up to 200mA or drive TTL circuits.

SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013



www.ti.com

### SCHEMATIC DIAGRAM



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ABSOLUTE MAXIMUM RATINGS <sup>(1)</sup>

| Supply Voltage                   |                     |                                | +18V                            |
|----------------------------------|---------------------|--------------------------------|---------------------------------|
| Power Dissipation (2)            | Metal Can           |                                | 760 mW                          |
|                                  | CDIP                |                                | 1180 mW                         |
| Operating Temperature Range      |                     |                                | −55°C ≤ T <sub>A</sub> ≤ +125°C |
| Maximum Junction Temperature     | (T <sub>Jmax)</sub> |                                | +150°C                          |
| Storage Temperature Range        |                     |                                | −65°C ≤ T <sub>A</sub> ≤ +150°C |
| Soldering Information (Soldering | 10 Seconds)         |                                | 260°C                           |
| Thermal Resistance               | $\theta_{JA}$       | CDIP Still Air                 | 125°C/W                         |
|                                  |                     | CDIP 500LF / Min Air Flow      | 71°C/W                          |
|                                  |                     | Metal Can Still Air            | 176°C/W                         |
|                                  |                     | Metal Can 500LF / Min Air Flow | 96°C/W                          |
|                                  | θ <sub>JC</sub>     | CDIP                           | 20°C/W                          |
|                                  |                     | Metal Can                      | 42°C/W                          |
| ESD Tolerance <sup>(3)</sup>     | +                   |                                | 500V                            |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

(2) The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{Jmax}$  (maximum junction temperature),  $\theta_{JA}$  (package junction to ambient thermal resistance), and  $T_A$  (ambient temperature). The maximum allowable power dissipation at any temperature is  $P_{Dmax} = (T_{Jmax} - T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower.

(3) Human body model,  $1.5K\Omega$  in series with 100pF.

SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013

| www.ti.com |
|------------|
|------------|

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | 25      |
| 2        | Static tests at     | 125     |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | 25      |
| 5        | Dynamic tests at    | 125     |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | 25      |
| 8A       | Functional tests at | 125     |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | 25      |
| 10       | Switching tests at  | 125     |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | 25      |
| 13       | Settling time at    | 125     |
| 14       | Settling time at    | -55     |

### **Table 1. QUALITY CONFORMANCE INSPECTION**

### **ELECTRICAL CHARACTERISTICS- DC PARAMETERS**

The following conditions apply to all the following parameters, unless otherwise specified. DC:  $+5V \le V_{CC} \le +15V$ 

| Symbol                          | Parameter                | Conditions                                                           | Notes   | Min  | Мах  | Unit | Sub-<br>groups |
|---------------------------------|--------------------------|----------------------------------------------------------------------|---------|------|------|------|----------------|
| I <sub>CCL</sub>                | Supply Current Low State | $V_{CC} = 5V, R_L = \infty$                                          |         |      | 5.0  | mA   | 1              |
|                                 |                          | V <sub>CC</sub> = 15V, R <sub>L</sub> = ∞                            |         |      | 12.0 | mA   | 1              |
|                                 |                          | $V_{CC} = 18V, R_{L} = \infty, V_{2} = V_{6} = 18V$                  |         |      | 18.5 | mA   | 1              |
| I <sub>L7</sub>                 | Leakage Current Pin 7    | $V_{CC} = 18V, V_7 = 18V, V_2 = V_6 = 0$                             |         |      | 100  | nA   | 1              |
| V <sub>Sat</sub>                | Saturation Voltage Pin 7 | $V_{CC} = 15V, I_7 = 15mA, V_2 = V_6 = 12V$                          | See (1) |      | 240  | mV   | 1              |
|                                 |                          | $V_{CC} = 4.5V, I_7 = 4.5mA$                                         | See (1) |      | 80   | mV   | 1              |
| V <sub>CO</sub> Control Voltage |                          | $V_{CC} = 5V,$<br>$V_2 = V_6 = 4V$                                   |         | 2.9  | 3.8  | V    | 1, 2, 3        |
| V <sub>CO</sub> Control Voltage |                          | $V_{CC} = 15V,$<br>$V_2 = V_6 = 12V$                                 |         | 9.6  | 10.4 | V    | 1, 2, 3        |
| V <sub>Th</sub>                 | Threshold Voltage        |                                                                      |         | 9.5  | 10.5 | V    | 1              |
| I <sub>Th</sub>                 | Threshold Current        | $V_6 = V_{Th}, V_2 = 7.5V,$<br>$V_{Th} = V_{Th}$ Test Measured Value | See (2) |      | 250  | nA   | 1              |
| I <sub>Trig</sub>               | Trigger Current          | $V_2 = 0$                                                            |         |      | 500  | nA   | 1              |
| V <sub>Trig</sub>               | Trigger Voltage          | V <sub>CC</sub> = 15V                                                |         | 4.8  | 5.2  | V    | 1              |
|                                 |                          |                                                                      |         | 3.0  | 6.0  | V    | 2, 3           |
|                                 |                          | $V_{CC} = 5V$                                                        | See (3) | 1.45 | 1.9  | V    | 1, 2, 3        |
| I <sub>Reset</sub>              | Reset Current            | $V_2 = V_6 = Gnd$                                                    |         |      | 0.4  | mA   | 1              |
| V <sub>Reset</sub>              | Reset Voltage            |                                                                      |         | 0.4  | 1.0  | V    | 1              |

(1) No protection against excessive pin 7 current is necessary providing the package dissipation rating will not be exceeded.

This will determine the maximum value of  $R_A + R_B$  for 15V operation. The maximum total ( $R_A + R_B$ ) is 20M $\Omega$ . (2)

(3) Ensured by tests at  $V_{CC} = 15V$ . SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013

TEXAS INSTRUMENTS

www.ti.com

### ELECTRICAL CHARACTERISTICS- DC PARAMETERS (continued)

The following conditions apply to all the following parameters, unless otherwise specified. DC:  $+5V \le V_{CC} \le +15V$ 

| Symbol                      | Parameter                | Conditions                                                                                              | Notes   | Min       | Max | Unit  | Sub-<br>groups |
|-----------------------------|--------------------------|---------------------------------------------------------------------------------------------------------|---------|-----------|-----|-------|----------------|
| V <sub>OL</sub>             | Output Voltage Drop Low  | $V_{CC} = 5V, I_{Sink} = +8mA, V_7 = 5V, V_6 = 5V$                                                      |         |           | 250 | mV    | 1, 2, 3        |
|                             |                          | $V_{CC} = 15V, I_{Sink} = +10mA,$                                                                       |         |           | 150 | mV    | 1              |
|                             |                          | $V_2 = V_6 = 15V$                                                                                       |         |           | 250 | mV    | 2, 3           |
|                             |                          | $V_{CC} = 15V, I_{Sink} = +50mA,$                                                                       |         |           | 500 | mV    | 1              |
|                             |                          | $V_2 = V_6 = 15V$                                                                                       |         |           | 800 | mV    | 2, 3           |
|                             |                          | $V_{CC} = 15V, I_{Sink} = +85mA, V_2 = V_6 = 15V$                                                       |         |           | 2.2 | V     | 1, 2, 3        |
| V <sub>OH</sub>             | Output Voltage Drop High | V <sub>CC</sub> = 15V, I <sub>Source</sub> = 85mA                                                       |         | 13        |     | V     | 1              |
|                             |                          |                                                                                                         |         | 12.7<br>5 |     | V     | 2, 3           |
|                             |                          | V <sub>CC</sub> = 5V, I <sub>Source</sub> = 85mA                                                        |         | 3         |     | V     | 1              |
|                             |                          |                                                                                                         |         | 2.75      |     | V     | 2, 3           |
| Af                          | A Stable Frequency       |                                                                                                         | See (4) | 45        | 51  | KHz   | 1              |
| tE                          | Timing Error             | $V_{CC} = 5V$                                                                                           | See (4) |           | ±2  | %     | 1, 2, 3        |
|                             |                          | $V_{CC} = 15V, 1K\Omega \le R_A \le 100K\Omega,$<br>Timing error decreases with an increase in $V_{CC}$ | See (4) |           | ±2  | %     | 1, 2, 3        |
| $\Delta tE / \Delta V_{CC}$ | Timing Drift with Supply | $5V \le V_{CC} \le 15V$                                                                                 | See (4) |           | 0.2 | % / V | 1, 2, 3        |

(4) Ensured parameter, not tested.

### ELECTRICAL CHARACTERISTICS AC PARAMETERS

The following conditions apply to all the following parameters, unless otherwise specified. AC:  $+5V \le V_{CC} \le +15V$ 

| Symbol | Parameter | Conditions             | Notes   | Min | Мах | Unit | Sub-<br>groups |
|--------|-----------|------------------------|---------|-----|-----|------|----------------|
| tR     | Rise Time | V <sub>Trig</sub> = 5V | See (1) |     | 250 | nS   | 9, 10          |
|        |           |                        | See (1) |     | 400 | nS   | 11             |
| tF     | Fall Time | V <sub>Trig</sub> = 5V | See (1) |     | 250 | nS   | 9, 10          |
|        |           |                        | See (1) |     | 400 | nS   | 11             |

(1) Ensured parameter, not tested.



SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013







Figure 8.

# LM555QML

TEXAS INSTRUMENTS

www.ti.com

#### SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013



Copyright © 2005–2013, Texas Instruments Incorporated



#### SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013

### **APPLICATIONS INFORMATION**

#### **MONOSTABLE OPERATION**

In this mode of operation, the timer functions as a one-shot (Figure 13). The external capacitor is initially held discharged by a transistor inside the timer. Upon application of a negative trigger pulse of less than  $1/3 V_{CC}$  to pin 2, the flip-flop is set which both releases the short circuit across the capacitor and drives the output high.



Figure 13. Monostable

The voltage across the capacitor then increases exponentially for a period of  $t = 1.1 R_A C$ , at the end of which time the voltage equals 2/3 V<sub>CC</sub>. The comparator then resets the flip-flop which in turn discharges the capacitor and drives the output to its low state. Figure 14 shows the waveforms generated in this mode of operation. Since the charge and the threshold level of the comparator are both directly proportional to supply voltage, the timing interval is independent of supply.

|          | <br> |   |  |   | <br> |   |
|----------|------|---|--|---|------|---|
| <b>-</b> |      |   |  |   |      |   |
| 4        |      | Λ |  | / |      | / |

 $\begin{array}{ll} V_{CC} = 5V & \mbox{Top Trace: Input 5V/Div.} \\ TIME = 0.1 \mbox{ ms/DIV.} & \mbox{Middle Trace: Output 5V/Div.} \\ R_A = 9.1 \mbox{$k$}\Omega & \mbox{Bottom Trace: Capacitor Voltage 2V/Div.} \\ C = 0.01 \mbox{$\mu$}F \end{array}$ 



During the timing cycle when the output is high, the further application of a trigger pulse will not effect the circuit so long as the trigger input is returned high at least 10µs before the end of the timing interval. However the circuit can be reset during this time by the application of a negative pulse to the reset terminal (pin 4). The output will then remain in the low state until a trigger pulse is again applied.

When the reset function is not in use, it is recommended that it be connected to  $V_{CC}$  to avoid any possibility of false triggering.

# LM555QML

SNOSAP2C-AUGUST 2005-REVISED APRIL 2013

www.ti.com

Figure 15 is a nomograph for easy determination of R, C values for various time delays.





Figure 15. Time Delay

### ASTABLE OPERATION

If the circuit is connected as shown in Figure 16 (pins 2 and 6 connected) it will trigger itself and free run as a multivibrator. The external capacitor charges through  $R_A + R_B$  and discharges through  $R_B$ . Thus the duty cycle may be precisely set by the ratio of these two resistors.



Figure 16. Astable

In this mode of operation, the capacitor charges and discharges between 1/3  $V_{CC}$  and 2/3  $V_{CC}$ . As in the triggered mode, the charge and discharge times, and therefore the frequency are independent of the supply voltage.

Figure 17 shows the waveforms generated in this mode of operation.

#### TEXAS INSTRUMENTS

#### www.ti.com



 $\begin{array}{ll} V_{CC} = 5V & \mbox{Top Trace: Output 5V/Div.} \\ TIME = 20 \mu s/DIV. & \mbox{Bottom Trace: Capacitor Voltage 1V/Div.} \\ R_A = 3.9 k\Omega \\ R_B = 3 k\Omega \\ C = 0.01 \mu F \end{array}$ 



| The charge time (output high) is given by:<br>$t_1 = 0.693 (R_A + R_B) C$          | (1) |
|------------------------------------------------------------------------------------|-----|
| And the discharge time (output low) by:<br>$t_2 = 0.693 (R_B) C$                   | (2) |
| Thus the total period is:<br>$T = t_1 + t_2 = 0.693 (R_A + 2R_B) C$                | (3) |
| The frequency of oscillation is:<br>$f = \frac{1}{T} = \frac{1.44}{(R_A + 2R_B)C}$ | (4) |

Figure 18 may be used for quick determination of these RC values.

The duty cycle is:

$$\mathsf{D} = \frac{\mathsf{R}_{\mathsf{B}}}{\mathsf{R}_{\mathsf{A}} + 2\mathsf{R}_{\mathsf{B}}}$$

(5)



Figure 18. Free Running Frequency



### FREQUENCY DIVIDER

The monostable circuit of Figure 13 can be used as a frequency divider by adjusting the length of the timing cycle. Figure 19 shows the waveforms generated in a divide by three circuit.



 $\begin{array}{ll} V_{CC}=5V & \mbox{Top Trace: Input 4V/Div.} \\ TIME=20 \mu s/DIV. & \mbox{Middle Trace: Output 2V/Div.} \\ R_A=9.1 k \Omega & \mbox{Bottom Trace: Capacitor 2V/Div.} \\ C=0.01 \mu F \end{array}$ 

#### Figure 19. Frequency Divider

#### PULSE WIDTH MODULATOR

When the timer is connected in the monostable mode and triggered with a continuous pulse train, the output pulse width can be modulated by a signal applied to pin 5. Figure 20 shows the circuit, and in Figure 21 are some waveform examples.



Figure 20. Pulse Width Modulator

#### TEXAS INSTRUMENTS

#### www.ti.com



 $\begin{array}{ll} V_{CC}=5V & \mbox{Top Trace: Modulation 1V/Div.}\\ TIME=0.2\mbox{ ms/DIV.} & \mbox{Bottom Trace: Output Voltage 2V/Div.}\\ R_A=9.1k\Omega \\ C=0.01\mu F \end{array}$ 



### PULSE POSITION MODULATOR

This application uses the timer connected for astable operation, as in Figure 22, with a modulating signal again applied to the control voltage terminal. The pulse position varies with the modulating signal, since the threshold voltage and hence the time delay is varied. Figure 23 shows the waveforms generated for a triangle wave modulation signal.



Figure 22. Pulse Position Modulator



$$\begin{split} V_{CC} &= 5V\\ TIME &= 0.1 \text{ ms/DIV}.\\ R_A &= 3.9 \text{k}\Omega\\ R_B &= 3 \text{k}\Omega\\ C &= 0.01 \mu\text{F} \end{split}$$

Bottom Trace: Output 2V/Div.



# LM555QML

SNOSAP2C-AUGUST 2005-REVISED APRIL 2013



# LINEAR RAMP

When the pullup resistor,  $R_A$ , in the monostable circuit is replaced by a constant current source, a linear ramp is generated. Figure 24 shows a circuit configuration that will perform this function.



Figure 24. Linear Ramp Circuit Configuration

Figure 25 shows waveforms generated by the linear ramp.

The time interval is given by:

$$T = \frac{2/3 V_{CC} R_E (R_1 + R_2) C}{R_1 V_{CC} - V_{BE} (R_1 + R_2)}$$

$$V_{BE} \approx 0.6V$$
(6)
$$V_{BE} \approx 0.6V$$
(7)
$$V_{BE} \approx 0.6V$$
(7)
$$V_{CC} = 5V$$
Top Trace: Input 3V/Div.
TIME = 20µs/DIV. Middle Trace: Output 5V/Div.
R\_1 = 47k\Omega
Bottom Trace: Capacitor Voltage 1V/Div.
R\_2 = 100k0
R\_E = 2.7 k\Omega
C = 0.01 µF



### **50% DUTY CYCLE OSCILLATOR**

For a 50% duty cycle, the resistors  $R_A$  and  $R_B$  may be connected as in Figure 26. The time period for the output high is the same as previous,  $t_1 = 0.693 R_A C$ . For the output low it is  $t_2 =$ 

$$\left[ (R_A R_B)/(R_A + R_B) \right] C \ \ln \left[ \frac{R_B - 2R_A}{2R_B - R_A} \right]$$

Thus the frequency of oscillation is

$$f = \frac{1}{t_1 + t_2}$$

(9)

(8)



SNOSAP2C - AUGUST 2005 - REVISED APRIL 2013



Figure 26. 50% Duty Cycle Oscillator

Note that this circuit will not oscillate if  $R_B$  is greater than 1/2  $R_A$  because the junction of  $R_A$  and  $R_B$  cannot bring pin 2 down to 1/3  $V_{CC}$  and trigger the lower comparator.

### ADDITIONAL INFORMATION

Adequate power supply bypassing is necessary to protect associated circuitry. Minimum recommended is  $0.1\mu F$  in parallel with  $1\mu F$  electrolytic.

Lower comparator storage time can be as long as 10µs when pin 2 is driven fully to ground for triggering. This limits the monostable pulse width to 10µs minimum.

Delay time reset to output is 0.47µs typical. Minimum reset pulse width must be 0.3µs, typical.

Pin 7 current switches within 30ns of the output (pin 3) voltage.

# LM555QML

SNOSAP2C - AUGUST 2005-REVISED APRIL 2013

www.ti.com

NSTRUMENTS

**Texas** 

#### Table 2. REVISION HISTORY

| Date<br>Released | Revision | Section                    | Originator | Changes                                                                                                                                                                           |
|------------------|----------|----------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08/04/05         |          |                            | L. Lytle   | 1 MDS datasheet converted into once<br>datasheet in the corporate format. Removed<br>drift endpoints since not performed on 883<br>product. MNLM555-X Rev 0B0 to be archived      |
| 04/10/06         | В        | Ordering Information Table | R. Malone  | NS Package Number and Description was referenced incorrectly. Revision A will be Archived.                                                                                        |
| 07/25/06         | С        | APPLICATIONS INFORMATION   | R. Malone  | Correct a typo in the paragraph after<br>Figure 13(change the word internal to interval)<br>to reflect same change made to Commercial<br>data sheet. Revision B will be Archived. |
| 04/01/13         | С        | All                        |            | Changed layout of National Data Sheet to TI format.                                                                                                                               |



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)             | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|-------------------------------------|---------|
|                  |               |              |                    |      |                |                     | (6)                           |                      |              |                                     |         |
| LM555H/883       | ACTIVE        | TO-99        | LMC                | 8    | 20             | RoHS & Green        | Call TI                       | Level-1-NA-UNLIM     | -55 to 125   | LM555H/883 Q ACO<br>LM555H/883 Q >T | Samples |
| LM555J/883       | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                       | Level-1-NA-UNLIM     | -55 to 125   | LM555J<br>/883 Q ACO<br>/883 Q >T   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

### TUBE



### - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |  |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|--|
| LM555J/883 | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |  |

### Texas Instruments

www.ti.com

### TRAY



9-Aug-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| LM555H/883 | LMC             | TO-CAN          | 8    | 20  | 2 X 10               | 150                        | 126.49 | 61.98     | 8890       | 11.18      | 12.95      | 18.54      |

# MECHANICAL DATA

# NAB0008A





LMC (O-MBCY-W8)

# METAL CYLINDRICAL PACKAGE



- B. This drawing is subject to change without notice.
  - C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
  - D. Pin numbers shown for reference only. Numbers may not be marked on package.
  - E. Falls within JEDEC MO-002/TO-99.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated