







LM74721-Q1 SNOSDC2B – SEPTEMBER 2021 – REVISED JULY 2022

LM74721-Q1 *TVS Less* Low IQ Automotive Reverse Battery Protection Ideal Diode Controller with Active Rectification

## 1 Features

Texas

INSTRUMENTS

- AEC-Q100 qualified with the following results
  Device temperature grade 1:
  - -40°C to +125°C ambient operating temperature range
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C4B
- 3-V to 65-V input range
- Reverse input protection down to –33 V
- Integrated VDS clamp for Input TVS less operation for ISO7637 pulse suppression
- Low quiescent current 35 µA (max) in operation
- Low 3.3-µA (max) shutdown current (EN = Low)
- Ideal diode operation with 17-mV A to C forward voltage drop regulation
- Drives external back-to-back N-Channel MOSFETs
- Integrated 30-mA boost regulator
- Fast response to reverse current blocking: 0.5 µs
- Active rectification up to 100 kHz
- Adjustable overvoltage protection
- Available in space saving 12-pin WSON package
- Pin-to-pin compatible with LM74720-Q1

## 2 Applications

- Automotive battery protection
  - ADAS domain controller
  - Camera, radar ECUs
  - Premium audio amplifier
  - Head-up display



#### Low IQ TVS Less Ideal Diode for 12-V Battery Powered Automotive Applications

## **3 Description**

The LM74721-Q1 ideal diode controller drives and controls external back to back N-Channel MOSFETs to emulate an ideal diode rectifier with power path ON and OFF control and overvoltage protection. The wide input supply of 3 V to 65 V allows protection and control of 12-V automotive battery powered ECUs. The device can withstand and protect the loads from negative supply voltages down to -33-V DC. An integrated ideal diode controller (GATE) drives the first MOSFET to replace a Schottky diode for reverse input protection and output voltage holdup. Integrated VDS clamp feature enables input TVS less system designs for automotive ISO7637 pulse suppression. A strong boost regulator with fast turn ON and OFF comparators ensures robust and efficient MOSFET switching performance during automotive testing such as ISO16750 or LV124, where an ECU is subjected to input short interruptions and AC superimpose input signals up to 100-kHz frequency. Low Quiescent Current 35 µA (maximum) in operation enables always ON system designs. With a second MOSFET in the power path, the device allows load disconnect control using EN pin. Quiescent current reduces to 3.3 µA (maximum) with EN low. The device features an adjustable overvoltage cutoff protection feature for load dump protection.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| LM74721-Q1  | WSON (12)              | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



TVS Less ISO7637-2 Pulse 1 Performance

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**

| 1 | Features                             | 1 |
|---|--------------------------------------|---|
| 2 | Applications                         | 1 |
| 3 | Description                          | 1 |
| 4 | Revision History                     | 2 |
|   | Pin Configuration and Functions      |   |
| 6 | Specifications                       | 1 |
|   | 6.1 Absolute Maximum Ratings         |   |
|   | 6.2 ESD Ratings                      | 4 |
|   | 6.3 Recommended Operating Conditions | 1 |
|   | 6.4 Thermal Information              | 5 |
|   | 6.5 Electrical Characteristics       | 5 |
|   | 6.6 Switching Characteristics        | 6 |
|   | 6.7 Typical Characteristics          | 7 |
| 7 | Parameter Measurement Information10  | ) |
| 8 | Detailed Description1                | 1 |
|   | 8.1 Overview                         | 1 |
|   | 8.2 Functional Block Diagram1        |   |
|   | 8.3 Feature Description              | 1 |
|   | 8.4 Shutdown Mode15                  | 5 |
|   |                                      |   |

| 9 Application and Implementation                      | 16  |
|-------------------------------------------------------|-----|
| 9.1 Application Information                           |     |
| 9.2 Typical 12-V Reverse Battery Protection           |     |
| Application                                           | .16 |
| 9.3 What to Do and What Not to Do                     |     |
| 10 Power Supply Recommendations                       |     |
| 10.1 Transient Protection                             |     |
| 11 Layout                                             | .23 |
| 11.1 Layout Guidelines                                |     |
| 11.2 Layout Example                                   | 23  |
| 12 Device and Documentation Support                   |     |
| 12.1 Receiving Notification of Documentation Updates. | .24 |
| 12.2 Support Resources                                | 24  |
| 12.3 Trademarks                                       |     |
| 12.4 Electrostatic Discharge Caution                  |     |
| 12.5 Glossary                                         |     |
| 13 Mechanical, Packaging, and Orderable               |     |
| Information                                           | 24  |
|                                                       |     |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (February 2022) to Revision B (July 2022)      | Page |
|------------------------------------------------------------------------|------|
| Changed status from "Advance Information" to Production Data"          | 1    |
| Changes from Revision * (September 2021) to Revision A (February 2022) | Page |
| Updated the data sheet title                                           | 1    |
| Updated the Load Disconnect Switch Control (PD) description            |      |



## **5** Pin Configuration and Functions

-----





| PIN  |               |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|------|---------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | LM74721-Q1    |   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| NAME | DRR-12 (WSON) |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GATE | 1             | 0 | Diode controller gate drive output. Connect to the GATE of the external MOSFET.                                                                                                                                                                                                                                                                                                                                                                 |  |
| A    | 2             | I | Anode of the ideal diode. Connect to the source of the external MOSFET.                                                                                                                                                                                                                                                                                                                                                                         |  |
| VSNS | 3             | I | Voltage sensing input                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| SW   | 4             | I | Voltage sensing disconnect switch terminal. VSNS and SW are internally connected through a switch. Use SW as the top connection of the battery sensing or OV resistor ladder network. When EN is pulled low, the switch is OFF, disconnecting the resistor ladder from the battery line, thereby cutting the leakage current. If the internal disconnect switch between VSNS and SV is not used, then short them together and connect to C pin. |  |
| OV   | 5             | I | Adjustable overvoltage threshold input. Connect a resistor ladder across SW to OV terminal. When the voltage at OV exceeds the overvoltage cutoff threshold, then the PD is pulled low turning OFF the HSFET. PD is driven high when the sense voltage goes below the OV falling threshold.                                                                                                                                                     |  |
| EN   | 6             | I | EN Input. Connect to A or C pin for always ON operation. In this mode, the device consumes an IQ of 35 $\mu$ A (maximum) that can be driven externally from a micro controller I/O. Pulling this pin low below 0.5 V enters the device in low Iq shutdown mode.                                                                                                                                                                                 |  |
| GND  | 7             | G | Connect to the system ground plane.                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| PD   | 8             | 0 | Pull down connection for the external HSFET. Connect to the GATE of the external FET. Leave PD pin floating if the load disconnect FET is not used.                                                                                                                                                                                                                                                                                             |  |
| LX   | 9             | I | Switch node of the internal boost regulator. This node must be kept small<br>on the PCB for good performance and low EMI. Connect the boost inductor<br>between this pin and the DRAIN connection of the external FET.                                                                                                                                                                                                                          |  |
| CAP  | 10            | 0 | Boost Regulator Output. This pin is used to provide a drive voltage to the gate driver of the ideal diode stage as well as drive supply for the HSFET. Connect a $1-\mu F$ capacitor between this pin and the VS pin.                                                                                                                                                                                                                           |  |
| VS   | 11            | I | Supply voltage pin. Place 0.1-µF capacitor from VS pin to GND.                                                                                                                                                                                                                                                                                                                                                                                  |  |
| С    | 12            | I | Cathode of the ideal diode. Connect to the DRAIN of the external MOSFET. The voltage sensed at this pin is used to control the external MOSFET GATE. This pin must be locally bypassed with at least 1 $\mu$ F.                                                                                                                                                                                                                                 |  |
| RTN  | Thermal Pad   | _ | Leave exposed pad floating. Do not connect to GND plane.                                                                                                                                                                                                                                                                                                                                                                                        |  |

#### Table 5-1. Pin Functions



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                                | MIN                        | MAX                       | UNIT       |
|---------------------------------------|----------------------------------------------------------------|----------------------------|---------------------------|------------|
| Input Pins                            | A to GND                                                       | – (V <sub>CLAMP</sub> + 1) | 70                        |            |
| Input Pins                            | VS, C to GND                                                   | -0.3                       | 70                        |            |
| Input Pins                            | VSNS, SW, EN, OV to GND, $V_{(A)} > 0$ V                       | -0.3                       | 70                        | V          |
| Input Pins                            | VSNS, SW, EN, OV to GND, $V_{(A)} \le 0$ V                     | V <sub>(A)</sub>           | (70 + V <sub>(A)</sub> )  | V          |
| Input Pins                            | C to GND, $V_{(A)} \le 0 V$                                    | -1                         | (70 + V <sub>(A)</sub> )  |            |
| Input Pins                            | RTN to GND                                                     | – (V <sub>CLAMP</sub> + 1) | 0.3                       |            |
| Input Pins                            | I <sub>VSNS</sub> , I <sub>SW</sub>                            | -1                         | 10                        | <u>س</u> ۸ |
| Input Pins                            | I <sub>EN</sub> , I <sub>OV,</sub> V <sub>(A)</sub> > 0 V      | -1                         |                           | mA         |
| Input Pins                            | $I_{\text{EN}}, I_{\text{OV}}, V_{(\text{A})} \le 0 \text{ V}$ | Internally                 | limited                   |            |
| Output Pins                           | CAP to C                                                       | -0.3                       | 15.9                      |            |
| Output Pins                           | CAP to A                                                       | -0.3 V                     | ′ <sub>CLAMP</sub> + 15.9 |            |
| Output Pins                           | GATE to A                                                      | -0.3                       | 15                        | V          |
| Output Pins                           | LX, CAP, PD to GND                                             | -0.3                       | 85                        |            |
| Output to Input Pins                  | C to A                                                         | -5                         | V <sub>CLAMP</sub>        |            |
| Operating junction tempera            | Dperating junction temperature, T <sub>j</sub> <sup>(2)</sup>  |                            | 150                       | °C         |
| Storage temperature, T <sub>stg</sub> |                                                                | -40                        | 150                       | U          |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

#### 6.2 ESD Ratings

|                    |                         |  |                                                     | VALUE | UNIT |
|--------------------|-------------------------|--|-----------------------------------------------------|-------|------|
|                    | Human b <sup>a</sup>    |  | n body model (HBM), per AEC Q100-002 <sup>(1)</sup> |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge |  | Corner pins (GATE, EN, GND, C)                      | ±750  | V    |
|                    |                         |  | Other pins                                          | ±500  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                               |              | MIN | NOM MAX | UNIT |
|-----------------------------------------------|--------------|-----|---------|------|
|                                               | A to GND     | -60 | 65      |      |
| Input Pins                                    | VS, C to GND |     | 65      | V    |
|                                               | EN to GND    | -60 | 65      |      |
| External conscitence                          | A            | 0.1 |         |      |
| External capacitance                          | CAP to VS    | 1   |         | μF   |
| External Inductor                             | LX           | 100 |         | μH   |
| External MOSFET max<br>V <sub>DS</sub> rating |              | 60  |         | V    |
| External MOSFET max<br>V <sub>GS</sub> rating | GATE to A    | 15  |         | V    |



## 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|    |                                                     | MIN | NOM | MAX | UNIT |
|----|-----------------------------------------------------|-----|-----|-----|------|
| TJ | Operating junction temperature range <sup>(2)</sup> | -40 |     | 150 | °C   |

(1) Recommended Operating Conditions are conditions under which the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics*.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

#### 6.4 Thermal Information

|                       |                                              | LM74721-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRR (WSON) | UNIT |
|                       |                                              | 12 PINS    | -    |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 61.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 32.7       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.4        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 32.7       | °C/W |
| R <sub>θJC</sub>      | Junction-to-case (botton) thermal resistance | 6.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## **6.5 Electrical Characteristics**

 $T_J = -40^{\circ}$ C to +125°C; typical values at  $T_J = 25^{\circ}$ C,  $V_{(A)} = V_{(VS)} = 12$  V,  $C_{(CAP)} = 1$  µF,  $V_{(EN)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                                  | TEST CONDITIONS                                                                                 | MIN  | TYP   | MAX  | UNIT |
|----------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>A</sub> , V <sub>(VS)</sub> SUP | PLY VOLTAGE                                                |                                                                                                 |      |       | •    |      |
| V <sub>CLAMP</sub>                     | V <sub>(C–A)</sub> clamp voltage                           |                                                                                                 | 34.5 |       | 43   |      |
| M                                      | VA POR Rising threshold                                    |                                                                                                 | 3.1  | 3.4   | 3.85 | V    |
| V <sub>(A POR)</sub>                   | VA POR Falling threshold                                   |                                                                                                 | 2.2  | 2.6   | 2.9  |      |
|                                        | Minimum Voltage at VS                                      |                                                                                                 |      |       | 3    |      |
| V <sub>(VS)</sub>                      | VS POR Rising                                              |                                                                                                 | 2.58 | 2.8   | 2.95 |      |
|                                        | VS POR Falling                                             |                                                                                                 | 2.35 | 2.6   | 2.85 |      |
| I <sub>(SHDN)</sub>                    | Shutdown Supply Current                                    | V <sub>(EN)</sub> = 0 V                                                                         |      | 2     | 3.3  |      |
|                                        | Tetel Queters Quiescent Querent                            | $V_{(EN)}$ = 2 V, Active Rectifier Controller<br>In Regulation, -40°C ≤ T <sub>J</sub> ≤ +85°C  |      | 27    | 32   | μΑ   |
| I <sub>(Q)</sub>                       | Total System Quiescent Current                             | $V_{(EN)}$ = 2 V, Active Rectifier Controller<br>In Regulation, -40°C ≤ T <sub>J</sub> ≤ +125°C |      | 27    | 35   |      |
| ENABLE INPU                            | т                                                          |                                                                                                 |      |       |      |      |
| V <sub>(EN_IH)</sub>                   | Enable input high threshold                                |                                                                                                 |      |       | 2    |      |
| V <sub>(EN_IL)</sub>                   | Enable input low threshold                                 |                                                                                                 | 0.5  | 0.85  | 1.2  | V    |
| V <sub>(EN_Hys)</sub>                  | Enable Hysteresis                                          |                                                                                                 |      | 485   |      | mV   |
| I <sub>(EN)</sub>                      | Enable sink current                                        | V <sub>(EN)</sub> = 12 V                                                                        |      | 55    | 155  | nA   |
| V <sub>ANODE</sub> to V <sub>CA</sub>  | THODE                                                      | · · · ·                                                                                         |      |       |      |      |
| V <sub>(AC_REG)</sub>                  | Regulated Forward V <sub>(AC)</sub> Threshold              |                                                                                                 | 9    | 16.4  | 22.7 |      |
| V <sub>(AC_FWD)</sub>                  | V <sub>(AC)</sub> threshold from RCB to Forward conduction |                                                                                                 | 75   | 105   | 140  | mV   |
| V <sub>(AC_REV)</sub>                  | V <sub>(AC)</sub> threshold for reverse current blocking   |                                                                                                 | -12  | -5.65 | -1.3 |      |
| GATE DRIVE                             |                                                            |                                                                                                 |      |       | 1    |      |

Copyright © 2022 Texas Instruments Incorporated



## 6.5 Electrical Characteristics (continued)

 $T_J = -40^{\circ}C$  to +125°C; typical values at  $T_J = 25^{\circ}C$ ,  $V_{(A)} = V_{(VS)} = 12$  V,  $C_{(CAP)} = 1 \ \mu$ F,  $V_{(EN)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                    | TEST CONDITIONS                                                                  | MIN  | TYP   | MAX   | UNIT |
|----------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>(GATE)</sub> - V <sub>(A)</sub> |                                              | 3V < V <sub>(VS)</sub> < 65V                                                     | 9.5  |       | 13    | V    |
| I(GATE_Pull down)                      | Peak Pulldown current                        | $V_{(A)} - V_{(C)} = -20 \text{ mV},$<br>$V_{(GATE)} - V_{(A)} = 100 \text{ mV}$ |      | 2.5   |       | А    |
| I <sub>(GATE)</sub>                    | Regulation max sink current                  | $V_{(A)} - V_{(C)} = 0 V, V_{(GATE)} - V_{(A)} = 5 V$                            | 14   | 26    | 39    | μA   |
| R <sub>GATE</sub>                      | GATE pulldown resistance                     | $V_{(A)} - V_{(C)} = -20 \text{ mV},$<br>$V_{(GATE)} - V_{(A)} = 100 \text{ mV}$ |      | 1.2   |       | Ω    |
| BOOST REGULA                           | ATOR CHARGE PUMP                             | •                                                                                |      |       |       |      |
|                                        | Boost output rising threshold                |                                                                                  |      | 13    | 15.5  | V    |
| $V_{(CAP)} - V_{(c)}$                  | Hysteresis                                   |                                                                                  |      | 1.1   |       | V    |
| I <sub>(CAP)</sub>                     | Boost load capacity                          | V <sub>(CAP)</sub> - V <sub>(VS)</sub> = 7.5 V                                   |      | 29    |       | mA   |
| 1                                      | Deak inductor current limit threehold        | V <sub>(VS)</sub> = 12 V                                                         | 110  | 140   | 170   | mA   |
| I <sub>(LX)</sub>                      | Peak inductor current limit threshold        | V <sub>(VS)</sub> = 3 V                                                          |      |       | 210   |      |
| R <sub>(LX)</sub>                      | Low side switch On-Resistance                |                                                                                  | 1.3  | 2.7   | 5.1   | Ω    |
|                                        | ING (VSNS, SW) AND OVER VOLTAGE              | DETECTION (OVP, PD)                                                              |      |       |       |      |
| R <sub>(SW)</sub>                      | Battery sensing disconnect switch resistance |                                                                                  | 104  | 226   | 430   | Ω    |
| V <sub>(OVR)</sub>                     | Overvoltage threshold input, rising          |                                                                                  | 1.13 | 1.231 | 1.33  | V    |
| V <sub>(OVF)</sub>                     | Overvoltage threshold input, falling         |                                                                                  | 1.03 | 1.125 | 1.215 | V    |
| V <sub>(OV_Hys)</sub>                  | OV Hysteresis                                |                                                                                  |      | 110   |       | mV   |
| I <sub>(OV)</sub>                      | OV Input leakage current                     | 0 V < V <sub>(OV)</sub> < 5 V                                                    |      | 50    | 110   | nA   |
| I(PD_SRC)                              | Pullup current                               | 3V < V <sub>S</sub> < 65V                                                        | 43   | 50    | 60    | μA   |
|                                        | Peak Pulldown current                        | <u> </u>                                                                         | 55   | 88    | 117   |      |
| I(PD_SINK)                             | DC Pulldown current                          | $-V_{(OV)} > V_{(OVR)}$                                                          | 7    | 10    | 14    | mA   |
| CATHODE                                |                                              | •                                                                                |      |       | I     |      |
|                                        |                                              | $V_{(A)} = 12 \text{ V}, V_{(A)} - V_{(C)} = -100 \text{ mV}$                    |      | 9.4   | 15    |      |
| I <sub>(C)</sub>                       | CATHODE sink current                         | $V_{(A)} = -14 \text{ V}, V_{(C)} = 14 \text{ V}$                                |      | 10.6  | 18    | μA   |

#### 6.6 Switching Characteristics

 $T_J = -40^{\circ}$ C to +125°C; typical values at  $T_J = 25^{\circ}$ C,  $V_{(A)} = V_{(VS)} = 12$  V,  $C_{(CAP)} = 1$  µF,  $V_{(EN)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                            | TEST CONDITIONS                                                                                           | MIN | TYP  | MAX  | UNIT |
|-------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|------|------|------|
| V <sub>A_POR(DLY)</sub>       | A (low to high) to GATE Turn-On delay                | $V_{(A)} \uparrow V_{(A\_POR)}$ to $V_{(GATE-A)} > 5V$ ,<br>$C_{(GATE-A)} = 10 \text{ nF}$                |     |      | 200  |      |
| t <sub>Reverse delay</sub>    | Reverse voltage detection to Gate Turn-<br>Off delay | $V_{(A)} - V_{(C)} = +30$ mV to $-100$ mV, $V_{(GATE-A)} < 1V$ , $C_{(GATE-A)} = 10$ nF                   |     | 0.47 | 0.81 |      |
| t <sub>Forward</sub> recovery | Forward voltage detection to Gate Turn-<br>On delay  | $V_{(A)} - V_{(C)} = -100 \text{ mV to } 700 \text{ mV}, V_{(GATE-A)} > 5V, C_{(GATE-A)} = 10 \text{ nF}$ |     | 1.9  | 2.9  | μs   |
| t <sub>EN_OFF(DLY)PD</sub>    | EN to PD Delay                                       | $EN\downarrow$ to $PD\downarrow$                                                                          |     | 6.5  | 12   |      |
| t <sub>OV_OFF(DLY)PD</sub>    | OV to PD Deglitch                                    | OV ↑ to PD ↓                                                                                              |     | 0.9  | 1.5  |      |
| t <sub>PD_Pk</sub>            | Peak Pulldown duration                               | $I_{(PD\_SINK,Pk)} \uparrow to  I_{(PD\_SINK,DC)} \downarrow$                                             | 11  | 38   | 65   |      |



#### **6.7 Typical Characteristics**





### 6.7 Typical Characteristics (continued)





## 6.7 Typical Characteristics (continued)





## **7 Parameter Measurement Information**



Figure 7-1. Timing Waveforms



## 8 Detailed Description

### 8.1 Overview

The LM74721-Q1 ideal diode controller drives and controls external N-Channel MOSFET to emulate an ideal diode rectifier. The wide input supply of 3 V to 65 V allows protection and control of 12-V automotive battery powered ECUs. IQ during operation (EN = High) is < 35  $\mu$ A and < 3.3  $\mu$ A during shutdown mode (EN = Low). The device can withstand and protect the loads from negative supply voltages down to -33-V DC. Integrated VDS clamp feature enables input TVS less system designs for automotive ISO7637 pulse suppression. An integrated ideal diode controller (GATE) drives the first MOSFET to replace a Schottky diode for reverse input protection and output voltage holdup. A strong 30-mA boost regulator and short turn ON and turn OFF delay times of comparator ensures fast transient response, ensuring robust and efficient MOSFET switching performance during automotive testing, such as ISO16750 or LV124, where an ECU is subjected to input short interruptions and AC superimpose input signals up to 100-kHz frequency.

The LM74721-Q1 controls the GATE of the MOSFET to regulate the forward voltage drop at 17 mV. The linear regulation scheme in these devices enables graceful control of the GATE voltage and turns off of the MOSFET during a reverse current event and ensures zero DC reverse current flow.

Low quiescent current (< 35  $\mu$ A) in operation enables always ON system designs. With a second MOSFET in the power path, the device allows load disconnect control using EN pin. Quiescent current reduces to < 3.3  $\mu$ A with EN low.



## 8.2 Functional Block Diagram

## 8.3 Feature Description

## 8.3.1 Reverse Battery Protection (A, C, GATE)

A, C, GATE comprises of ideal diode stage. Connect the Source of the external MOSFET to A, Drain to C and Gate to GATE pin. The LM74721-Q1 has integrated reverse input protection down to –33 V.

In LM74721-Q1 the voltage drop across the MOSFET is continuously monitored between the A and C pins, and the GATE to A voltage is adjusted as needed to regulate the forward voltage drop at 17 mV (typical) for LM74721-Q1. This closed loop regulation scheme enables graceful turn-off of the MOSFET during a



reverse current event and ensures zero DC reverse current flow. This scheme ensures robust performance during slow input voltage ramp down tests. Along with the linear regulation amplifier scheme, the LM74721-Q1 also integrates a fast reverse voltage comparator. When the voltage drop across A and C reaches  $V_{(AC\_REV)}$  threshold, then the GATE goes low within 0.5 µs (typical). This fast reverse voltage comparator scheme ensures robust performance during fast input voltage ramp down tests such as input micro-shorts. The external MOSFET is turned ON back when the voltage across A and C hits  $V_{(AC\_FWD)}$  threshold within 1.9 µs (typical) for LM74721-Q1. For ideal diode only designs, connect LM74721-Q1 as shown in Figure 8-1



Figure 8-1. Configuring LM74721-Q1 for Ideal Diode Only

## 8.3.1.1 Input TVS Less Operation: VDS Clamp

The LM74721-Q1 features an integrated VDS clamp that operates the external MOSFET as an active clamp to dissipate the automotive ISO7637 pulse 1 transient.

When the ISO7637 pulse 1 is applied at the input:

- The GATE goes low and turns OFF the MOSFET after the voltage drop across A and C reaches V<sub>(AC\_REV)</sub> threshold.
- After the voltage across Drain and Source of the MOSFET reaches V<sub>CLAMP</sub> level (34-V minimum), it is turned ON back in saturation, operating as an active clamp and dissipates the ISO7637 pulse 1 energy.

Figure 8-2 shows circuit operation during ISO7637 pulse 1.

Note that the reverse current flows from  $V_{OUT}$  back to input during the ISO7637 pulse 1 test dropping the  $V_{OUT}$ . The output filter must be designed to ensure that VOUT does not go negative during ISO7637 pulse 1 test. For all the other ISO7637 pulses that is pulse 2a, 2b, 3a, 3b, the input and output filter components suppress these pulses.





Figure 8-2. LM74721-Q1 Ideal Diode Circuit Operation During ISO7637 Pulse 1

#### 8.3.2 Load Disconnect Switch Control (PD)

The PD pin provides a 50-µA drive and 88-mA peak pulldown strength for the load disconnect switch stage. Connect the Gate of the FET to PD pin. Place a 18-V Zener (Dz) across the FET gate and source.

For inrush current limiting, connect  $C_{dVdT}$  capacitor and  $R_1$  as shown in Figure 8-3.



Figure 8-3. Inrush Current Limiting

The  $C_{dVdT}$  capacitor is required for slowing down the PD voltage ramp during power up for inrush current limiting. Use Equation 1 to calculate  $C_{dVdT}$  capacitance value.

$$C_{(dVdT)} = \frac{I_{PD}_{DRV} \times C_{OUT}}{I_{INRUSH}}$$

(1)



where  $I_{PD_DRV}$  is 50 µA (typical),  $I_{INRUSH}$  is the inrush current, and  $C_{OUT}$  is the output load capacitance. An extra resistor,  $R_1$ , in series with the  $C_{dVdT}$  capacitor improves the turn-off time.

PD is pulled low during the following conditions:

- During an OV event with the OV pin voltage rising above the V<sub>(OVR)</sub> threshold
- When the EN pin is pulled low with V<sub>(EN)</sub> driven lower than V<sub>(EN IL)</sub> level
- When the voltage at VS pin drops below the V<sub>(VS POR)</sub> falling threshold

During these conditions, the FET Q1 turns OFF with its GATE connected to its SOURCE terminal through the external Zener (Dz).

Use Equation 2 to calculate the peak power dissipated in the LM74721-Q1 at the instance of PD pulldown.

$$P_{PD_{peak}} = V_{OUT} \times I_{PD_{sink}}$$

(2)

where

• I<sub>PDSINK peak</sub> is the peak sink current of 88 mA (typical)

In the system designs with input voltage above 48 V, TI recommends to place a resistor,  $R_{PD}$ , in series with the PD pin as shown in Figure 8-3. The peak power dissipation during the pulldown events gets distributed in  $R_{PD}$  and the internal PD switch. A resistor value in the range of 270  $\Omega$  to 330  $\Omega$  can be selected to limit the device power dissipation within the safe limits.

#### 8.3.3 Overvoltage Protection and Battery Voltage Sensing (VSNS, SW, OV)

A disconnect switch is integrated between VSNS and SW pins. This switch is turned OFF when EN pin is pulled low. This action helps to reduce the leakage current through the resistor divider network during system shutdown state (IGN\_OFF state).

Connect a resistor ladder as shown in Figure 8-4 for battery voltage sensing and overvoltage threshold programming.



Figure 8-4. Programming Overvoltage Threshold and Battery Voltage Sensing

#### 8.3.4 Boost Regulator

The LM74721-Q1 integrates a boost converter to provide voltage necessary to drive the external N-channel MOSFETs for the ideal diode and the load disconnect stages. The boost converter uses hysteretic mode control scheme for the output voltage ( $V_{CAP}$ - $V_{VS}$ ) regulation along with the constant peak inductor current limit ( $I_{LX}$ ). When the CAP–VS voltage is below its nominal value of typically 11.9 V, the low side switch of the boost is turned on and the inductor current rises with the slope of VS/L approximately. After the current hits the limit of 140 mA (typical), then the low side switch is turned off and the inductor current discharges to the output till it reaches zero. The low side switch is turned on again and the switching cycle repeats until the CAP–VS voltage has risen above the boost rising threshold of 13 V (typical). After this threshold level is reached, the boost converter switching is turned OFF to reduce the quiescent current.



For the boost converter to be enabled, the EN pin voltage must be above the specified input high threshold,  $V_{(ENR)}$ . The boost converter has a maximum output load capacity of 30-mA typical. If EN pin is pulled low, then the boost converter remains disabled.

#### 8.4 Shutdown Mode

The LM74721-Q1 enters shutdown mode when the EN pin voltage is below the specified input low threshold,  $V_{(EN_IL)}$ . Both the gate drivers (GATE and PD) and the boost regulator are disabled in shutdown mode. During shutdown mode, the LM74721-Q1 enters low IQ operation with a total input quiescent consumption of 2  $\mu$ A (typical).



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

LM74721-Q1 controls two N-channel power MOSFETs with GATE used to control diode MOSFET to emulate an ideal diode and PD controlling second MOSFET for power path cutoff when disabled or during an overvoltage protection and provide inrush current limiting. IQ during operation (EN = High) is < 35  $\mu$ A and < 3.3  $\mu$ A during shutdown mode (EN = Low). LM74721-Q1 can be placed into low quiescent current mode using EN = low, where both GATE and PD are turned OFF.

#### 9.2 Typical 12-V Reverse Battery Protection Application

Figure 9-1 shows a typical application circuit of LM74721-Q1 configured to provide TVS less reverse battery protection.





#### 9.2.1 Design Requirements for 12-V Battery Protection

Table 9-1 lists the system design requirements.

#### Table 9-1. Design Parameters – 12-V Reverse Battery Protection and Overvoltage Protection

| DESIGN PARAMETER              | EXAMPLE VALUE                                                       |  |  |  |
|-------------------------------|---------------------------------------------------------------------|--|--|--|
| Operating input voltage range | 12-V battery, 12-V nominal with 3.2-V cold crank and 35-V load dump |  |  |  |
| Output power                  | 50 W                                                                |  |  |  |
| Output current range          | 4-A nominal, 5-A maximum                                            |  |  |  |
| Input capacitance             | 0.1-µF minimum                                                      |  |  |  |
| Output capacitance            | 220 µF × 3                                                          |  |  |  |
| AC super imposed test         | 2-V peak-peak, 30 kHz<br>(maximum)                                  |  |  |  |



#### Table 9-1. Design Parameters – 12-V Reverse Battery Protection and Overvoltage Protection (continued)

| U                                        |                                                                                                                              |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| DESIGN PARAMETER                         | EXAMPLE VALUE                                                                                                                |
| Automotive transient immunity compliance | ISO 7637-2 with pulse 1 maximum level of $-100$ -V peak level and $10$ - $\Omega$ generator impedance, ISO 16750-2 and LV124 |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Boost Converter Components (C2, C3, L1)

Place a minimum of a 1- $\mu$ F capacitor across drain of the FET to GND (C2) and across CAP pin of LM74721-Q1 to drain of the FET (C3). Use a 100- $\mu$ H inductor (L1) with saturation current rating > 175 mA. Example: XPL2010-104ML from coil craft.

#### 9.2.2.2 Input and Output Capacitance

TI recommends a minimum input capacitance C1 of 1  $\mu$ F and output capacitance C<sub>OUT</sub> of 0.1  $\mu$ F.

#### 9.2.2.3 Hold-Up Capacitance

Usually bulk capacitors are placed on the output due to various reasons, such as uninterrupted operation during power interruption or micro-short at the input, hold-up requirements for doing a memory dump before turning of the module and filtering requirements as well. This design considers minimum bulk capacitors requirements for meeting functional status "A" during LV124 E10 test case 2 100-µs input interruption. To achieve functional pass status A, acceptable voltage droop in the output of LM74721-Q1 is based on the UVLO settings of downstream DC/DC converters. For this design, 1-V drop in output voltage for 100 µs is considered and the minimum hold-up capacitance required is calculated by:

$$C_{(HOLD\_UP\_MIN)} = \frac{I_{LOAD\_MAX} \times 100 \mu s}{dV_{OUT}}$$
(3)

Minimum hold-up capacitance required for 1-V drop in 100  $\mu$ s is 500  $\mu$ F. 3 × 220- $\mu$ F electrolytic capacitors are selected.

Also during ISO7637-2 pulse 1 transient event, LM74721-Q1 operates external MOSFET in active clamp mode, allowing reverse current to flow from output to back to the input source. The output hold-up capacitor also ensures output voltage does not swing negative when device is operating VDS clamp mode.

#### 9.2.2.4 MOSFET Selection: Q1

For selecting the blocking MOSFET Q1, important electrical parameters are the maximum continuous drain current ID, the maximum drain-to-source voltage  $VDS_{(MAX)}$ , the maximum drain-to-source voltage  $VGS_{(MAX)}$ , Safe Operating Area (SOA), the maximum source current through body diode and the drain-to-source ON resistance  $R_{DS(ON)}$ .

The maximum continuous drain current (I<sub>D</sub>) rating must exceed the maximum continuous load current.

To reduce the MOSFET conduction losses, MOSFET with the lowest possible  $R_{DS(ON)}$  is preferred, but selecting a MOSFET based on low  $R_{DS(ON)}$  cannot be beneficial always. Higher  $R_{DS(ON)}$  provides increased voltage information to LM74721-Q1 reverse current comparator at a lower reverse current. Reverse current detection is better with increased  $R_{DS(ON)}$ . Choosing a MOSFET with forward voltage drop of less than 50 mV at maximum current is a good starting point.

The maximum drain-to-source voltage,  $VDS_{(MAX)}$ , must be high enough to withstand the highest differential voltage seen in the application. With LM74721-Q1, the maximum differential voltage across the MOSFET is  $V_{CLAMP}$  (maximum) of 43 V. TI recommends a minimum of 60-V VDS rated. This includes all the automotive transient events and any anticipated fault conditions.

During the ISO7637 pulse 1, the maximum VDS seen by the external MOSFET Q1 is VDS<sub>CLAMP (max)</sub> that is 43 V. Use Equation 4 to calculate the peak current during ISO7637-2 pulse 1.

$$I_{ISO PEAK} = (V_{ISO} + V_{OUT} - VDS_{CLAMP(max)}) / R_S$$

(4)



#### Where

- V<sub>ISO</sub> is the negative peak of the ISO7637-2 pulse 1
- V<sub>OUT</sub> is the initial level of the VBATT before ISO pulse is applied
- VDS<sub>CLAMP</sub> is maximum VCLAMP threshold of LM74721-Q1
- $R_S$  is the ISO7637 pulse generator input impedance (10  $\Omega$ )

For ISO7637-2 pulse 1 with amplitude of -100 V, V<sub>OUT</sub> nominal voltage of 13.5 V the peak current seen by MOSFET Q1 comes around 7 A.

The current profile tapers down from 7 A to 0 A from the peak of 7 A as shown in Figure 9-5. The resulting average current ( $I_{ISO_AVG}$ ) can be approximated as one third of the peak current that is around 2.4 A. The VDS clamp operation lasts for about 1 ms (maximum). Selecting a MOSFET with SOA characteristics covering the load line of 43 V which can support drain current greater than ( $I_{ISO_PEAK}$  / 2) for 1 ms is a good starting point. For this particular design example, MOSFET which can support greater than 3.5 A of drain current at 43-V V<sub>DS</sub> on SoA curve is suitable.

Figure 9-2 shows typical SoA characteristics plot highlighting maximum drain current supported by the MOSFET for the duration of 1 ms. MOSFET data sheet SoA curves are typically plotted at ambient temperature, so consider sufficient margin over MOSFET parameters calculated values to ensure safe operation over desired operating temperature range.



Figure 9-2. Typical MOSFET SoA Characteristics

As external MOSFET dissipates ISO7637-2 pulse 1 energy, a special attention must be given while calculating maximum power dissipation and effective temperature rise. Use Equation 5 to calculate an average power dissipation across the MOSFET.

$$P_{D_{AVG}} = VDS_{CLAMP(max)} \times I_{ISO_{AVG}}$$

For given design example, average power dissipation comes around.

Typical ISO7637-2 pulse 1 transient lasts for 2 ms with total time period of 200 ms between two consecutive pulses (duty cycle of 1%). The effective temperature rise due to power dissipation across MOSFET during

(5)

(6)



ISO7637-2 pulse 1 event can be calculated by looking at transient thermal impedance curve in a MOSFET data sheet. Figure 9-3 shows an example of how to estimate transient thermal impedance of a MOSFET for ISO7637-2 pulse 1 event.



Figure 9-3. Typical MOSFET Transient Thermal Impedance

The maximum  $V_{GS}$  LM74721-Q1 can drive is 13.9 V, so a MOSFET with 15-V minimum  $V_{GS}$  rating must be selected.

Based on the design requirements and MOSFET selection criteria BUK7Y4R8-60E, SQJ460AEP, STL130N6F7 are some of the 60-V MOSFET options that can be selected.



#### 9.2.3 Application Curves





## 9.3 What to Do and What Not to Do

Leave the exposed pad (RTN) of the IC floating. Do not connect the exposed pad to the GND plane. Connecting RTN to GND disables the reverse polarity protection feature.



## 10 Power Supply Recommendations

## **10.1 Transient Protection**

When the MOSFET is turned OFF during conditions such as reverse current blocking in the system designs where there is an output C-L-C filter (for EMI filtering) as shown in Figure 10-1, the voltage across  $C_{OUT}$  can swing negative based on the values of  $L_2$ ,  $C_{OUT}$  and the initial reverse current in  $L_2$  before the MOSFET turns OFF. Use a low VF Schottky diode  $D_1$  across  $C_{OUT}$  to GND and place a R-C filter with 100  $\Omega$  and 0.1  $\mu$ F at Vs pin, ensuring the device pins does not exceed the *Absolute Maximum Ratings*.



\* Optional components needed for suppression of transients

#### Figure 10-1. Circuit Implementation with Optional Protection Components for LM74721-Q1



## 11 Layout

## **11.1 Layout Guidelines**

- Connect A, GATE and C pins of LM74721-Q1 close to the MOSFET SOURCE, GATE and DRAIN pins for the ideal diode stage, c.
- Use thick and short traces for source and drain of the MOSFET to minimize resistive losses because the high current path of for this solution is through the MOSFET.
- Have the PowerPAD<sup>™</sup> integrated circuit package (exposed pad) of the MOSFET soldered directly to the top plane for best thermal performance. Other planes, such as the bottom side of the circuit board, can be used to increase heat sinking. Thermal considerations: during the VDS clamp operation, the MOSFET acts as an active clamp with pulse power dissipation.
- Connect the GATE pin of the LM74721-Q1 to the MOSFET GATE with short trace.
- Minimize the loops formed by capacitor across CAP pin and DRAIN of the FET and C3 to GND by placing these capacitors as close as possible. Keep the GND side of the C3 capacitor close to GND pin of LM74721-Q1. Boost converter switching currents flow into LX, CAP, GND pins and C3 (across DRAIN of the FET to GND).
- Place transient suppression components like output Schottky close to C pin of LM74721-Q1.

## 11.2 Layout Example







## 12 Device and Documentation Support

## **12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| LM74721QDRRRQ1   | ACTIVE        | WSON         | DRR                | 12   | 3000           | RoHS & Green    | (6)<br>NIPDAU                 | Level-2-260C-1 YEAR  | -40 to 125   | L74721                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM74721QDRRRQ1 | WSON            | DRR                | 12 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Mar-2023



| *All | dimensions | are | nominal |
|------|------------|-----|---------|
|------|------------|-----|---------|

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM74721QDRRRQ1 | WSON         | DRR             | 12   | 3000 | 367.0       | 367.0      | 35.0        |

# **DRR 12**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DRR0012F

# PACKAGE OUTLINE

## WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# DRR0012F

## **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DRR0012F

## **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated