OPAx320x Precision, 20-MHz, 0.9-pA, Low-Noise, RRIO, CMOS Operational Amplifier With Shutdown

1 Features

- Precision with Zero-Crossover Distortion:
  - Low Offset Voltage: 150 µV (Maximum)
  - Rail-to-Rail I/O
- Low Input Bias Current: 0.9 pA (Maximum)
- Low Noise: 7 nV/√Hz at 10 kHz
- Wide Bandwidth: 20 MHz
- Slew Rate: 10 V/µs
- Quiescent Current: 1.45 mA/Ch
- Single-Supply Voltage Range: 1.8 V to 5.5 V
- OPA320S and OPA2320S:
  - \( I_{Q} \text{ in Shutdown Mode: 0.1 µA} \)
- Unity-Gain Stable
- Small Packages:
  - SOT-23, VSSOP, SON, and SOIC

2 Applications

- High-Z Sensor Signal Conditioning
- Transimpedance Amplifiers
- Test and Measurement Equipment
- Programmable Logic Controllers (PLCs)
- Motor Control Loops
- Communications
- Input/Output ADC/DAC Buffers
- Active Filters

3 Description

The OPA320 (single) and OPA2320 (dual) are a new generation of precision, low-voltage CMOS operational amplifiers optimized for very low noise and wide bandwidth while operating on a low quiescent current of only 1.45 mA.

The OPA320 series is ideal for low-power, single-supply applications. Low-noise (7 nV/√Hz) and high-speed operation also make them well-suited for driving sampling analog-to-digital converters (ADCs). Other applications include signal conditioning and sensor amplification.

The OPA320 features a linear input stage with zero-crossover distortion that delivers excellent common-mode rejection ratio (CMRR) of typically 114 dB over the full input range. The input common mode range extends 100 mV beyond the negative and positive supply rails. The output voltage typically swings within 10 mV of the rails.

In addition, the OPAx320 has a wide supply voltage range from 1.8 V to 5.5 V with excellent PSRR (106 dB) over the entire supply range, making them suitable for precision, low-power applications that run directly from batteries without regulation.

The OPA320 (single version) is available in a 5-pin SOT23 package; the OPA320S shutdown single version is available in an 6-pin SOT23 package. The dual OPA2320 is offered in 8-pin SOIC, VSSOP, and SON packages, and the OPA2320S (dual with shutdown) in a 10-pin VSSOP package.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA320</td>
<td>SOT-23</td>
<td>2.90 mm × 1.60 mm</td>
</tr>
<tr>
<td>OPA320S</td>
<td>SOT-23</td>
<td>2.90 mm × 1.60 mm</td>
</tr>
<tr>
<td>OPA2320</td>
<td>VSSOP</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
<tr>
<td></td>
<td>SOIC</td>
<td>4.90 mm × 3.91 mm</td>
</tr>
<tr>
<td></td>
<td>SON</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
<tr>
<td>OPA2320S</td>
<td>VSSOP</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.
Table of Contents

1 Features ................................................................. 1
2 Applications ........................................................... 1
3 Description .............................................................. 1
4 Revision History ....................................................... 2
5 Pin Configuration and Functions ................................. 4
6 Specifications .......................................................... 6
  6.1 Absolute Maximum Ratings ................................. 6
  6.2 ESD Ratings.......................................................... 6
  6.3 Recommended Operating Conditions ...................... 6
  6.4 Thermal Information: OPA320 and OPA320S ............ 6
  6.5 Thermal Information: OPA2320 ............................. 7
  6.6 Thermal Information: OPA2320S ............................ 7
  6.7 Electrical Characteristics ..................................... 7
  6.8 Typical Characteristics ........................................ 10
7 Detailed Description .................................................. 16
  7.1 Overview ............................................................ 16
  7.2 Functional Block Diagram ..................................... 16
  7.3 Feature Description ............................................. 16
8 Application and Implementation ............................... 22
  8.1 Application Information ........................................ 22
  8.2 Typical Application .............................................. 26
9 Power Supply Recommendations ............................... 28
10 Layout ...................................................................... 28
11 Device and Documentation Support ........................... 29
  11.1 Device Support .................................................... 29
  11.2 Documentation Support ....................................... 30
  11.3 Related Links ..................................................... 30
  11.4 Receiving Notification of Documentation Updates ....... 30
  11.5 Community Resource ......................................... 30
  11.6 Trademarks ....................................................... 30
  11.7 Electrostatic Discharge Caution ............................. 30
  11.8 Glossary .......................................................... 31
12 Mechanical, Packaging, and Orderable Information ...... 31

4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision E (June 2013) to Revision F Page

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ........................................ 1
- Changed package families throughout data sheet: DFN to SON, MSOP to VSSOP, and SO to SOIC ........................................ 1

Changes from Revision D (November 2011) to Revision E Page

- Deleted Ordering Information table ........................................ 1
- Changed Shutdown, $V_{ih}$ and $V_{il}$ parameters in Electrical Characteristics table ........................................ 8
- Added Figure 29 and Figure 30 ........................................... 13
- Added Figure 31 and Figure 32 ........................................... 14

Changes from Revision C (August 2011) to Revision D Page

- Changed status of OPA2320 SO-8 (D) to production data from product preview ........................................ 1

Changes from Revision B (March 2010) to Revision C Page

- Deleted D (SO-8) package pinout drawing from Pin Configurations and Functions ........................................ 4
- Changed names of pins 2 and 6 for DGS (MSOP-10) package ........................................ 5
- Added values to Thermal Information tables, moved to new page, and updated format ........................................ 6
- Added SHDN value to Electrical Characteristics condition line ........................................ 7
- Added new test condition row for Input Bias Current Over Temperature parameter ........................................ 7
- Changed test condition for Phase Margin parameter in Electrical Characteristics ........................................ 8
- Added test condition to Short-Circuit Current parameter in Electrical Characteristics ........................................ 8
5 Pin Configuration and Functions

Pin Functions: OPA320 and OPA320S

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>–IN</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>+IN</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>OUT, VOUT</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>SHDN</td>
<td>—</td>
<td>5</td>
</tr>
<tr>
<td>V–</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>V+</td>
<td>6</td>
<td>5</td>
</tr>
</tbody>
</table>

Pin Functions: OPA2320

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>–IN A</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>+IN A</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>–IN B</td>
<td>6</td>
<td>6</td>
</tr>
<tr>
<td>+IN B</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>OUT A, VOUT A</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>OUT B, VOUT B</td>
<td>7</td>
<td>7</td>
</tr>
<tr>
<td>SHDN A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>SHDN B</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>V–</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>V+</td>
<td>8</td>
<td>8</td>
</tr>
</tbody>
</table>

Copyright © 2010–2016, Texas Instruments Incorporated
Pin Functions: OPA2320S

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>---</td>
</tr>
<tr>
<td>−IN A</td>
<td>2</td>
<td>I Inverting input, channel A</td>
</tr>
<tr>
<td>+IN A</td>
<td>3</td>
<td>I Noninverting input, channel A</td>
</tr>
<tr>
<td>−IN B</td>
<td>8</td>
<td>I Inverting input, channel B</td>
</tr>
<tr>
<td>+IN B</td>
<td>7</td>
<td>I Noninverting input, channel B</td>
</tr>
<tr>
<td>OUT A, VOUT A</td>
<td>1</td>
<td>O Output, channel A</td>
</tr>
<tr>
<td>OUT B, VOUT B</td>
<td>9</td>
<td>O Output, channel B</td>
</tr>
<tr>
<td>SHDN A</td>
<td>5</td>
<td>I Shutdown, active low, channel A</td>
</tr>
<tr>
<td>SHDN B</td>
<td>6</td>
<td>I Shutdown, active low, channel B</td>
</tr>
<tr>
<td>V−</td>
<td>4</td>
<td>— Negative (lowest) power supply</td>
</tr>
<tr>
<td>V+</td>
<td>10</td>
<td>— Positive (highest) power supply</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage</td>
<td>Supply, $V_S = (V+) - (V–)$</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Signal input pin(2)</td>
<td>(V–) – 0.5</td>
<td>(V+) + 0.5</td>
</tr>
<tr>
<td>Current</td>
<td>Signal input pin(2)</td>
<td>–10</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Output short-circuit current(3)</td>
<td>Continuous</td>
<td></td>
</tr>
<tr>
<td>Temperature</td>
<td>Operating range, $T_A$</td>
<td>–40</td>
<td>150</td>
</tr>
<tr>
<td></td>
<td>Junction, $T_J$</td>
<td>150</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Storage, $T_{stg}$</td>
<td>–65</td>
<td>150</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{(ESD)}$ Electrostatic discharge</td>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)</td>
<td>±4000</td>
</tr>
<tr>
<td></td>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)</td>
<td>±1000</td>
</tr>
<tr>
<td></td>
<td>Machine model (MM)</td>
<td>±200</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_S$ Specified voltage</td>
<td>1.8</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$T_A$ Specified temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

6.4 Thermal Information: OPA320 and OPA320S

<table>
<thead>
<tr>
<th>THERMAL METRIC</th>
<th>OPA320</th>
<th>OPA320S</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DBV (SOT-23)</td>
<td>DBV (SOT-23)</td>
</tr>
<tr>
<td>$R_{JUA}$ Junction-to-ambient thermal resistance(1)</td>
<td>219.3</td>
<td>177.5</td>
</tr>
<tr>
<td>$R_{JUC(top)}$ Junction-to-case(top) thermal resistance</td>
<td>107.5</td>
<td>108.9</td>
</tr>
<tr>
<td>$R_{JUB}$ Junction-to-board thermal resistance</td>
<td>57.5</td>
<td>27.4</td>
</tr>
<tr>
<td>$\psi_J$ Junction-to-top characterization parameter</td>
<td>7.4</td>
<td>13.3</td>
</tr>
<tr>
<td>$\psi_{Jl}$ Junction-to-board characterization parameter</td>
<td>56.9</td>
<td>26.9</td>
</tr>
<tr>
<td>$R_{JUC(bot)}$ Junction-to-case(bottom) thermal resistance</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the application report, Semiconductor and IC Package Thermal Metrics.
### 6.5 Thermal Information: OPA2320

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>OPA2320</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>D (SOIC)</td>
<td>DGK (VSSOP)</td>
</tr>
<tr>
<td>8 PINS</td>
<td>8 PINS</td>
<td>8 PINS</td>
</tr>
<tr>
<td>$R_{JA}$ (Junction-to-ambient thermal resistance)</td>
<td>122.6°C/W</td>
<td>174.8°C/W</td>
</tr>
<tr>
<td>$R_{JC(top)}$ (Junction-to-case(top) thermal resistance)</td>
<td>67.1°C/W</td>
<td>43.9°C/W</td>
</tr>
<tr>
<td>$R_{JB}$ (Junction-to-board thermal resistance)</td>
<td>64°C/W</td>
<td>95°C/W</td>
</tr>
<tr>
<td>$\psi_{JT}$ (Junction-to-top characterization parameter)</td>
<td>13.2°C/W</td>
<td>2°C/W</td>
</tr>
<tr>
<td>$\psi_{JB}$ (Junction-to-board characterization parameter)</td>
<td>63.4°C/W</td>
<td>93.5°C/W</td>
</tr>
<tr>
<td>$R_{JC(bot)}$ (Junction-to-case(bottom) thermal resistance)</td>
<td>---</td>
<td>---</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the application report, "Semiconductor and IC Package Thermal Metrics".

### 6.6 Thermal Information: OPA2320S

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>OPA2320S</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DGS (VSSOP)</td>
<td>UNIT</td>
</tr>
<tr>
<td>10 PINS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{JA}$ (Junction-to-ambient thermal resistance)</td>
<td>171.5°C/W</td>
<td></td>
</tr>
<tr>
<td>$R_{JC(top)}$ (Junction-to-case(top) thermal resistance)</td>
<td>43°C/W</td>
<td></td>
</tr>
<tr>
<td>$R_{JB}$ (Junction-to-board thermal resistance)</td>
<td>91.4°C/W</td>
<td></td>
</tr>
<tr>
<td>$\psi_{JT}$ (Junction-to-top characterization parameter)</td>
<td>1.9°C/W</td>
<td></td>
</tr>
<tr>
<td>$\psi_{JB}$ (Junction-to-board characterization parameter)</td>
<td>89.9°C/W</td>
<td></td>
</tr>
<tr>
<td>$R_{JC(bot)}$ (Junction-to-case(bottom) thermal resistance)</td>
<td>---</td>
<td></td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the "Semiconductor and IC Package Thermal Metrics" application report.

### 6.7 Electrical Characteristics

At $V_S = 1.8$ V to 5.5 V or ±0.9 V to ±2.75 V, $T_A = 25°C$, $R_L = 10\, \Omega$ connected to $V_S/2$, $V_{CM} = V_S/2$, $V_{OUT} = V_S/2$, and $SHDN = V_S+$ (unless otherwise noted).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{OS}$</td>
<td>Input offset voltage</td>
<td>40</td>
<td>150</td>
<td>µV</td>
<td></td>
</tr>
<tr>
<td>$dV_{OS}/dT$</td>
<td>Input offset voltage vs temperature</td>
<td>$V_S = 5.5, V$, $T_A = –40°C$ to 125°C</td>
<td>1.5</td>
<td>5</td>
<td>µV/°C</td>
</tr>
<tr>
<td>PSR</td>
<td>Input offset voltage vs power supply</td>
<td>$V_S = 1.8$ V to 5.5 V, $T_A = 25°C$</td>
<td>5</td>
<td>20</td>
<td>µV/V</td>
</tr>
<tr>
<td></td>
<td>Channel separation</td>
<td>1 kHz</td>
<td>130</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>$V_{CM}$</td>
<td>Common-mode voltage</td>
<td>$V_S = 5.5, V$, ($V_–$) – 0.1 V &lt; $V_{CM}$ &lt; ($V_+$) + 0.1 V, $T_A = 25°C$</td>
<td>100</td>
<td>114</td>
<td>V</td>
</tr>
<tr>
<td>CMRR</td>
<td>Common-mode rejection ratio</td>
<td>$V_S = 5.5, V$, ($V_–$) – 0.1 V &lt; $V_{CM}$ &lt; ($V_+$) + 0.1 V, $T_A = –40°C$ to 125°C</td>
<td>96</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>$I_B$</td>
<td>Input bias current</td>
<td>$T_A = 25°C$</td>
<td>±0.2</td>
<td>±0.9</td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_A = –40°C$ to 85°C</td>
<td>±50</td>
<td></td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_A = –40°C$ to 125°C</td>
<td>OPA2320 and OPA2320S</td>
<td>±400</td>
<td></td>
</tr>
<tr>
<td>$I_{OS}$</td>
<td>Input offset current</td>
<td>$T_A = 25°C$</td>
<td>±0.2</td>
<td>±0.9</td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_A = –40°C$ to 85°C</td>
<td>±50</td>
<td></td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_A = –40°C$ to 125°C</td>
<td>OPA2320 and OPA320S</td>
<td>±400</td>
<td></td>
</tr>
</tbody>
</table>
### Electrical Characteristics (continued)

At VS = 1.8 V to 5.5 V or ±0.9 V to ±2.75 V, TA = 25°C, RL = 10 kΩ connected to VS/2, VCM = VS/2, VOUT = VS/2, and SHDN x = VS–. (unless otherwise noted).

#### NOISE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage noise</td>
<td>f = 0.1 Hz to 10 Hz</td>
<td>2.8</td>
<td>μVpp</td>
<td></td>
<td></td>
</tr>
<tr>
<td>en</td>
<td>f = 1 kHz</td>
<td>8.5</td>
<td>nV/√Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ln</td>
<td>f = 10 kHz</td>
<td>7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ln</td>
<td>f = 1 kHz</td>
<td>0.6</td>
<td>fA/√Hz</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### INPUT CAPACITANCE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>Differential</th>
<th>Common mode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>5</td>
<td>pF</td>
</tr>
</tbody>
</table>

|            | 4 | pF |

#### OPEN-LOOP GAIN

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>AOL</td>
<td>Open-loop gain</td>
<td>0.1 V &lt; VO &lt; (V+) – 0.1 V, RL = 10 kΩ, TA = 25°C</td>
<td>114</td>
<td>132</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>0.1 V &lt; VO &lt; (V+) – 0.1 V, RL = 10 kΩ, TA = –40°C to 125°C</td>
<td>100</td>
<td>130</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.2 V &lt; VO &lt; (V+) – 0.2 V, RL = 2 kΩ, TA = 25°C</td>
<td>108</td>
<td>123</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.2 V &lt; VO &lt; (V+) – 0.2 V, RL = 2 kΩ, TA = –40°C to 125°C</td>
<td>96</td>
<td>130</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PM</td>
<td>Phase margin</td>
<td>VS = 5 V, CL = 50 pF</td>
<td>47</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### FREQUENCY RESPONSE, VS = 5 V, CL = 50 pF

| GBP | Gain bandwidth product | Unity gain | 20 | MHz |
| Slew rate | G = ±1 | 10 | V/μs |
| tS | Settling time | to 0.1%, 2-V step, G = +1 | 0.25 | μs |
|        | to 0.01%, 2-V step, G = +1 | 0.32 | |
|        | to 0.0015%, 2-V step, G = +1 | 0.5 | |
| Overload recovery time | VIL × G > VO | 100 | ns |

#### THD+N

| VO | Total harmonic distortion + noise | (2) VO = 4 Vpp, G = 1, f = 10 kHz, RL = 10 kΩ | 0.0005% |
|        | VO = 2 Vpp, G = 1, f = 10 kHz, RL = 600 Ω | 0.0011% |

#### OUTPUT

| VO | Voltage output swing from both rails | 10 | 20 | mV |
| RL = 10 kΩ, TA = 25°C | 25 | 35 |
| RL = 2 kΩ, TA = –40°C to 125°C | 30 | |
| RL = 2 kΩ, TA = –40°C to 125°C | 45 | |

<table>
<thead>
<tr>
<th>ICOH</th>
<th>Short-circuit current</th>
<th>VO = 5.5 V</th>
<th>±65</th>
<th>mA</th>
</tr>
</thead>
<tbody>
<tr>
<td>CiL</td>
<td>Capacitive load drive</td>
<td>See Typical Characteristics</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RO</td>
<td>Open-loop output resistance</td>
<td>IO = 0 mA, f = 1 MHz</td>
<td>90</td>
<td>Ω</td>
</tr>
</tbody>
</table>

#### SHUTDOWN

| IQSD | Quiescent current per amplifier | All amplifiers disabled, SHDN = V– | 0.1 | 0.5 | μA |
|      | OPA2320S only, SHDN A = VS–, SHDN B = VS+ | 1.6 | |
|      | OPA2320S only, SHDN A = VS+, SHDN B = VS– | 1.6 | |
| VILH | High-level input voltage | Amplifier enabled, VS– + 0.7 [(VS+) + | 0.7 × VS+ | 5.5 | V |
| VILH | Low-level input voltage | Amplifier enabled, VS– + 0.3 [(VS+) + | 0.3 × VS+ | 0.7 | V |
| tCN | Amplifier enable time | G = 1, VO = 0.1 × VS/2, full shutdown | 20 | μs |
| tON | Amplifier enable time | OPA2320S only, partial shutdown | 6 | |
| tOFF | Amplifier disable time | G = 1, VO = 0.1 × VS/2 | 3 | μs |
| SHDN pin input bias current (per pin) | VO = 5 V | 0.13 | μA |
|     | VS = 0 V | 0.04 | |

(1) Based on simulation.
(2) Third-order filter; bandwidth = 80 kHz at –3 dB.
(3) Specified by design and characterization; not production tested.
(4) Disable time (tOFF) and enable time (tON) are defined as the time between the 50% point of the signal applied to the SHDN pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.
(5) Full shutdown refers to the dual OPA2320S having both A and B channels disabled (SHDN A = SHDN B = VS–). For partial shutdown, only one SHDN pin is exercised; in this mode, the internal biasing and oscillator remain operational and the enable time is shorter.
Electrical Characteristics (continued)

At $V_S = 1.8$ V to 5.5 V or ±0.9 V to ±2.75 V, $T_A = 25^\circ$C, $R_L = 10$ kΩ connected to $V_S/2$, $V_{CM} = V_S/2$, $V_{OUT} = V_S/2$, and $SHDN_x = V_{S+}$ (unless otherwise noted).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_S$</td>
<td>Specified voltage</td>
<td>1.8</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_O$</td>
<td>Quiescent current per amplifier, OPA320 and OPA320S</td>
<td>1.5</td>
<td>1.75</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_O = 0$ mA, $V_S = 5.5$ V, $T_A = 25^\circ$C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_O = 0$ mA, $V_S = 5.5$ V, $T_A = -40^\circ$C to 125°C</td>
<td></td>
<td>1.85</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_O$</td>
<td>Quiescent current per amplifier, OPA2320 and OPA2320S</td>
<td>1.45</td>
<td>1.6</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_O = 0$ mA, $V_S = 5.5$ V, $T_A = 25^\circ$C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_O = 0$ mA, $V_S = 5.5$ V, $T_A = -40^\circ$C to 125°C</td>
<td></td>
<td>1.7</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Power-on time</td>
<td>$V_+ = 0$ V to 5 V, to 90% $I_O$ level</td>
<td>28</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
</tbody>
</table>
### 6.8 Typical Characteristics

At $T_A = 25^\circ C$, $V_{CM} = V_{OUT} = \text{mid-supply}$, and $R_L = 10 \, \Omega$ (unless otherwise noted).

---

![Offset Voltage Production Distribution](image1)

**Figure 1. Offset Voltage Production Distribution**

![Offset Voltage Drift Distribution](image2)

**Figure 2. Offset Voltage Drift Distribution**

![Offset Voltage vs Common-Mode Voltage](image3)

**Figure 3. Offset Voltage vs Common-Mode Voltage**

![Open-Loop Gain/Phase vs Frequency](image4)

**Figure 4. Open-Loop Gain/Phase vs Frequency**

![Open-Loop Gain vs Temperature](image5)

**Figure 5. Open-Loop Gain vs Temperature**

![Quiescent Current vs Supply Voltage](image6)

**Figure 6. Quiescent Current vs Supply Voltage**
Typical Characteristics (continued)

At $T_A = 25^\circ C$, $V_{CM} = V_{OUT} = \text{mid-supply}$, and $R_L = 10\, \Omega$ (unless otherwise noted).

Figure 7. Input Bias Current vs Supply Voltage

Figure 8. Input Bias Current vs Common-Mode Voltage

Figure 9. Input Bias Current Distribution

Figure 10. Input Bias Current vs Temperature

Figure 11. CMRR and PSRR vs Frequency

Figure 12. CMRR and PSRR vs Temperature
Typical Characteristics (continued)

At $T_A = 25^\circ$C, $V_{CM} = V_{OUT} =$ mid-supply, and $R_L = 10 \Omega$ (unless otherwise noted).

Figure 13. Input Voltage Noise Spectral Density vs Frequency

![Input Voltage Noise Spectral Density vs Frequency](image)

Figure 14. 0.1-Hz to 10-Hz Input Voltage Noise

![0.1-Hz to 10-Hz Input Voltage Noise](image)

Figure 15. Closed-Loop Gain vs Frequency

![Closed-Loop Gain vs Frequency](image)

Figure 16. Closed-Loop Gain vs Frequency

![Closed-Loop Gain vs Frequency](image)

Figure 17. Maximum Output Voltage vs Frequency

![Maximum Output Voltage vs Frequency](image)

Figure 18. Output Voltage Swing vs Output Current (8-Pin VSSOP)

![Output Voltage Swing vs Output Current](image)
Typical Characteristics (continued)

At $T_A = 25°C$, $V_{CM} = V_{OUT} =$ mid-supply, and $R_L = 10 k\Omega$ (unless otherwise noted).

**Figure 19. Open-Loop Output Impedance vs Frequency**

**Figure 20. Small-Signal Overshoot vs Load Capacitance**

**Figure 21. THD+N vs Amplitude**

**Figure 22. THD+N vs Frequency**

**Figure 23. THD+N vs Frequency**

**Figure 24. Channel Separation vs Frequency (for Dual Versions)**
Typical Characteristics (continued)

At $T_A = 25^\circ\text{C}$, $V_{CM} = V_{OUT} = \text{mid-supply}$, and $R_L = 10\,k\Omega$ (unless otherwise noted).

Figure 25. Slew Rate vs Supply Voltage

Figure 26. Small-Signal Step Response

Figure 27. Small-Signal Step Response

Figure 28. Large-Signal Step Response vs Time

Figure 29. Enable Start-Up

Figure 30. Enable Start-Up
Typical Characteristics (continued)

At $T_A = 25^\circ C$, $V_{CM} = V_{OUT} = \text{mid-supply}$, and $R_L = 10 \, \Omega$ (unless otherwise noted).

![Figure 31. Enable Shutdown](image1)

![Figure 32. Enable Shutdown](image2)
7 Detailed Description

7.1 Overview
The OPA320 family of operational amplifiers (op amps) are high-speed, precision amplifiers, perfectly suited to drive 12-, 14-, and 16-bit analog-to-digital converters. Low output impedance with flat frequency characteristics and zero-crossover distortion circuitry enable high linearity over the full input common mode range, achieving true rail-to-rail input from a 1.8-V to 5.5-V single supply.

7.2 Functional Block Diagram

7.3 Feature Description

7.3.1 Operating Voltage
The OPA320 series op amps are unity-gain stable and can operate on a single-supply voltage (1.8 V to 5.5 V), or a split-supply voltage (±0.9 V to ±2.75 V), making them highly versatile and easy to use. The power-supply pins should have local bypass ceramic capacitors (typically 0.001 µF to 0.1 µF). The OPA320 amplifiers are fully specified from 1.8 V to 5.5 V and over the extended temperature range of –40°C to 125°C. Parameters that can exhibit variance with regard to operating voltage or temperature are presented in the Typical Characteristics.
Feature Description (continued)

7.3.2 Input and ESD Protection

The OPA320 incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit input overdrive protection, provided that the current is limited to 10 mA as stated in the Absolute Maximum Ratings. Many input signals are inherently current-limited to less than 10 mA; therefore, a limiting resistor is not required. Figure 33 shows how a series input resistor (R_S) may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value should be kept to the minimum in noise-sensitive applications.

![Figure 33. Input Current Protection](image)

7.3.3 Rail-to-Rail Input

The OPA320 product family features true rail-to-rail input operation, with supply voltages as low as ±0.9 V (1.8 V). The design of the OPA320 amplifiers include an internal charge-pump that powers the amplifier input stage with an internal supply rail at approximately 1.6 V above the external supply (V_{S+}). This internal supply rail allows the single differential input pair to operate and remain very linear over a very wide input common mode range. A unique zero-crossover input topology eliminates the input offset transition region typical of many rail-to-rail, complementary input stage operational amplifiers. This topology allows the OPA320 to provide superior common-mode performance (CMRR > 110 dB, typical) over the entire common-mode input range, which extends 100 mV beyond both power-supply rails. When driving analog-to-digital converters (ADCs), the highly linear V_{CM} range of the OPA320 assures maximum linearity and lowest distortion.

7.3.4 Phase Reversal

The OPA320 op amps are designed to be immune to phase reversal when the input pins exceed the supply voltages, therefore providing further in-system stability and predictability. Figure 34 shows the input voltage exceeding the supply voltage without any phase reversal.

![Figure 34. No Phase Reversal](image)
Feature Description (continued)

7.3.5 Feedback Capacitor Improves Response

For optimum settling time and stability with high-impedance feedback networks, it may be necessary to add a feedback capacitor across the feedback resistor, $R_F$, as shown in Figure 35. This capacitor compensates for the zero created by the feedback network impedance and the OPA320 input capacitance (and any parasitic layout capacitance). The effect becomes more significant with higher impedance networks.

![Figure 35. Feedback Capacitor Improves Dynamic Performance](image)

Where $C_{IN}$ is equal to the OPA320 input capacitance (approximately 9 pF) plus any parasitic layout capacitance.

$R_{IN} \times C_{IN} = R_{F} \times C_{F}$

where

- $C_{IN}$ is equal to the OPA320 input capacitance (sum of differential and common mode) plus the layout capacitance.

The capacitor value can be adjusted until optimum performance is obtained.

7.3.6 EMI Susceptibility and Input Filtering

Operational amplifiers vary in susceptibility to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output may shift from the nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible.

The OPA320 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifiers response to EMI. Both common mode and differential mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 580 MHz (–3 dB), with a roll-off of 20 dB per decade.

7.3.7 Output Impedance

The open-loop output impedance of the OPA320 common-source output stage is approximately 90 Ω. When the op amp is connected with feedback, this value is reduced significantly by the loop gain. For example, with 130 dB (typical) of open-loop gain, the output impedance is reduced in unity-gain to less than 0.03 Ω. For each decade rise in the closed-loop gain, the loop gain is reduced by the same amount, which results in a ten-fold increase in effective output impedance. While the OPA320 output impedance remains very flat over a wide frequency range, at higher frequencies the output impedance rises as the open-loop gain of the op amp drops. However, at these frequencies the output also becomes capacitive as a result of parasitic capacitance. This architecture in turn prevents the output impedance from becoming too high, which can cause stability problems when driving large capacitive loads. As mentioned previously, the OPA320 has excellent capacitive load drive capability for an op amp with its bandwidth.
Feature Description (continued)

7.3.8 Capacitive Load and Stability

The OPA320 is designed to be used in applications where driving a capacitive load is required. As with all op amps, there may be specific instances where the OPA320 can become unstable. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier is stable in operation. An op amp in the unity-gain (1-V/V) buffer configuration and driving a capacitive load exhibits a greater tendency to become unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the OPA320 remains stable with a pure capacitive load up to approximately 1 nF.

The equivalent series resistance (ESR) of some very large capacitors (C_L > 1 µF) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains, as shown in Figure 37. One technique for increasing the capacitive load drive capability of the amplifier operating in unity gain is to insert a small resistor (R_S), typically 10 Ω to 20 Ω, in series with the output, as shown in Figure 36.

This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. A possible problem with this technique is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing. The error contributed by the voltage divider may be insignificant. For instance, with a load resistor, R_L = 10 kΩ and R_S = 20 Ω, the gain error is only about 0.2%. However, when R_L is decreased to 600 Ω, which the OPA320 is able to drive, the error increases to 7.5%.

Figure 36. Improving Capacitive Load Drive

Figure 37. Small-Signal Overshoot vs Capacitive Load (100-mV_p-p Output Step)
Feature Description (continued)

7.3.9 Overload Recovery Time

Overload recovery time is the time it takes the output of the amplifier to come out of saturation and recover to the linear region. Overload recovery is particularly important in applications where small signals must be amplified in the presence of large transients. Figure 38 and Figure 39 show the positive and negative overload recovery times of the OPA320, respectively. In both cases, the time elapsed before the OPA320 comes out of saturation is less than 100 ns. In addition, the symmetry between the positive and negative recovery times allows excellent signal rectification without distortion of the output signal.

7.3.10 Shutdown Function

The SHDN (enable) pin function of the OPAx320S is referenced to the negative supply voltage of the operational amplifier. A logic level high enables the op amp. A valid logic high is defined as voltage [(V+) − 0.1 V], up to (V+), applied to the SHDN pin. A valid logic low is defined as [(V–) + 0.1 V], down to (V–), applied to the enable pin. The maximum allowed voltage applied to SHDN is 5.5 V with respect to the negative supply, independent of the positive supply voltage. This pin must either be connected to a valid high or a low voltage or driven, and not left as an open circuit.

The logic input is a high-impedance CMOS input. Dual op amp versions are independently controlled and quad op amp versions are controlled in pairs with logic inputs. For battery-operated applications, this feature may be used to greatly reduce the average current and extend battery life. The enable time is 10 µs for full shutdown of all channels; disable time is 3 µs. When disabled, the output assumes a high-impedance state. This architecture allows the OPAx320S to be operated as a gated amplifier (or to have the device output multiplexed onto a common analog output bus). Shutdown time (t\text{OFF}) depends on loading conditions and increases with increased load resistance. To ensure shutdown (disable) within a specific shutdown time, the specified 10-kΩ load to mid-supply (V\text{S}/2) is required. If using the OPAx320S without a load, the resulting turn-off time is significantly increased.

7.3.11 Leadless SON Package

The OPA320 series uses the SON style package (also known as SON), which is a QFN with contacts on only two sides of the package bottom. This leadless package maximizes printed circuit board (PCB) space and offers enhanced thermal and electrical characteristics through an exposed pad. One of the primary advantages of the SON package is its low height (0.8 mm).

SON packages are physically small, have a smaller routing area, improved thermal performance, reduced electrical parasitics, and a pinout scheme that is consistent with other commonly-used packages (such as SOIC and VSSOP). Additionally, the absence of external leads eliminates bent-lead issues.

The SON package can easily be mounted using standard PCB assembly techniques. See Application Report, \textit{QFN/SON PCB Attachment} (SLUA271) and Application Report, \textit{Quad Flatpack No-Lead Logic Packages} (SCBA017), both available for download at \url{www.ti.com}. 

Submit Documentation Feedback  
Copyright © 2010–2016, Texas Instruments Incorporated  
Product Folder Links: OPA320 OPA2320 OPA320S OPA2320S
Feature Description (continued)

![Image]

NOTE

The exposed leadframe die pad on the bottom of the SON package should be connected to the most negative potential (V–).

7.4 Device Functional Modes

The OPA320 family of operational amplifiers are operational when power-supply voltages between 1.8 V to 5.5 V are applied. Devices with an S suffix have a shutdown capability. For a detailed description of the shutdown function, see Shutdown Function.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

The OPA320 family offers outstanding DC and AC performance. These devices operate up to a 5.5-V power supply and offer ultra-low input bias current and 20-MHz bandwidth. These features make the OPA320 family a robust operational amplifier for both battery-powered and industrial applications.

8.1.1 Transimpedance Amplifier

Wide gain bandwidth, low-input bias current, low input voltage, and current noise make the OPA320 an ideal wideband photodiode transimpedance amplifier. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency.

The key elements to a transimpedance design, as shown in Figure 40, are the expected diode capacitance (C_D), which should include the parasitic input common mode and differential-mode input capacitance (4 pF + 5 pF for the OPA320); the desired transimpedance gain (R_F); and the gain-bandwidth (GBW) for the OPA320 (20 MHz). With these three variables set, the feedback capacitor value (C_F) can be set to control the frequency response. C_F includes the stray capacitance of R_F, which is 0.2 pF for a typical surface-mount resistor.

\[
C_F^{(1)} < 1 \text{pF}
\]

To achieve a maximally-flat, second-order Butterworth frequency response, the feedback pole should be set as shown in Equation 2.

\[
\frac{1}{2\pi R_F C_F} = \sqrt{\frac{\text{GBW}}{4\pi R_F C_D}}
\]  

(2)

Bandwidth is calculated by Equation 3.

\[
f_{-3dB} = \sqrt{\frac{\text{GBW}}{2\pi R_F C_D}} \quad (\text{Hz})
\]

(3)

For even higher transimpedance bandwidth, consider the high-speed CMOS OPA380 (90-MHz GBW), OPA354 (100-MHz GBW), OPA300 (180-MHz GBW), OPA355 (200-MHz GBW), or OPA656/57 (400-MHz GBW).

---

(1) C_F is optional to prevent gain peaking. It includes the stray capacitance of R_F.
Application Information (continued)

For single-supply applications, the +IN input can be biased with a positive dc voltage to allow the output to reach true zero when the photodiode is not exposed to any light, and respond without the added delay that results from coming out of the negative rail; this configuration is shown in Figure 41. This bias voltage also appears across the photodiode, providing a reverse bias for faster operation.

\[ C_F < 1 \text{pF} \]

---

Figure 41. Single-Supply Transimpedance Amplifier

(1) \( C_F \) is optional to prevent gain peaking. It includes the stray capacitance of \( R_F \).

---

8.1.2 Optimizing the Transimpedance Circuit

To achieve the best performance, components should be selected according to the following guidelines:

1. For lowest noise, select \( R_F \) to create the total required gain. Using a lower value for \( R_F \) and adding gain after the transimpedance amplifier generally produces poorer noise performance. The noise produced by \( R_F \) increases with the square-root of \( R_F \), whereas the signal increases linearly. Therefore, signal-to-noise ratio improves when all the required gain is placed in the transimpedance stage.

2. Minimize photodiode capacitance and stray capacitance at the summing junction (inverting input). This capacitance causes the voltage noise of the op amp to be amplified (increasing amplification at high frequency). Using a low-noise voltage source to reverse-bias a photodiode can significantly reduce its capacitance. Smaller photodiodes have lower capacitance. Use optics to concentrate light on a small photodiode.

3. Noise increases with increased bandwidth. Limit the circuit bandwidth to only that required. Use a capacitor across the \( R_F \) to limit bandwidth, even if not required for stability.

4. Circuit board leakage can degrade the performance of an otherwise well-designed amplifier. Clean the circuit board carefully. A circuit board guard trace that encircles the summing junction and is driven at the same voltage can help control leakage.

For additional information, refer to the Application Bulletins *Noise Analysis of FET Transimpedance Amplifiers* (SBOA060), and *Noise Analysis for High-Speed Op Amps* (SBOA066), available for download at www.ti.com.
Application Information (continued)

8.1.3 High-Impedance Sensor Interface

Many sensors have high source impedances that may range up to 10 MΩ, or even higher. The output signal of sensors often must be amplified or otherwise conditioned by means of an amplifier. The input bias current of this amplifier can load the sensor output and cause a voltage drop across the source resistance, as shown in Figure 42, where \( V_{IN} = V_S - I_{BIAS} \times R_S \). The last term, \( I_{BIAS} \times R_S \), shows the voltage drop across \( R_S \). To prevent errors introduced to the system as a result of this voltage, an op amp with very low input bias current must be used with high impedance sensors. This low current keeps the error contribution by \( I_{BIAS} \times R_S \) less than the input voltage noise of the amplifier, so that it does not become the dominant noise factor. The OPA320 series of op amps feature very low input bias current (typically 200 fA), and are therefore ideal choices for such applications.

Figure 42. Noise as a Result of \( I_{BIAS} \)

8.1.4 Driving ADC’S

The OPA320 series op amps are well-suited for driving sampling analog-to-digital converters (ADC's) with sampling speeds up to 1 MSPS. The zero-crossover distortion input stage topology allows the OPA320 to drive ADC's without degradation of differential linearity and THD.

The OPA320 can be used to buffer the ADC switched input capacitance and resulting charge injection while providing signal gain. Figure 44 shows the OPA320 configured to drive the ADS8326.

Figure 43. Two Op Amp Instrumentation Amplifier With Improved High-Frequency Common-Mode Rejection
(1) Suggested value; may require adjustment based on specific application.

(2) Single-supply applications lose a small number of ADC codes near ground as a result of op amp output swing limitation. If a negative power supply is available, this simple circuit creates a −0.3-V supply to allow output swing to true ground potential.

Figure 44. Driving the ADS8326

8.1.5 Active Filter

The OPA320 is well-suited for active filter applications that require a wide bandwidth, fast slew rate, low-noise, single-supply operational amplifier. Figure 45 shows a 500-kHz, second-order, low-pass filter using the multiple-feedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is −40 dB/dec. The Butterworth response is ideal for applications requiring predictable gain characteristics, such as the anti-aliasing filter used in front of an ADC.

One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of these options:

1. Adding an inverting amplifier;
2. Adding an additional second-order MFB stage; or
3. Using a noninverting filter topology, such as the Sallen-Key (shown in Figure 46).

MFB and Sallen-Key, low-pass and high-pass filter synthesis is quickly accomplished using TI’s FilterPro™ program. This software is available as a free download at www.ti.com.
8.2 Typical Application

8.2.1 Design Requirements

- Gain = 1 V/V
- Low-pass cutoff frequency = 50 kHz
- -40-db/dec filter response
- Maintain less than 3-dB gain peaking in the gain versus frequency response
### Typical Application (continued)

#### 8.2.2 Detailed Design Procedure

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in. Use Equation 4 to calculate the voltage transfer function.

\[
\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1 R_3 C_2 C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4 ) + 1/R_3 R_4 C_2 C_5}
\]

(4)

This circuit produces a signal inversion. For this circuit, the gain at DC and the lowpass cutoff frequency are calculated by Equation 5.

\[
\text{Gain} = \frac{R_4}{R_1}
\]

\[
f_c = \frac{1}{2\pi \sqrt{(1/R_3 R_4 C_2 C_5)}}
\]

(5)

Software tools are readily available to simplify filter design. WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH® Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI’s vendor partners.

Available as a web-based tool from the WEBENCH Design Center, WEBENCH Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.

#### 8.2.3 Application Curve

![Figure 48. OPA320 Second-Order, 50-kHz, Low-Pass Filter](image-url)
9 Power Supply Recommendations

The OPA320 family is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply from –40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

CAUTION
Supply voltages larger than 6 V can permanently damage the device; see the Absolute Maximum Ratings.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see Layout.

10 Layout

10.1 Layout Guidelines

The OPA320 is a wideband amplifier. To realize the full operational performance of the device, good high-frequency PCB layout practices are required. The bypass capacitors must be connected between each supply pin and ground as close to the device as possible. The bypass capacitor traces should be designed for minimum inductance.

10.2 Layout Example

Figure 49. Layout Example

Copyright © 2016, Texas Instruments Incorporated
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

11.1.1.1 **TINA-TI™ (Free Software Download)**

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI™ is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

**NOTE**

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

11.1.1.2 **DIP Adapter EVM**

The DIP Adapter EVM tool provides an easy, low-cost way to prototype small surface mount ICs. The evaluation tool these TI packages: D or U (8-pin SOIC), PW (8-pin TSSOP), DGK (8-pin VSSOP), DBV (6-pin SOT-23, 5-pin SOT23, and 3-pin SOT-23), DCK (6-pin SC-70 and 5-pin SC-70), and DRL (6-pin SOT-563). The DIP Adapter EVM may also be used with terminal strips or may be wired directly to existing circuits.

11.1.1.3 **Universal Op Amp EVM**

The Universal Op Amp EVM is a series of general-purpose, blank circuit boards that simplify prototyping circuits for a variety of IC package types. The evaluation module board design allows many different circuits to be constructed easily and quickly. Five models are offered, with each model intended for a specific package type. PDIP, SOIC, VSSOP, TSSOP and SOT-23 packages are all supported.

**NOTE**

These boards are unpopulated, so users must provide their own ICs. TI recommends requesting several op amp device samples when ordering the Universal Op Amp EVM.

11.1.1.4 **TI Precision Designs**


11.1.1.5 **WEBENCH® Filter Designer**

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.
11.2 Documentation Support

11.2.1 Related Documentation

The following documents are relevant to using the OPAx320 and OPAx320S, and recommended for reference. All are available for download at www.ti.com (unless otherwise noted):

- OPA320, OPA320S, OPA2320, OPA2320S EMI Immunity Performance (SBOZ017)
- Software Pacemaker Detection Design Guide (TIDUB75)
- TIDA-00378 Schematic and Block Diagram (TIDRJ21)
- PM2.5/PM10 Particle Sensor Analog Front-End for Air Quality Monitoring Design (TIDUB65)
- QFN/SON PCB Attachment (SLUA271)
- Quad Flatpack No-Lead Logic Packages (SCBA017)
- Compensate Transimpedance Amplifiers Intuitively (SBOA055)
- Noise Analysis of FET Transimpedance Amplifiers (SBOA060)
- Noise Analysis for High-Speed Op Amps (SBOA066)

11.3 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA320</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>OPA2320</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>OPA320S</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>OPA2320S</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.5 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community.** Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.6 Trademarks

FilterPro, TINA-TI, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners.

11.7 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
11.8 Glossary

SLYZ022 — *TI Glossary.*
   This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/ Ball material (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2320AID</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>O2320A</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2320AIDGKR</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>Call TI</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>OCLQ</td>
</tr>
<tr>
<td>OPA2320AIDGKT</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>Call TI</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>OCLQ</td>
</tr>
<tr>
<td>OPA2320AIDR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>O2320A</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2320AIDRGR</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRG</td>
<td>8</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>OCMQ</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2320AIDRGT</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRG</td>
<td>8</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>OCMQ</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2320SAIDGSR</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>OPAI</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2320SAIDGST</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>OPAI</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA320AIDBVR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>RAC</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA320AIDBVT</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>RAC</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA320SAIDBVR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>6</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>RAE</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA320SAIDBVT</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>6</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>RAE</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF OPA2320, OPA320:**

- Automotive: OPA2320-Q1, OPA320-Q1

**NOTE:** Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
TAPE AND REEL INFORMATION

REEL DIMENSIONS

- **Reel Diameter**
- **Reel Width (W1)**
- **A0** Dimension designed to accommodate the component width
- **B0** Dimension designed to accommodate the component length
- **K0** Dimension designed to accommodate the component thickness
- **W** Overall width of the carrier tape
- **P1** Pitch between successive cavity centers

TAPE DIMENSIONS

- **K0**
- **P1**
- **B0**
- **W**

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Pocket Quadrants**
- **Sprocket Holes**
- **User Direction of Feed**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2320AIDGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2320AIDGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2320AIDGKT</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2320AIDGKT</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>177.8</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2320AIDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2320AIDRGR</td>
<td>SON</td>
<td>DRG</td>
<td>8</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>OPA2320AIDRGT</td>
<td>SON</td>
<td>DRG</td>
<td>8</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>OPA2320SAIDGSR</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2320SAIDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA320AIDBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>179.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>OPA320AIDBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>180.0</td>
<td>8.4</td>
<td>3.15</td>
<td>3.1</td>
<td>1.55</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>OPA320AIDBVTT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>179.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>OPA320AIDBVTT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>180.0</td>
<td>8.4</td>
<td>3.15</td>
<td>3.1</td>
<td>1.55</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>OPA320SAIDBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>6</td>
<td>3000</td>
<td>180.0</td>
<td>8.4</td>
<td>3.15</td>
<td>3.1</td>
<td>1.55</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>OPA320SAIDBVTT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>6</td>
<td>250</td>
<td>180.0</td>
<td>8.4</td>
<td>3.15</td>
<td>3.1</td>
<td>1.55</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
</tbody>
</table>
## TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2320AIDGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
</tr>
<tr>
<td>OPA2320AIDGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>346.0</td>
<td>346.0</td>
<td>29.0</td>
</tr>
<tr>
<td>OPA2320AIDGKT</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
</tr>
<tr>
<td>OPA2320AIDGKT</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>202.0</td>
<td>201.0</td>
<td>28.0</td>
</tr>
<tr>
<td>OPA2320AIDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2320AIDRGR</td>
<td>SON</td>
<td>DRG</td>
<td>8</td>
<td>3000</td>
<td>356.0</td>
<td>356.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2320AIDRGT</td>
<td>SON</td>
<td>DRG</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2320SAIDGSR</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>2500</td>
<td>356.0</td>
<td>356.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2320SAIDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA320AIDBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>213.0</td>
<td>191.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA320AIDBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA320AIDBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>213.0</td>
<td>191.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA320AIDBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA320SAIDBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>6</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA320SAIDBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>6</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
# TUBE

*T - Tube height

*W - Tube width

*B - Alignment groove width

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Name</th>
<th>Package Type</th>
<th>Pins</th>
<th>SPQ</th>
<th>L (mm)</th>
<th>W (mm)</th>
<th>T (µm)</th>
<th>B (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2320AID</td>
<td>D</td>
<td>SOIC</td>
<td>8</td>
<td>75</td>
<td>506.6</td>
<td>3940</td>
<td>4.32</td>
<td></td>
</tr>
</tbody>
</table>
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.

4. This dimension does not include interlead flash.

5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads 1, 2, 3 may be wider than leads 4, 5, 6 for package orientation.
5. Reference JEDEC MO-178.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
DGK (S-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.30 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7524 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
DRG (S-PWSON-N8)  PLASTIC SMALL OUTLINE NO-LEAD

Pin 1 Index Area
Top and Bottom

0.2 B Nominal Lead Frame
Seating Plane

0.05
0.00
Seating Height

Exposed Thermal Die Pad

NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. SON (Small Outline No-Lead) package configuration.
\( \Delta \) The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
E. JEDEC MO-229 package registration pending.

4205379/C 12/10
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated