OPAx365-Q1 50-MHz Low-Distortion High-CMRR Rail-to-Rail I/O, Single-Supply Operational Amplifiers

1 Features

• Qualified for Automotive Applications
• AEC-Q100 Qualified with the Following Results:
  – Device Temperature Grade 1: −40°C to 125°C
  – Ambient Operating Temperature Range
  – Device HBM ESD Classification Level H2
  – Device CDM ESD Classification Level C3B
• OPA2365-Q1 Functional Safety-Capable:
  – Documentation Available to Aid Functional Safety System Design
• Gain Bandwidth: 50 MHz
• Zero-Crossover Distortion Topology
  – Excellent THD+N: 0.0004%
  – CMRR: 100 dB (Minimum)
  – Rail-to-Rail Input and Output
  – Input 100 mV Beyond Supply Rail
• Low Noise: 4.5 nV/√Hz at 100 kHz
• Slew Rate: 25 V/μs
• Fast Settling: 0.3 μs to 0.01%
• Precision
  – Low Offset: 100 μV
  – Low Input Bias Current: 0.2 pA
• 2.2-V to 5.5-V Operation

2 Applications

• Automotive
• ADAS
• HEV/EV and Powertrain
• Body and Lighting
• Blind Spot Detection
• Engine Control Units
• DC-DC Converters
• Short to Mid Range Radars
• Collision Warning
• Industrial
• Heads Up Display

3 Description

The OPA365-Q1 zero-crossover family, rail-to-rail, high-performance, CMOS operational amplifiers are optimized for very low voltage, single-supply applications. Rail-to-rail input/output, low noise (4.5 nV/√Hz) and high speed operation (50-MHz gain bandwidth) make these devices ideal for driving sampling data converters (such as the ADS7822-Q1 or the ADS1115-Q1), specifically in short to mid-range radar applications. The OPA356-Q1 family of operational amplifiers are also well-suited for HEV/EV and Powertrain applications in DC-DC converters and as transmission control in engine control units.

Special features include an excellent common-mode rejection ratio (CMRR), no input stage crossover distortion, high input impedance, and rail-to-rail input and output swing. The input common-mode range includes both the negative and positive supplies. The output voltage swing is within 10 mV of the rails.

The OPA365-Q1 (single version) is available in the 5-pin SOT-23 package. The OPA2365-Q1 (dual version) is available in the 8-pin SOIC package. All versions are specified for operation from −40°C to 125°C. Single and dual versions have identical specifications for maximum design flexibility.

Device Information (1)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2365-Q1</td>
<td>SOIC (8)</td>
<td>4.90 mm × 3.91 mm</td>
</tr>
<tr>
<td>OPA365-Q1</td>
<td>SOT-23 (5)</td>
<td>2.90 mm × 1.60 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Fast-Settling Peak Detector

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
Table of Contents

1 Features ................................................................. 1
2 Applications ............................................................ 1
3 Description .............................................................. 1
4 Revision History ....................................................... 2
5 Pin Configuration and Functions ................................. 3
6 Specifications .......................................................... 4
   6.1 Absolute Maximum Ratings ................................. 4
   6.2 ESD Ratings ....................................................... 4
   6.3 Recommended Operating Conditions ..................... 4
   6.4 Thermal Information ........................................... 4
   6.5 Electrical Characteristics .................................... 5
   6.6 Typical Characteristics ....................................... 7
7 Detailed Description .................................................. 11
   7.1 Overview .......................................................... 11
   7.2 Functional Block Diagram ................................... 11
   7.3 Feature Description ............................................ 12

8 Application and Implementation ............................... 14
   8.1 Application Information ....................................... 14
   8.2 Typical Application ............................................ 18
9 Power Supply Recommendations .............................. 20
10 Layout ................................................................. 21
   10.1 Layout Guidelines ............................................ 21
   10.2 Layout Example ............................................... 21
11 Device and Documentation Support ............................. 22
   11.1 Documentation Support ...................................... 22
   11.2 Support Resources ............................................ 22
   11.3 Trademarks ..................................................... 22
   11.4 Electrostatic Discharge Caution ......................... 22
   11.5 Glossary ....................................................... 22
12 Mechanical, Packaging, and Orderable Information .......... 22

4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision D (December 2015) to Revision E (November 2020) Page
• Updated the numbering format for tables, figures, and cross-references throughout the document ............... 1
• Added Functional Safety-Capable - Documentation information to the Features section ............................... 1
• Updated Related Documentation section ........................................................................................................... 22

Changes from Revision C (April 2012) to Revision D (December 2015) Page
• Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ........................................... 1

Changes from Revision B (January 2012) to Revision C (April 2012) Page
• Added another row with V_OS for OPA2365-Q1 only ........................................................................................ 5
• Changed I_Q upper limit to 5.3 from 5.5 ........................................ 5
5 Pin Configuration and Functions

Figure 5-1. DBV Package 5-Pin SOT-23 Top View

Figure 5-2. D Package 8-Pin SOIC Top View

Table 5-1. Pin Functions

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>PIN NUMBER</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>+IN</td>
<td>3</td>
<td>I</td>
<td>Noninverting input</td>
</tr>
<tr>
<td>–IN</td>
<td>4</td>
<td>I</td>
<td>Inverting input</td>
</tr>
<tr>
<td>+IN A</td>
<td>3</td>
<td>I</td>
<td>Noninverting input</td>
</tr>
<tr>
<td>–IN A</td>
<td>2</td>
<td>I</td>
<td>Inverting input</td>
</tr>
<tr>
<td>+IN B</td>
<td>5</td>
<td>I</td>
<td>Noninverting input</td>
</tr>
<tr>
<td>–IN B</td>
<td>6</td>
<td>I</td>
<td>Inverting input</td>
</tr>
<tr>
<td>V+</td>
<td>8</td>
<td>I</td>
<td>Positive (highest) supply</td>
</tr>
<tr>
<td>V–</td>
<td>4</td>
<td>I</td>
<td>Negative (lowest) supply</td>
</tr>
<tr>
<td>VOUT</td>
<td>1</td>
<td>O</td>
<td>Output</td>
</tr>
<tr>
<td>VOUT A</td>
<td>1</td>
<td>O</td>
<td>Output</td>
</tr>
<tr>
<td>VOUT B</td>
<td>7</td>
<td>O</td>
<td>Output</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{CC} ) Supply voltage</td>
<td>5.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_i ) Signal input terminals, voltage(2)</td>
<td>( (V^-) - 0.5 )</td>
<td>( (V^+) + 0.5 )</td>
<td>V</td>
</tr>
<tr>
<td>( I_i ) Signal input terminals, current(2)</td>
<td>-10</td>
<td>10</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{OSC} ) Output short-circuit duration(3)</td>
<td>Continuous</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{OP} ) Operating temperature</td>
<td>-40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>( T_J ) Junction temperature</td>
<td></td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>( T_{stg} ) Storage temperature</td>
<td>-65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{(ESD)} ) Electrostatic discharge</td>
<td>Human-body model (HBM), per AEC Q100-002(1)</td>
<td>±2000</td>
</tr>
<tr>
<td></td>
<td>Charged-device model (CDM), per AEC Q100-011</td>
<td>±750</td>
</tr>
</tbody>
</table>

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_S ) Supply voltage ( V^- ) to ( V^+ )</td>
<td>2.2</td>
<td>3.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>( T_A ) Operating free-air temperature</td>
<td>-40</td>
<td>25</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>Parameter</th>
<th>OPA2365-Q1</th>
<th>OPA365-Q1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>D (SOIC)</td>
<td>DBV (SOT-23)</td>
</tr>
<tr>
<td></td>
<td>8 PINS</td>
<td>5 PINS</td>
</tr>
<tr>
<td>( R_{\theta JA} ) Junction-to-ambient thermal resistance</td>
<td>115.5</td>
<td>208.8</td>
</tr>
<tr>
<td>( R_{\theta JC(top)} ) Junction-to-case (top) thermal resistance</td>
<td>60.1</td>
<td>123.7</td>
</tr>
<tr>
<td>( R_{\theta JB} ) Junction-to-board thermal resistance</td>
<td>56.9</td>
<td>54.6</td>
</tr>
<tr>
<td>( \psi_{JT} ) Junction-to-top characterization parameter</td>
<td>9.5</td>
<td>37.2</td>
</tr>
<tr>
<td>( \psi_{JB} ) Junction-to-board characterization parameter</td>
<td>56.3</td>
<td>36.3</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
6.5 Electrical Characteristics

\(V_S = 2.2 \text{ V to } 5.5 \text{ V, } R_L = 10 \text{ kΩ connected to } V_S/2, V_{CM} = V_S/2, \text{ and } V_{OUT} = V_S/2\) (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>(T_A)</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>OFFSET VOLTAGE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{OS}) Input offset voltage</td>
<td></td>
<td>25°C</td>
<td>100</td>
<td>200</td>
<td>µV</td>
<td></td>
</tr>
<tr>
<td>(V_{OS}) Input offset voltage</td>
<td></td>
<td>25°C</td>
<td>100</td>
<td>230</td>
<td>µV</td>
<td></td>
</tr>
<tr>
<td>(dV_{OS}/dT) Input offset voltage drift</td>
<td></td>
<td>Full range</td>
<td></td>
<td>1</td>
<td>µV/°C</td>
<td></td>
</tr>
<tr>
<td>PSRR Input offset voltage vs power supply</td>
<td>(V_S = 2.2 \text{ V to } 5.5 \text{ V})</td>
<td>Full range</td>
<td>10</td>
<td>100</td>
<td>µV/V</td>
<td></td>
</tr>
<tr>
<td>Channel separation, DC</td>
<td></td>
<td>25°C</td>
<td>0.2</td>
<td></td>
<td></td>
<td>µV/V</td>
</tr>
</tbody>
</table>

| INPUT BIAS CURRENT              |                 |         |     |     |     |      |
| input bias current              |                 | 25°C    | ±0.2 | ±10 | pA  |      |
| input offset current            |                 | 25°C    | ±0.2 | ±10 | pA  |      |

| NOISE                            |                 |         |     |     |     |      |
| input voltage noise              |                 | 25°C    | 5   |   |     | µVPp |
| input voltage noise density      |                 | 25°C    | 4.5 |     | nV/√Hz |      |
| input current noise density      |                 | 25°C    | 4   |     | fA/√Hz |      |

| INPUT VOLTAGE RANGE              |                 |         |     |     |     |      |
| common-mode voltage              |                 | 25°C    | (V-) – 0.1 | (V+) + 0.1 | V |      |
| CMRR Common-mode rejection ratio | \(V_S = 2.2 \text{ V to } 5.5 \text{ V}\) | Full range | 100 | 120 | dB |      |

| INPUT CAPACITANCE                |                 |         |     |     |     |      |
| differential                     |                 | 25°C    | 6   |     |     | pF   |
| common-mode                     |                 | 25°C    | 2   |     |     | pF   |

| OPEN-LOOP GAIN                   |                 |         |     |     |     |      |
| open-loop voltage gain           | \(R_L = 10 \text{ kΩ, } 100 \text{ mV < } V_O < (V-) – 100 \text{ mV}\) | Full range | 100 | 120 | | dB |
| open-loop voltage gain           | \(R_L = 600 \Omega, 200 \text{ mV < } V_O < (V+) – 200 \text{ mV}\) | 25°C | 100 | 120 | | |
| open-loop voltage gain           | \(R_L = 600 \Omega, 200 \text{ mV < } V_O < (V+) – 200 \text{ mV}\) | Full range | 94 |     | | |

| FREQUENCY RESPONSE              |                 |         |     |     |     |      |
| gain-bandwidth product           |                 | 25°C    | 50  |     |     | MHz  |
| slew rate                       |                 | 25°C    | 25  |     |     | V/µs |
| settling time                   |                 | 25°C    | 200 |     |     | ns   |
| overload recovery time           |                 | 25°C    | < 0.1 |   |     | µs   |
| total harmonic distortion + noise | \(V_S = 5 \text{ V, } R_L = 600 \Omega, V_O = 4 \text{ VPP, } G = 1, f = 1 \text{ kHz}\) | 25°C | 0.0004% | | |

| OUTPUT                           |                 |         |     |     |     |      |
| voltage output swing from rail   | \(R_L = 10 \text{ kΩ, } V_S = 5.5 \text{ V}\) | Full range | 10 | 20 | mV | |
| short-circuit current            |                 | 25°C    | ±65 |   |     | mA  |
| capacitive load drive            |                 | 25°C    |     |     |     | Ω   |
| open-loop output impedance       |                 | 25°C    | 30  |     |     |   |

| POWER SUPPLY                     |                 |         |     |     |     |      |
| specified voltage                |                 | 25°C    | 2.2 | 5.5 | V |      |
| quiescent current per amplifier  |                 | 25°C    | 4.6 | 5   | mA |      |
| full range                       |                 |         |     |     |     | 5.3  |
$V_S = 2.2 \text{ V to 5.5 V, } R_L = 10 \text{ k}\Omega \text{ connected to } V_S/2, \ V_{CM} = V_S/2, \text{ and } V_{OUT} = V_S/2$ (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>$T_A (1)$</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>TEMPERATURE RANGE</td>
<td>Specified</td>
<td>25°C</td>
<td>40</td>
<td>125</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>$\theta_JA$</td>
<td>Thermal resistance SOT23-5</td>
<td>25°C</td>
<td>200</td>
<td>°C/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SOT-8</td>
<td>25°C</td>
<td>200</td>
<td></td>
<td></td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) Full range $T_A = -40°C$ to 125°C
(2) Third-order filter, bandwidth 80 kHz at −3 dB.
(3) For OPA2365-Q1 only
6.6 Typical Characteristics

$T_A = 25^\circ C$, $V_S = 5$ V, $C_L = 0$ pF (unless otherwise noted)

Figure 6-1. Open-Loop Gain and Phase vs Frequency

Figure 6-2. Power Supply and Common Mode Rejection Ratio vs Frequency

Figure 6-3. Offset Voltage Production Distribution

Figure 6-4. Offset Voltage Drift Production Distribution

Figure 6-5. Input Bias Current vs Temperature

Figure 6-6. Input Bias Current vs Common Mode Voltage
6.6 Typical Characteristics (continued)

T<sub>A</sub> = 25°C, V<sub>S</sub> = 5 V, C<sub>L</sub> = 0 pF (unless otherwise noted)

---

Figure 6-7. OPA365-Q1 Output Voltage vs Output Current

Figure 6-8. OPA2365-Q1 Output Voltage Swing vs Output Current

Figure 6-9. Short-Circuit Current vs Temperature

Figure 6-10. Quiescent Current vs Supply Voltage

Figure 6-11. Quiescent Current vs Temperature

Figure 6-12. 0.1-Hz to 10-Hz Input Voltage Noise
6.6 Typical Characteristics (continued)

\( T_A = 25^\circ C, V_S = 5 \text{ V}, C_L = 0 \text{ pF} \) (unless otherwise noted)

![THD+N vs Frequency](image)

\( \text{THD+N (%)} \\
0.01 \\
0.001 \\
0.0001 \\
10k \\
1k \\
100 \\
10 \\
1 \\
10k \\
1k \\
100 \\
10 \\
1

**Figure 6-13. Total Harmonic Distortion + Noise vs Frequency**

![Voltage Noise Spectral Density](image)

\( \text{Voltage Noise (nV/}\sqrt{\text{Hz}}) \\
1k \\
100 \\
10 \\
1 \\
10k \\
1k \\
100 \\
10 \\
1

**Figure 6-14. Input Voltage Noise Spectral Density**

![Overshoot vs Capacitive Load](image)

\( \text{Overshoot (%)} \\
60 \\
50 \\
40 \\
30 \\
20 \\
10 \\
0 \\
0 \\
1k \\
100 \\
1 \\
G = +1 \\
G = −1 \\
G = +10 \\
G = −10

**Figure 6-15. Overshoot vs Capacitive Load**

![Small-Signal Step Response](image)

\( \text{Output Voltage (50mV/div)} \\
\text{Time (50ns/div)} \\
G = 1 \\
R_L = 10k\Omega \\
V_S = ±2.5

**Figure 6-16. Small-Signal Step Response**

![Small-Signal Step Response](image)

\( \text{Output Voltage (50mV/div)} \\
\text{Time (250ns/div)} \\
G = 1 \\
R_L = 600\Omega \\
V_S = ±2.5

**Figure 6-17. Large-Signal Step Response**

![Small-Signal Step Response](image)

\( \text{Output Voltage (50mV/div)} \\
\text{Time (50ns/div)} \\
G = 1 \\
R_L = 600\Omega \\
V_S = ±2.5

**Figure 6-18. Small-Signal Step Response**
6.6 Typical Characteristics (continued)

\( T_A = 25^\circ C, V_S = 5 \text{ V}, C_L = 0 \text{ pF} \) (unless otherwise noted)

![Output Voltage vs Time Graph](image)

**Figure 6-19. Large-Signal Step Response**
7 Detailed Description
7.1 Overview

The OPAx365-Q1 zero-crossover family of rail-to-rail, high-performance, CMOS operational amplifiers are optimized for very low voltage, single-supply applications. Their rail-to-rail input and output, low-noise (4.5 nV/√Hz), and high-speed operation (50-MHz gain bandwidth) make these devices ideal for driving sampling analog-to-digital converters (ADCs). Applications include audio, signal conditioning, and sensor amplification. The high-gain bandwidth of 50 MHz makes this family suited for amplifying low signal levels and high frequency such as radar signal processing.

7.2 Functional Block Diagram
7.3 Feature Description

7.3.1 Operating Characteristics

The OPA365-Q1 amplifier parameters are fully specified from 2.2 V to 5.5 V. Many of the specifications apply from −40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in Section 6.6.

7.3.2 Basic Amplifier Configurations

As with other single-supply operational amplifiers, the OPA365-Q1 may be operated with either a single supply or dual supplies (see Figure 7-1). A typical dual-supply connection is shown in Figure 7-1, which is accompanied by a single-supply connection. The OPA365-Q1 device is configured as a basic inverting amplifier with a gain of −10 V/V. The dual-supply connection has an output voltage centered on zero, while the single-supply connection has an output centered on the common-mode voltage $V_{\text{CM}}$. For the circuit shown, this voltage is 1.5 V, but may be any value within the common-mode input voltage range. The OPA365-Q1 $V_{\text{CM}}$ range extends 100 mV beyond the power-supply rails.

![Figure 7-1. Basic Circuit Connections](image)

Figure 7-1 shows a single-supply, electret microphone application where $V_{\text{CM}}$ is provided by a resistive divider. The divider also provides the bias voltage for the electret element.

![Figure 7-2. Microphone Preamplifier](image)
7.3.3 Input and ESD Protection

The OPA365-Q1 device incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, provided that the current is limited to 10 mA as stated in the Section 6.1. Figure 7-3 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to the minimum in noise-sensitive applications.

![Figure 7-3. Input Current Protection](image)

7.3.4 Rail-to-Rail Input

The OPA365-Q1 product family features true rail-to-rail input operation, with supply voltages as low as ±1.1 V (2.2 V). A unique zero-crossover input topology eliminates the input offset transition region typical of many rail-to-rail, complementary stage operational amplifiers. This topology also allows the OPA365-Q1 device to provide superior common-mode performance over the entire input range, which extends 100 mV beyond both power-supply rails, as shown in Figure 7-4. When driving ADCs, the highly linear VCM range of the OPA365-Q1 device assures that the operational amplifier/ADC system linearity performance is not compromised.

![Figure 7-4. OPA365-Q1 Has Linear Offset Over the Entire Common-Mode Range](image)

7.4 Device Functional Modes

The OPAx365-Q1 family of devices is powered on when the supply is connected. The device can be operated as a single-supply operational amplifier or a dual-supply amplifier depending on the application.
8 Application and Implementation

Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
8.1.1 Capacitive Loads

The OPA365-Q1 device may be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPA365-Q1 device can become unstable, leading to oscillation. The particular operational amplifier circuit configuration, layout, gain and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. An operational amplifier in the unity-gain (1 V/V) buffer configuration and driving a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases.

When operating in the unity-gain configuration, the OPA365-Q1 device remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ($C_L > 1 \mu F$) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See Figure 6-15.

One technique for increasing the capacitive load drive capability of the amplifier operating in unity gain is to insert a small resistor, typically 10 Ω to 20 Ω, in series with the output; see Figure 8-1. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. A possible problem with this technique is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing. The error contributed by the voltage divider may be insignificant. For instance, with a load resistance, $R_L = 10 \, \text{k}\Omega$, and $R_S = 20 \, \Omega$, the gain error is only about 0.2%. However, when $R_L$ is decreased to 600 Ω, which the OPA365-Q1 device is able to drive, the error increases to 7.5%.

![Figure 8-1. Improving Capacitive Load Drive](image-url)
8.1.2 Achieving an Output Level of Zero Volts (0 V)

Certain single-supply applications require the operational amplifier output to swing from 0 V to a positive full-scale voltage and have high accuracy. An example is an operational amplifier employed to drive a single-supply ADC having an input range from 0 V to 5 V. Rail-to-rail output amplifiers with very light output loading may achieve an output level within millivolts of 0 V (or +\(V_{S}\) at the high end), but not 0 V. Furthermore, the deviation from 0 V only becomes greater as the load current required increases. This increased deviation is a result of limitations of the CMOS output stage.

When a pulldown resistor is connected from the amplifier output to a negative voltage source, the OPA365-Q1 can achieve an output level of 0 V, and even a few millivolts below 0 V. Below this limit, nonlinearity and limiting conditions become evident. Figure 8-2 illustrates a circuit using this technique.

![Figure 8-2. Swing-to-Ground](image)

A pulldown current of approximately 500 \(\mu\text{A}\) is required when OPA365-Q1 is connected as a unity-gain buffer. A practical termination voltage \((V_{\text{NEG}})\) is −5 V, but other convenient negative voltages also may be used. The pulldown resistor \(R_L\) is calculated from \(R_L = \left[\frac{(V_O - V_{\text{NEG}})}{(500 \ \mu\text{A})}\right]\). Using a minimum output voltage \((V_O)\) of 0 V, \(R_L = \left[\frac{0 \text{ V} - (-5\text{ V})}{(500 \ \mu\text{A})}\right] = 10 \text{ k}\Omega\). Keep in mind that lower termination voltages result in smaller pulldown resistors that load the output during positive output voltage excursions.

This technique does not work with all operational amplifiers, and should only be applied to operational amplifiers, such as the OPA365-Q1, that have been specifically designed to operate in this manner. Also, operating the OPA365-Q1 output at 0 V changes the output stage operating conditions, resulting in somewhat lower open-loop gain and bandwidth. Keep these precautions in mind when driving a capacitive load because these conditions can affect circuit transient response and stability.

8.1.3 Active Filtering

The OPA365-Q1 device is well-suited for active filter applications requiring a wide bandwidth, fast slew rate, low-noise, and single-supply operational amplifier. Figure 8-3 shows a 500 kHz, 2nd-order, low-pass filter utilizing the multiple-feedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is −40 dB/dec. The Butterworth response is ideal for applications requiring predictable gain characteristics such as the anti-aliasing filter used ahead of an ADC.
One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of these options:
1. adding an inverting amplifier;
2. adding an additional 2nd-order MFB stage;
3. using a noninverting filter topology such as the Sallen-Key (shown in Figure 8-4).

MFB and Sallen-Key, low-pass and high-pass filter synthesis is quickly accomplished using TI's FilterPro program. This software is available as a free download at www.ti.com.

8.1.4 Driving an ADS7822-Q1 Analog-to-Digital Converter

The OPAx365-Q1 operational amplifiers are optimized for driving medium to high speed sampling A/D converters. The OPAx365-Q1 op amps buffer the A/D's input capacitance and resulting charge injection while providing signal gain. Figure 8-5 shows the OPAx365-Q1 in a basic noninverting configuration driving the ADS7822-Q1. The ADS7822-Q1 is a 12-bit, micro-power sampling converter in the MSOP-8 package. When used with the low-power, miniature packages of the OPAx365-Q1, the combination is ideal for space-limited, low power applications. In this configuration, an RC network at the A/D's input can be used to filter charge injection.
8.1.5 Driving ADS1115-Q1 Analog-to-Digital Converter

Some applications such as multi-channels mid range radar need selection between channels. OPA2365-Q1 combined with ADS1115-Q1 fit very well for 2 channels radar selection. The circuit in Figure 8-6 shows the same band pass filter but the components can be modified for different desired band pass.

The DAS1115-Q1 inputs are set as differential, the inputs accept up to ±2 V. The OPA2365-Q1 flat gain is 100 so the input signal peak is 20 mV.
8.2 Typical Application
8.2.1 Fast Settling Peak Detector

Some applications require peak signal measurement. High unity gain bandwidth, wide supply voltage range, rail-to-rail input and output, and very low input bias current make the OPA2365-Q1 device very suitable for a peak detector circuit.

8.2.1.1 Design Requirements

Use the following design parameters for this application:
• Supply voltage: 2.2 V to 5 V
• Input signal: 0 V to 4.5 V
• Input signal frequency: 0 MHz to 1 MHz

8.2.1.2 Detailed Design Procedure

The circuit in Figure 8-7 detects the peak of an input signal and generates a DC output equal to the peak level $V_{OUT} = V_{INpeak}$. The capacitor $C_1$ is charged through the SD1 diode and limiting resistor $R_1$. The only discharging path for $C_1$ is the OPA2365-Q1 very high input impedance. This allows the peak detection of low frequency and low-duty cycle signal.

8.2.1.3 Application Curves

Figure 8-8. Supply Voltage 2.2 V, Peak Signal 1 V
Figure 8-9. Supply Voltage 5 V Peak Signal 4.5 V
8.2.2 Bandpass Filter 1.5 kHz to 160 kHz and 40-db Flat Gain

Figure 8-10. Bandpass Filter 1.5 kHz to 160 kHz and 40-db Flat Gain Schematic

8.2.2.1 Design Requirements

Use the following design parameters for this application:
• Supply voltage: 2.2 V to 5 V
• Input signal: 0 V to 25 mV
• Input signal frequency: 0 MHz to 1 MHz

8.2.2.2 Detailed Design Procedure

Some applications need bandpass filter—that is, radar or audio signal precessing. The cross over frequencies and flat gain can be adjusted by changing the resistors and capacitors value according to applications.

The circuit is designed for 5-V supply and 20-mV input signal. With a flat gain of 100 dB or 40 dB, the peak output signal is 2 V. The reference signal is at half way of 5 V, which is 2.5 V.

The transfer function or gain

\[
\frac{V_{\text{out}}}{V_{\text{in}}} = \frac{R_2C_1S}{(1+R_1C_1S)(1+R_2C_2S)}
\]

(1)

A zero at

\[
\frac{1}{2\pi R_2C_1} = 14.2 \text{ Hz}
\]

(2)

A pole at

\[
\frac{1}{2\pi R_1C_1} = 1.54 \text{ KHz}
\]

(3)

A pole at

\[
\frac{1}{2\pi R_2C_2} = 156 \text{ KHz}
\]

(4)

Flat Gain of 100 or 40 dB between 1.54 kHz and 156 kHz

(5)

20 dB/decade below 1.54 KHz

(6)

–20 dB/decade above 156 kHz

(7)

Bandpass between 1.54 kHz and 156 kHz

(8)
8.2.2.3 Application Curves

Figure 8-11. Gain is –3 dB Below the Flat Gain at 1.5 kHz

Figure 8-12. Gain is –3 dB Above the Flat Gain at 160 kHz

9 Power Supply Recommendations

The OPAx365-Q1 family of devices is specified for operation from 2.2 V to 5.5 V (±1.1 V to ±2.75 V); many specifications apply from –40°C to 125°C. The Section 6.6 presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

CAUTION

Supply voltages larger than 7 V can permanently damage the device (see Section 6.1).

Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, see Section 10.1.
10 Layout

10.1 Layout Guidelines

The OPA365-Q1 is a wideband amplifier. To realize the full operational performance of the device, good high-frequency printed-circuit-board (PCB) layout practices are required. Low-loss 0.1-µF bypass capacitors must be connected between each supply pin and ground as close to the device as possible. The bypass capacitor traces should be designed for minimum inductance.

10.2 Layout Example

![Layout Example Diagram]

Figure 10-1. Layout Recommendation
11 Device and Documentation Support

11.1 Documentation Support

11.1.1 Related Documentation

Texas Instruments, ADS1258 16-Channel, 24-Bit Analog-to-Digital Converter data sheet

11.2 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

11.3 Trademarks

TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

11.4 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/ Ball material (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2365AQDRQ1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>O2365Q</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA365AQDBVRQ1</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>OTNQ</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF OPA2365-Q1, OPA365-Q1:

• Catalog: OPA2365, OPA365

• Enhanced Product: OPA365-EP

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications
**TAPE AND REEL INFORMATION**

**REEL DIMENSIONS**

- **Reel Width (W1)**
- **Dimension designed to accommodate the component width**
- **Dimension designed to accommodate the component thickness**
- **Overall width of the carrier tape**
- **Pitch between successive cavity centers**

**TAPE DIMENSIONS**

- **A0**
- **B0**
- **K0**
- **W**

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

- **Pocket Quadrants**
- **Sprocket Holes**
- **User Direction of Feed**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2365AQDRQ1</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA365AQDBVRQ1</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>179.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
</tbody>
</table>
### Tape and Reel Box Dimensions

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2365AQDRQ1</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>356.0</td>
<td>356.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA365AQDBVRQ1</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>200.0</td>
<td>183.0</td>
<td>25.0</td>
</tr>
</tbody>
</table>
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
5. Support pin may differ or may not be present.
NOTEs: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated