









**OPA391, OPA2391, OPA4391** SBOS925D – DECEMBER 2020 – REVISED APRIL 2024

# OPAx391 Precision, Ultra-Low I<sub>Q</sub>, Low Offset Voltage, e-trim™ Operational Amplifiers

#### 1 Features

Low I<sub>O</sub>: 24µA

Gain bandwidth product: 1MHz

Low input bias current: 10fA

Low offset voltage: ±45µV (maximum)

Low drift: ±1.2µV/°C

Low supply voltage operation: 1.7V to 5.5V

• Input common mode range ±100mV beyond rail

Fast slew rate: 1V/us

· High load capacitance drive

· High output current drive: 60mA

Rail-to-rail output

· EMI and RFI filtered inputs

Small package options: SC-70, DSBGA

# 2 Applications

- Portable electronics
- Flow transmitter
- Blood glucose monitor
- Process analytics (pH, gas, force, humidity)
- Temperature transmitter
- Pressure transmitter
- Medical sensor patches
- Building automation
- · Wearable fitness and activity monitor
- Gas detector
- Analog security camera

# 3 Description

The OPA391, OPA2391, and OPA4391 (OPAx391) devices feature a unique combination of high bandwidth (1MHz) along with very-low quiescent current (24 $\mu$ A) in high-precision amplifiers. These features combined with rail-to-rail input and output make these devices an exceptional choice in highgain, low-power applications. Ultra-low input bias current of 10fA, only 45 $\mu$ V of offset (maximum), and 1.2 $\mu$ V/°C of drift over temperature help maintain high precision in ratiometric and amperometric sensor front ends that have demanding low-power requirements.

The OPAx391 use Texas Instruments' proprietary e-trim™ operational amplifier technology, enabling a unique combination of ultra-low offset and low input offset drift without the need for any input switching or auto-zero techniques. The CMOS-based technology platform also features a modern, robust output stage design that is tolerant of high output capacitance, alleviating stability problems that are common in typical low-power amplifiers.

### **Device Information**

| PART NUMBER | CHANNEL COUNT | PACKAGE <sup>(1)</sup>         |
|-------------|---------------|--------------------------------|
| OPA391      | Single        | DBV (SOT-23, 5) <sup>(2)</sup> |
| OPAS91      |               | DCK (SC70, 5)                  |
|             |               | D (SOIC, 8) <sup>(2)</sup>     |
| OPA2391     | Dual          | DGK (VSSOP, 8)(2)              |
|             |               | YBJ (DSBGA, 9)                 |
| OPA4391     | Quad          | PW (TSSOP, 14)                 |

- (1) For more information, see Section 10.
- (2) Preview information (not Production Data).



High Input Impedance, Low Offset Buffer



**OPA391 Offset Voltage** 



# **Table of Contents**

| 1 Features1                                   | 6.3 Feature Description                             | 19         |
|-----------------------------------------------|-----------------------------------------------------|------------|
| 2 Applications 1                              | 6.4 Device Functional Modes                         | 20         |
| 3 Description1                                | 7 Application and Implementation                    | 21         |
| 4 Pin Configuration and Functions2            | 7.1 Application Information                         | <b>2</b> 1 |
| 5 Specifications5                             | 7.2 Typical Applications                            | 21         |
| 5.1 Absolute Maximum Ratings5                 | 7.3 Power Supply Recommendations                    |            |
| 5.2 ESD Ratings5                              | 7.4 Layout                                          |            |
| 5.3 Recommended Operating Conditions5         | 8 Device and Documentation Support                  |            |
| 5.4 Thermal Information: OPA3916              | 8.1 Device Support                                  |            |
| 5.5 Thermal Information: OPA23916             | 8.2 Documentation Support                           |            |
| 5.6 Thermal Information: OPA43916             | 8.3 Receiving Notification of Documentation Updates | 26         |
| 5.7 Electrical Characteristics: OPA391DCK and | 8.4 Support Resources                               | 26         |
| OPA2391YBJ7                                   | 8.5 Trademarks                                      | 26         |
| 5.8 Electrical Characteristics: OPA4391PW9    | 8.6 Electrostatic Discharge Caution                 | 27         |
| 5.9 Typical Characteristics11                 | 8.7 Glossary                                        | 27         |
| 6 Detailed Description18                      | 9 Revision History                                  |            |
| 6.1 Overview                                  | 10 Mechanical, Packaging, and Orderable             |            |
| 6.2 Functional Block Diagram18                | Information                                         | 27         |
|                                               |                                                     |            |

# 4 Pin Configuration and Functions



Figure 4-1. OPA391: DBV Package (Preview), 5-Pin SOT-23 (Top View)



Figure 4-2. OPA391: DCK Package, 5-Pin SC-70 (Top View)

Table 4-1. Pin Functions: OPA391

|         | PIN          |            |        |                                 |
|---------|--------------|------------|--------|---------------------------------|
| NAME    | N            | 0.         | TYPE   | DESCRIPTION                     |
| INAIVIE | DBV (SOT-23) | DCK (SC70) |        |                                 |
| -IN     | 4            | 3          | Input  | Inverting input                 |
| +IN     | 3            | 1          | Input  | Noninverting input              |
| OUT     | 1            | 4          | Output | Output                          |
| V-      | 2            | 2          | Power  | Negative (lowest) power supply  |
| V+      | 5            | 5          | Power  | Positive (highest) power supply |





Figure 4-3. OPA2391: D Package (Preview), 8-pin SOIC and DGK Package (Preview), 8-Pin VSSOP (Top View)



Figure 4-4. OPA2391: YBJ Package, 9-Pin DSBGA (Top View)

Table 4-2. Pin Functions: OPA2391

| PIN   |                          |             |            |                                             |
|-------|--------------------------|-------------|------------|---------------------------------------------|
|       | N                        | 0.          | TYPE       | DESCRIPTION                                 |
| NAME  | D (SOIC),<br>DGK (VSSOP) | YBJ (DSBGA) | ] <u>-</u> |                                             |
| EN    | _                        | B2          | Input      | Enable pin. High = both amplifiers enabled. |
| –IN A | 2                        | B1          | Input      | Inverting input, channel A                  |
| +IN A | 3                        | C1          | Input      | Noninverting input, channel A               |
| –IN B | 6                        | B3          | Input      | Inverting input, channel B                  |
| +IN B | 5                        | C3          | Input      | Noninverting input, channel B               |
| OUT A | 1                        | A1          | Output     | Output, channel A                           |
| OUT B | 7                        | A3          | Output     | Output, channel B                           |
| V-    | 4                        | C2          | Power      | Negative (lowest) power supply              |
| V+    | 8                        | A2          | Power      | Positive (highest) power supply             |





Figure 4-5. OPA4391: PW Package, 14-Pin TSSOP (Top View)

Table 4-3. Pin Functions: OPA4391

|       | PIN | TYPE   | DESCRIPTION                     |
|-------|-----|--------|---------------------------------|
| NAME  | NO. | IIPE   | DESCRIPTION                     |
| –IN A | 2   | Input  | Inverting input, channel A      |
| +IN A | 3   | Input  | Noninverting input, channel A   |
| –IN B | 6   | Input  | Inverting input, channel B      |
| +IN B | 5   | Input  | Noninverting input, channel B   |
| –IN C | 9   | Input  | Inverting input, channel C      |
| +IN C | 10  | Input  | Noninverting input, channel C   |
| –IN D | 13  | Input  | Inverting input, channel D      |
| +IN D | 12  | Input  | Noninverting input, channel D   |
| OUT A | 1   | Output | Output, channel A               |
| OUT B | 7   | Output | Output, channel B               |
| OUT C | 8   | Output | Output, channel C               |
| OUT D | 14  | Output | Output, channel D               |
| V-    | 11  | Power  | Negative (lowest) power supply  |
| V+    | 4   | Power  | Positive (highest) power supply |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  | 3 1 3 (                             | ,             | MIN         | MAX               | UNIT |  |
|------------------|-------------------------------------|---------------|-------------|-------------------|------|--|
| V                | Supply voltage V = (V+) (V)         | Single-supply |             | 6                 | V    |  |
| Vs               | Supply voltage, $V_S = (V+) - (V-)$ | Dual-supply   |             | ±3                | V    |  |
|                  | Input voltage, all pins             | Common-mode   | (V-) - 0.5  | (V+) + 0.5        | V    |  |
|                  | input voltage, all pills            | Differential  |             | (V+) - (V-) + 0.5 | V    |  |
|                  | Input current, all pins             | ·             |             | ±10               | mA   |  |
|                  | Output short circuit <sup>(2)</sup> |               | Continuous  | Continuous        |      |  |
| T <sub>A</sub>   | Operating temperature               |               | <b>–</b> 55 | 150               | °C   |  |
| T <sub>J</sub>   | Junction temperature                |               | <b>–</b> 55 | 150               | °C   |  |
| T <sub>stg</sub> | Storage temperature                 |               | -65         | 150               | °C   |  |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                                                                   |                                                                       | VALUE | UNIT     |  |  |
|--------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|-------|----------|--|--|
| OPA391             | DPA391 and OPA2391                                                |                                                                       |       |          |  |  |
| \/                 | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |                                                                       |       | V        |  |  |
| V <sub>(ESD)</sub> | Liectiostatic discharge                                           | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | <b>V</b> |  |  |
| OPA439             | 1                                                                 |                                                                       | ·     |          |  |  |
| V                  | Electrostatic discharge                                           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±1000 | V        |  |  |
| V <sub>(ESD)</sub> | Liectiostatic discharge                                           | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V        |  |  |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                            |                                 | MIN   | NOM MAX | UNIT |  |
|-----------------|----------------------------|---------------------------------|-------|---------|------|--|
| Supply voltage, |                            | Single-supply                   | 1.7   | 5.5     | 5.5  |  |
| Vs              | $V_{S} = (V+) - (V-)$      | Dual-supply                     | ±0.85 | ±2.75   | v    |  |
|                 | Differential input voltage |                                 | -0.5  | 0.5     | V    |  |
| т               | Specified temperature      | OPA391DCK, OPA2391YBJ           | -40   | 125     | °C   |  |
| T <sub>A</sub>  | Specified temperature      | OPA2391D, OPA2391DGK, OPA4391PW | -40   | 85      |      |  |

<sup>(2)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 5.4 Thermal Information: OPA391

|                        |                                              | OPA391      |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DCK (SC-70) | UNIT |
|                        |                                              | 5 PINS      |      |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance       | 214         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 115         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 58          | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 29          | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 58          | °C/W |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 5.5 Thermal Information: OPA2391

|                       |                                              | OPA      | OPA2391     |      |  |
|-----------------------|----------------------------------------------|----------|-------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | YBJ (DSBGA) | UNIT |  |
|                       |                                              | 8 PINS   | 9 PINS      |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 132.8    | 110.7       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 72.7     | 0.7         | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 76.3     | 32.1        | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 22.6     | 0.3         | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 75.6     | 32.1        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 5.6 Thermal Information: OPA4391

|                       |                                              | OPA4391    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC(1)                            | PW (TSSOP) | UNIT |
|                       |                                              | 14 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 109.6      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 27.4       | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 56.1       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.5        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 54.9       | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.



## 5.7 Electrical Characteristics: OPA391DCK and OPA2391YBJ

at  $V_S$  = 1.7 V to 5.5 V,  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$ , and  $V_{CM}$  =  $V_S$  / 2 (unless otherwise noted)

| F                    | PARAMETER                    | TES                                                        | T CONDITIONS                                         | MIN           | TYP      | MAX           | UNIT               |
|----------------------|------------------------------|------------------------------------------------------------|------------------------------------------------------|---------------|----------|---------------|--------------------|
| OFFSET               | VOLTAGE                      |                                                            |                                                      |               |          |               |                    |
|                      |                              | V <sub>S</sub> = 5.0 V                                     |                                                      |               | ±10      | ±45           |                    |
|                      |                              | $V_{CM} = (V+) - 0.3 \text{ V}, V_{S} =$                   | 5.0 V                                                |               | ±60      | ±750          |                    |
| Vos                  | Input offset voltage         | 04 > 04 > 4                                                |                                                      |               | ±15      | ±80           | μV                 |
|                      |                              | $V_{CM} = (V-) - 0.1 V$                                    | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C^{(1)}$ |               |          | ±600          |                    |
| d\/ /dT              | Input offset voltage         | $T_A = 0$ °C to $85$ °C <sup>(1)</sup>                     | -                                                    |               | ±1       | ±5            | \//°C              |
| dV <sub>OS</sub> /dT | drift                        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(1)}$ |                                                      |               | ±1.2     | ±6            | μV/°C              |
| PSRR                 | Power supply rejection ratio | V <sub>CM</sub> = (V–) – 0.1 V                             |                                                      |               |          | 40            | μV/V               |
| INPUT BI             | IAS CURRENT                  | 1                                                          |                                                      |               |          | ·             |                    |
|                      |                              | $T_A = 25^{\circ}C^{(1)}$                                  |                                                      |               | ±0.01    | 0.8           |                    |
|                      | In much him a normana        | $T_A = 0$ °C to $85$ °C <sup>(1)</sup>                     |                                                      |               |          | 5             | ^                  |
| I <sub>B</sub>       | Input bias current           | T - 40°C to 1405°C(1)                                      | OPA391DCK                                            |               |          | 30            | pA                 |
|                      |                              | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(1)}$ | OPA2391YBJ                                           |               |          | 35            |                    |
|                      |                              | $T_A = 25^{\circ}C^{(1)}$                                  | -                                                    |               | ±0.01    | 0.8           |                    |
| Ios                  | Input offset current         | $T_A = 0$ °C to 85°C <sup>(1)</sup>                        |                                                      |               |          | 5             | pА                 |
|                      |                              | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(1)}$ |                                                      |               |          | 30            | ī                  |
| NOISE                |                              |                                                            |                                                      |               |          |               |                    |
|                      | Input voltage noise          | f = 0.1 Hz to 10 Hz, V <sub>CM</sub> =                     | - (\/_)                                              |               | 0.91     |               | μV <sub>RMS</sub>  |
|                      | input voltage noise          | 7 - 0.1112 to 10112, V <sub>CM</sub> -                     | - (V-)                                               |               | 6.0      |               | $\mu V_{PP}$       |
|                      |                              | f = 10 Hz                                                  |                                                      |               | 130      |               |                    |
| e <sub>n</sub>       | Input voltage noise density  | f = 1 kHz                                                  |                                                      |               | 60       |               | nV/√ <del>Hz</del> |
|                      | ,                            | f = 10 kHz                                                 |                                                      |               | 55       |               |                    |
| i <sub>n</sub>       | Input current noise density  | f = 1 kHz                                                  |                                                      |               | 30       |               | fA/√Hz             |
| INPUT V              | OLTAGE                       |                                                            |                                                      | -             |          | '             |                    |
| V <sub>CM</sub>      | Common-mode voltage          | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(1)}$ |                                                      | (V-) -<br>0.1 |          | (V+) +<br>0.1 | V                  |
|                      |                              | (V−) − 0.1 V ≤ V <sub>CM</sub> ≤                           | OPA391DCK                                            | 89            | 100      |               |                    |
|                      |                              | (V+) – 1.5 V                                               | OPA2391YBJ                                           |               | 100      |               |                    |
| CMRR                 | Common-mode rejection ratio  | (V−) − 0.1 V ≤ V <sub>CM</sub> ≤                           |                                                      | 100           | 121      |               | dB                 |
|                      | rejection ratio              | $(V+) - 1.5 \text{ V}, \text{ V}_S = 5.5 \text{ V}$        | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C^{(1)}$ | 90            | 100      |               |                    |
|                      |                              | $(V+) - 0.6 \ V \le V_{CM} \le (V+)$                       | + 0.1 V                                              |               | 69       |               |                    |
| INPUT IN             | IPEDANCE                     | •                                                          |                                                      |               |          | '             |                    |
| Z <sub>id</sub>      | Differential input impedance |                                                            |                                                      |               | 0.1    1 |               | GΩ    pF           |
| Z <sub>ic</sub>      | Common-mode input impedance  |                                                            |                                                      |               | 1    1   |               | TΩ    pF           |



# 5.7 Electrical Characteristics: OPA391DCK and OPA2391YBJ (continued)

at  $V_S$  = 1.7 V to 5.5 V,  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$ , and  $V_{CM}$  =  $V_S$  / 2 (unless otherwise noted)

|                  | PARAMETER                                      | TES                                            | T CONDITIONS                                                                                       | MIN           | TYP   | MAX           | UNIT |
|------------------|------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|-------|---------------|------|
| OPEN-            | LOOP GAIN                                      |                                                |                                                                                                    |               |       |               |      |
|                  |                                                | V - 5 5 V                                      | (V-) + 0.1 V < V <sub>O</sub> < (V+) - 0.1 V,<br>V <sub>CM</sub> = (V-) -100 mV                    | 100           | 121   |               |      |
| ٨                | Open-loop voltage                              | V <sub>S</sub> = 5.5 V                         | $(V-) + 0.45 V < V_O < (V+) - 0.45 V,$<br>$V_{CM} = (V-) -100 \text{ mV}, R_L = 2 \text{ k}\Omega$ | 100           | 121   |               | dB   |
| A <sub>OL</sub>  | gain                                           | V - 1 7 V                                      | (V-) + 0.1 V < V <sub>O</sub> < (V+) - 0.1 V,<br>V <sub>CM</sub> = (V+) - 1.5 V                    | 90            | 113   |               | uБ   |
|                  | V <sub>S</sub> = 1.7 V                         |                                                | $(V-) + 0.45 V < V_O < (V+) - 0.45 V,$<br>$V_{CM} = (V+) - 1.5 V, R_L = 2 k\Omega$                 | 90            | 107   |               |      |
| FREQU            | IENCY RESPONSE                                 |                                                |                                                                                                    |               | ,     |               |      |
|                  |                                                |                                                | I <sub>OUT</sub> = 0 μA                                                                            |               | 450   |               | kHz  |
| UGB              | Unity-gain bandwidth                           | G = 1                                          | $I_{OUT} = 0 \mu A, R_L = 50 k\Omega$                                                              |               | 0.85  |               | MHz  |
|                  | bandwidan                                      |                                                | I <sub>OUT</sub> = 100 μA                                                                          |               | 0.75  |               |      |
| GBW              | Gain-bandwidth product                         |                                                |                                                                                                    |               | 1     |               | MHz  |
| SR               | Slew rate                                      | G = -1, 4-V step                               |                                                                                                    |               | 1     |               | V/µs |
| t <sub>S</sub>   | Settling time                                  | To 0.1%, V <sub>S</sub> = 5.5 V, G = 1         | , 1-V step                                                                                         |               | 8     |               | μs   |
| t <sub>OR</sub>  | Overload recovery time                         | $V_{IN} \times G = V_{S}$                      |                                                                                                    |               | 15    |               | μs   |
| OUTPU            | T                                              |                                                |                                                                                                    |               |       |               |      |
|                  |                                                | No load                                        |                                                                                                    |               |       | 3             |      |
|                  |                                                |                                                |                                                                                                    |               |       | 10            |      |
| Vo               | Voltage output swing from rail                 | R <sub>L</sub> = 2 kΩ                          | $R_L = 2 k\Omega$                                                                                  |               |       |               | mV   |
|                  | Swing iron rail                                | T 4000 to 140500(1)                            | OPA391DCK                                                                                          |               |       | 10            |      |
|                  |                                                | $T_A = -40$ °C to +125°C <sup>(1)</sup>        | OPA2391YBJ                                                                                         |               |       | 12            |      |
| I <sub>sc</sub>  | Short-circuit current                          | V <sub>S</sub> = 5.5 V                         |                                                                                                    | 45            | 60    |               | mA   |
| Z <sub>O</sub>   | Open-loop output impedance                     | f = 1 MHz, no load                             |                                                                                                    |               | 1.6   |               | kΩ   |
| POWER            | R SUPPLY                                       |                                                |                                                                                                    |               | ,     |               |      |
|                  | Quiescent current                              |                                                |                                                                                                    |               | 23.5  | 30            | ^    |
| IQ               | per amplifier                                  | $V_{CM} = (V+) - 1.5 V$                        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}^{(1)}$                                         |               |       | 32            | μA   |
| SHUTD            | OWN (OPA2391YBJ O                              | nly)                                           |                                                                                                    |               |       | <u> </u>      |      |
| I <sub>QSD</sub> | Quiescent current per amplifier <sup>(2)</sup> | All amplifiers disabled, EN                    | = (V-)                                                                                             |               | 3.5   |               | μΑ   |
| V <sub>IH</sub>  | High-level input voltage <sup>(2)</sup>        | Amplifier enabled                              |                                                                                                    | (V+) -<br>0.5 |       |               | V    |
| V <sub>IL</sub>  | Low-level input voltage <sup>(2)</sup>         | Amplifier disabled                             |                                                                                                    |               |       | (V–) +<br>0.5 | V    |
| t <sub>ON</sub>  | Amplifier enable time <sup>(2)</sup>           | $G = 1, V_{OUT} = 0.9 \times V_{S}/2^{(3)}$    | 9)                                                                                                 |               | 75    |               | μs   |
| t <sub>OFF</sub> | Amplifier disable time <sup>(2)</sup>          | $G = 1$ , $V_{OUT} = 0.1 \times V_{S}/2^{(3)}$ | (3)                                                                                                |               | 4     |               | μs   |
|                  | EN pin input                                   | V <sub>IH</sub> = (V+)                         |                                                                                                    |               | ±0.01 |               |      |
|                  | leakage current <sup>(2)</sup>                 | V <sub>IL</sub> = (V-)                         |                                                                                                    | -0.3          |       |               | μΑ   |

<sup>(1)</sup> Specification established from device population bench system measurements across multiple lots.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

<sup>(2)</sup> Specified by design and characterization; not production tested.

<sup>(3)</sup> Disable time (t<sub>OFF</sub>) and enable time (t<sub>ON</sub>) are defined as the time between the 50% point of the signal applied to the EN pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.



# **5.8 Electrical Characteristics: OPA4391PW**

at V  $_S$  = 1.7 V to 5.5 V, T  $_A$  = 25°C, R  $_L$  = 10 k  $\Omega$ , and V  $_{CM}$  = V  $_S$  / 2 (unless otherwise noted)

|                                   | PARAMETER                    |                                                           | EST CONDITIONS          | MIN           | TYP      | MAX           | UNIT                 |
|-----------------------------------|------------------------------|-----------------------------------------------------------|-------------------------|---------------|----------|---------------|----------------------|
| OFFSET                            | VOLTAGE                      |                                                           |                         |               |          |               |                      |
|                                   |                              | V = 5 0 V                                                 |                         |               | ±10      | ±85           |                      |
| $V_{OS}$                          | Input offset voltage         | V <sub>S</sub> = 5.0 V                                    | $V_{CM} = (V+) - 0.3 V$ |               | ±60      | ±750          | μV                   |
|                                   |                              | V <sub>CM</sub> = (V–) – 0.1 V                            |                         |               | ±15      | ±80           |                      |
| dV <sub>OS</sub> /dT              | Input offset voltage drift   | $T_A = 0$ °C to 85°C <sup>(1)</sup>                       |                         |               | ±1       | ±5            | μV/°C                |
| PSRR                              | Power supply rejection ratio | V <sub>CM</sub> = (V–) – 0.1 V                            |                         |               |          | 40            | μV/V                 |
| INPUT B                           | IAS CURRENT                  |                                                           |                         |               |          |               |                      |
| I <sub>B</sub> Input bias current |                              | $T_A = 25^{\circ}C^{(1)}$                                 |                         |               | ±0.01    | 8.0           | pА                   |
| ıВ                                | input bias current           | $T_A = 0$ °C to 85°C <sup>(1)</sup>                       |                         |               |          | 5             | þΑ                   |
|                                   | Input offset current         | $T_A = 25^{\circ}C^{(1)}$                                 |                         |               |          | 0.8           | pА                   |
| l <sub>os</sub>                   | input onset current          | $T_A = 0^{\circ}C \text{ to } 85^{\circ}C^{(1)}$          |                         |               |          | 5             | pΑ                   |
| NOISE                             |                              |                                                           |                         |               |          |               |                      |
|                                   | Input voltage noise          | f = 0.1 Hz to 10 Hz, V <sub>CN</sub>                      | (\/_\                   |               | 0.91     |               | $\mu V_{\text{RMS}}$ |
|                                   | input voltage noise          | 7 - 0.1112 to 10112, VC                                   | M = (v-)                |               | 6.0      |               | $\mu V_{PP}$         |
|                                   |                              | f = 10 Hz                                                 |                         |               | 130      |               |                      |
| $e_n$                             | Input voltage noise density  | f = 1 kHz                                                 |                         |               | 60       |               | nV/√ <del>Hz</del>   |
|                                   | ,                            | f = 10 kHz                                                |                         |               | 55       |               |                      |
| i <sub>n</sub>                    | Input current noise density  | f = 1 kHz                                                 |                         |               | 30       |               | $fA/\sqrt{Hz}$       |
| INPUT V                           | OLTAGE                       |                                                           |                         | -             |          | 1             |                      |
| V <sub>CM</sub>                   | Common-mode voltage          | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}^{(1)}$ |                         | (V-) -<br>0.1 |          | (V+) +<br>0.1 | V                    |
|                                   |                              | $(V-) - 0.1 V \le V_{CM} \le$                             |                         | 86            | 100      |               |                      |
| CMRR                              | Common-mode rejection ratio  | (V+) – 1.5 V                                              | V <sub>S</sub> = 5.5 V  | 100           | 121      |               | dB                   |
|                                   | , sjeenen rane               | $(V+) - 0.6 \ V \le V_{CM} \le (V)$                       |                         | 69            |          |               |                      |
| INPUT IN                          | IPEDANCE                     |                                                           |                         |               |          |               |                      |
| Z <sub>id</sub>                   | Differential input impedance |                                                           |                         |               | 0.1    1 |               | GΩ    pF             |
| Z <sub>ic</sub>                   | Common-mode input impedance  |                                                           |                         |               | 1    1   |               | TΩ    pF             |



# 5.8 Electrical Characteristics: OPA4391PW (continued)

at  $V_S$  = 1.7 V to 5.5 V,  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$ , and  $V_{CM}$  =  $V_S$  / 2 (unless otherwise noted)

|                 | PARAMETER                      | Т                                  | EST CONDITIONS                                                                                     | MIN | TYP   | MAX | UNIT   |
|-----------------|--------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------|-----|-------|-----|--------|
| OPEN-           | LOOP GAIN                      |                                    |                                                                                                    |     |       | '   |        |
|                 |                                | V - 5 5 V                          | $(V-) + 0.1 V < V_O < (V+) - 0.1 V,$<br>$V_{CM} = (V-) -100 \text{ mV}$                            |     | 121   |     |        |
|                 | Open-loop voltage              | V <sub>S</sub> = 5.5 V             | $(V-) + 0.45 V < V_O < (V+) - 0.45 V,$<br>$V_{CM} = (V-) -100 \text{ mV}, R_L = 2 \text{ k}\Omega$ | 100 | 121   |     | dB     |
| A <sub>OL</sub> | gain                           | V <sub>S</sub> = 1.7 V             | $(V-) + 0.1 V < V_O < (V+) - 0.1 V,$<br>$V_{CM} = (V+) - 1.5 V$                                    | 90  | 0 113 |     | uБ     |
|                 |                                | VS - 1.7 V                         | $(V-) + 0.45 V < V_O < (V+) - 0.45 V,$<br>$V_{CM} = (V+) - 1.5 V,$ $R_L = 2 k\Omega$               | 90  | 107   |     |        |
| FREQU           | JENCY RESPONSE                 |                                    |                                                                                                    |     |       |     |        |
|                 |                                |                                    | Ι <sub>ΟUT</sub> = 0 μΑ                                                                            |     | 450   |     | kHz    |
| UGB             | Unity-gain<br>bandwidth        | G = 1                              | $I_{OUT}$ = 0 $\mu$ A, $R_L$ = 50 $k\Omega$                                                        |     | 0.85  |     | MHz    |
|                 |                                |                                    | I <sub>OUT</sub> = 100 μA                                                                          |     | 0.75  |     | IVITIZ |
| GBW             | Gain-bandwidth product         |                                    |                                                                                                    |     | 1     |     | MHz    |
| SR              | Slew rate                      | G = -1, 4-V step                   |                                                                                                    |     | 1     |     | V/µs   |
| t <sub>S</sub>  | Settling time                  | To 0.1%, V <sub>S</sub> = 5.5 V, G | = 1, 1-V step                                                                                      |     | 8     |     | μs     |
| t <sub>OR</sub> | Overload recovery time         | $V_{IN} \times G = V_{S}$          |                                                                                                    |     | 15    |     | μs     |
| OUTPL           | IT                             |                                    |                                                                                                    |     |       |     |        |
|                 |                                | No load                            |                                                                                                    |     |       | 3   |        |
| Vo              | Voltage output swing from rail |                                    |                                                                                                    |     |       | 10  | mV     |
|                 |                                | R <sub>L</sub> = 2 kΩ              |                                                                                                    |     | 40    |     |        |
| I <sub>SC</sub> | Short-circuit current          | V <sub>S</sub> = 5.5 V             |                                                                                                    | 45  | 60    |     | mA     |
| Z <sub>O</sub>  | Open-loop output impedance     | f = 1 MHz, no load                 |                                                                                                    |     | 1.6   |     | kΩ     |
| POWE            | R SUPPLY                       |                                    |                                                                                                    |     |       | '   |        |
|                 | Quiescent current              | V <sub>CM</sub> = (V+) – 1.5 V     |                                                                                                    |     | 23.5  | 30  | ^      |
| IQ              | per amplifier                  | VCM - (VT) - 1.5 V                 | $T_A = -40$ °C to +125°C <sup>(1)</sup>                                                            |     |       | 32  | μA     |

<sup>(1)</sup> Specification established from device population bench system measurements across multiple lots.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### 5.9 Typical Characteristics





























# **6 Detailed Description**

## 6.1 Overview

The OPAx391 are low-offset, low-power, e-trim operational amplifiers (op amps) that uses a proprietary offset trim technique. These op amps offer ultra-low input offset voltage, drift, and input bias current, while achieving an excellent bandwidth-to-quiescient-current ratio. The OPAx391 operate from 1.7 V to 5.5 V, are unity-gain stable, and are designed for a wide range of general-purpose and precision applications.

The output features an advanced output stage that tolerates high capacitive loading for solid and stable performance. The OPAx391 strengths make these devices an excellent amplifier for high-impedance sensors, where input bias current, offset voltage, and power consumption are critical.

# 6.2 Functional Block Diagram



Submit Document Feedback

### **6.3 Feature Description**

### 6.3.1 Low Input Bias Current

The OPAx391 achieve very low input bias current as a result of CMOS inputs and advanced electrostatic discharge (ESD) protection circuitry. Input bias current ( $I_B$ ) is primarily a function of the input protection scheme in CMOS input amplifiers. If careful consideration is not taken with the ESD cells, a CMOS input device can exhibit large input bias currents, especially over temperature. The OPAx391 achieve excellent input bias current ratings of  $\pm 30$  pA maximum at  $125^{\circ}$ C.

## 6.3.2 Input Differential Voltage

The OPAx391 do not have any diodes connected between the input nodes, allowing for input voltages anywhere between the supply voltage. The input structure can be seen in Figure 6-1. Although these devices can tolerate any differential input voltage that does not exceed the supply voltage, do not operate continuously at differential input voltages greater than 0.5 V.



Figure 6-1. Equivalent Input Circuit

#### 6.3.3 Capacitive Load Drive

The OPAx391 feature advanced output drive circuitry that maintain stability even with capacitive loads as high as 1 nF. Many low-quiescent-current amplifiers exhibit poor stability when connected to a capacitive load as a result of the low levels of current used to bias the output stage. The OPAx391 are designed with an output stage that adapts to high capacitive loads without sacrificing additional current consumption. This feature helps produce a highly stable device across all temperature and supply conditions, enabling robust system performance.

#### 6.3.4 EMI Rejection

The OPAx391 use integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI interference from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx391 benefit from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. Figure 6-2 shows the results of this testing on the OPAx391. Table 6-1 lists the EMIRR +IN values for the OPAx391 at particular frequencies commonly encountered in real-world applications. Applications listed in Table 6-1 can be centered on or operated near the particular frequency shown. Detailed information can also be found in the *EMI Rejection Ratio of Operational Amplifiers* application report, available for download from www.ti.com.

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many op amps is a change in the offset voltage as a result of RF signal rectification. An op amp that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this section provides the EMIRR +IN, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the op amp. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- 1. Op amp input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- 2. The noninverting and inverting op amp inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance.
- 3. EMIRR is more simple to measure on noninverting pins than on other pins because the noninverting input pin can be isolated on a PCB. This isolation allows the RF signal to be applied directly to the noninverting input pin with no complex interactions from other components or connecting PCB traces.

High-frequency signals conducted or radiated to any pin of the operational amplifier can result in adverse effects because the amplifier does not have sufficient loop gain to correct for signals with spectral content outside the bandwidth. Conducted or radiated EMI on inputs, power supply, or output can result in unexpected dc offsets, transient voltages, or other unknown behavior. Make sure to properly shield and isolate sensitive analog nodes from noisy radio signals, digital clocks, and interfaces.

The EMIRR +IN of the OPAx391 is plotted versus frequency as shown in Figure 6-2. The OPAx391 unity-gain bandwidth is 1 MHz. EMIRR performance less than this frequency denotes interfering signals that fall within the op amp bandwidth.



Figure 6-2. EMIRR Testing

Table 6-1. OPAx391 EMIRR IN+ for Frequencies of Interest

| FREQUENCY | APPLICATION AND ALLOCATION                                                                                                                                                       | EMIRR IN+ |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications                                                                         | 39.1 dB   |
| 900 MHz   | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications                        | 46.5 dB   |
| 1.8 GHz   | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)                                                                                  | 61.3 dB   |
| 2.4 GHz   | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 69.8 dB   |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                      | 82.5 dB   |
| 5 GHz     | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                | 83.6 dB   |

#### 6.4 Device Functional Modes

The OPAx391 have a single functional mode and are operational when the power-supply voltage is greater than 1.7 V ( $\pm 0.85$  V). The maximum specified power-supply voltage for the OPAx391 is 5.5 V ( $\pm 2.75$  V).

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The OPAx391 are unity-gain stable, precision operational amplifier free from unexpected output and phase reversal. The OPAx391 are optimized for full rail-to-rail input, allowing for low-voltage, single-supply operation or split-supply use. These miniature, high-precision, low-noise amplifiers offer high-impedance inputs that have a common-mode range 100 mV beyond the supplies and can tolerate the full supply voltage across the input. The OPAx391 precision amplifier is designed for sensor amplification, low-power analog signal chain applications in low or high gains, as well as a low-power discrete MOSFET or bipolar driver.

### 7.2 Typical Applications

#### 7.2.1 Three-Terminal CO Gas Sensor

Figure 7-1 shows a simple micropower potentiostat circuit for use with three-terminal unbiased CO sensors. This same design is applicable to many other type of three-terminal gas sensors or electrochemical cells. The basic sensor has three electrodes: the sense or working electrode (WE), counter electrode (CE), and reference electrode (RE). A current flows between CE and WE proportional to the detected concentration. The RE monitors the potential of the internal reference point. For an unbiased sensor, the WE and RE must be maintained at the same potential by adjusting the bias on CE. Through the potentiostat circuit formed by U1, the servo feedback action maintains the RE pin at a potential set by  $V_{REF}$ . R1 maintains stability as a result of the large capacitance of the sensor. C1 and R2 form the potentiostat integrator and set the feedback time constant. U2 forms a transimpedance amplifier (TIA) to convert the resulting sensor current into a proportional voltage. Equation 1 calculates the transimpedance gain, and resulting sensitivity, using  $R_{\rm E}$ :

$$V_{TIA} = (-I * R_F) + V_{REF}$$
 (1)

 $R_{Load}$  is a load resistor with a value that is normally specified by the sensor manufacturer (typically, 10  $\Omega$ ). The potential at WE is set by the applied  $V_{REF}$ .



Figure 7-1. Three-Terminal CO Gas Sensor

### 7.2.1.1 Design Requirements

For this example, Figure 7-2 shows an electrical model of a CO sensor is used to simulate the sensor performance. The simulation is designed to model a CO sensor with a sensitivity of 69 nA/ppm. The supply voltage and maximum analog-to-digital converter (ADC) input voltage is 2.5 V, and the maximum concentration is 300 ppm.



Figure 7-2. CO Sensor Simulation Schematic

### 7.2.1.2 Detailed Design Procedure

First, determine the  $V_{REF}$  voltage. This voltage is a compromise between maximum headroom and resolution, as well as allowance for the minimum swing on the CE terminal because the CE terminal generally goes negative in relation to the RE potential as the concentration (sensor current) increases. Bench measurements found the difference between CE and RE to be 180 mV at 300 ppm for this particular sensor. To allow for negative CE swing, footroom, and voltage drop across the 10-k $\Omega$  resistor, 300 mV is chosen for  $V_{RFF}$ .

$$V_{ZFRO} = V_{RFF} = 300 \text{ mV}$$
 (2)

#### where

- V<sub>REF</sub> is the reference voltage (300 mV).
- V<sub>ZERO</sub> is the concentration voltage (300 mV).

Next, calculate the maximum sensor current at highest expected concentration:

$$I_{SENSMAX} = I_{PERPPM} * ppmMAX = 69 \text{ nA} * 300 \text{ ppm} = 20.7 \mu A$$
 (3)

#### where

- I<sub>SENSMAX</sub> is the maximum expected sensor current.
- I<sub>PERPPM</sub> is the manufacturer specified sensor current in amperes per ppm.
- ppmMAX is the maximum required ppm reading.



Then, find the available output swing range greater than the reference voltage available for the measurement:

$$V_{SWING} = V_{OUTMAX} - V_{ZERO} = 2.5 V - 0.3 V = 2.2 V$$
 (4)

#### where

- V<sub>SWING</sub> is the expected change in output voltage.
- V<sub>OUTMAX</sub> is the maximum amplifier output swing.

Finally, calculate the transimpedance resistor  $(R_F)$  value using the maximum swing and the maximum sensor current:

$$R_F = V_{SWING} / I_{SENSMAX} = 2.2 \text{ V} / 20.7 \text{ μA} = 106.28 \text{ k}\Omega \text{ (use 110 k}\Omega \text{ for a common value)}$$
 (5)

## 7.2.1.3 Application Curve



Figure 7-3. Sensor Transient Response to Simulated 300-ppm CO Exposure

### 7.2.2 4-mA to 20-mA Loop Design

Factory automation systems commonly use the 4-mA to 20-mA (4-20 mA) communication protocol to enable process automation. In typical 2-wire, 4-mA to 20-mA loop applications, power to the remote transmitter is limited to less than 4 mA total consumption. As a result of the power limitations, low power consumption is essential. The OPAx391 solves many design challenges in 4-mA to 20-mA loop applications, where low power, high accuracy, and high bandwidth are required.



Figure 7-4. 4-20 mA Loop Interface Schematic

# 7.2.2.1 Application Curve



Figure 7-5. 4-mA to 20-mA Loop Response

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 7.3 Power Supply Recommendations

The OPAx391 devices are specified for operation from 1.7 V to 5.5 V (±0.85 V to ±2.75 V).

### 7.4 Layout

### 7.4.1 Layout Guidelines

Paying attention to good layout practice is always recommended:

- Keep traces short.
- When possible, use a printed-circuit board (PCB) ground plane with surface-mount components placed as close as possible to the device pins.
- Place a 0.1-µF capacitor closely across the supply pins.

These guidelines must be applied throughout the analog circuit to improve performance and provide benefits, such as reducing the electromagnetic interference (EMI) susceptibility.

### 7.4.2 Layout Example



Figure 7-6. Schematic Representation



Figure 7-7. Layout Example

# 8 Device and Documentation Support

### 8.1 Device Support

### 8.1.1 Development Support

### 8.1.1.1 PSpice® for TI

PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market.

### 8.1.1.2 TINA-TI™ Simulation Software (Free Download)

TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Design tools and simulation web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### **Note**

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the TINA-TI™ software folder.

# **8.2 Documentation Support**

#### 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Highly-Accurate, Loop-Powered, 4mA to 20mA Field Transmitter With HART Modem reference design
- Texas Instruments, Micropower Electrochemical Gas Sensor Amplifier reference design
- Texas Instruments, Compensate Transimpedance Amplifiers Intuitively application report
- Texas Instruments, Designing With pH Electrodes application report

### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **8.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

e-trim<sup>™</sup>, TINA-TI<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

TINA<sup>™</sup> is a trademark of DesignSoft, Inc.

Bluetooth® is a registered trademark of Bluetooth SIG, Inc.

PSpice® is a registered trademark of Cadence Design Systems, Inc.

All trademarks are the property of their respective owners.



# 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (December 2022) to Revision D (April 2024)                                                                                                                                                                                 | Page           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Changed OPA4391 in PW (TSSOP-14) status from preview to production data (active)                                                                                                                                                                   | 1              |
| Added minimum value for Short-circuit current                                                                                                                                                                                                      | <mark>7</mark> |
| • Changed the typical value of Open-loop output impedance from $500\Omega$ to $1.6k\Omega$ to match the typical                                                                                                                                    |                |
| characteristic curve                                                                                                                                                                                                                               | <mark>7</mark> |
| • Changed I $_{\text{Q}}$ from 24 $\mu\text{A}$ to 23.5 $\mu\text{A}$ based on the latest characterization data                                                                                                                                    | 7              |
| Changes from Revision B (November 2022) to Revision C (December 2022)                                                                                                                                                                              | Page           |
| Changed OPA2391 in YBJ (DSBGA, 9) status from advanced information (preview) to production data                                                                                                                                                    | - 5            |
| (active) and added associated content                                                                                                                                                                                                              | 1              |
| Changes from Revision A (January 2021) to Revision B (November 2022)                                                                                                                                                                               | Page           |
| Added OPA2391 advanced information (preview) device and associated content                                                                                                                                                                         | 1              |
| Added junction temperature to Absolute Maximum Ratings                                                                                                                                                                                             | 5              |
| Changed JEDEC specification from JESD22-C101 to ANSI/ESDA/JEDEC JS-002                                                                                                                                                                             |                |
| Onlinged debed specification from debbee-0 to 1 to Arton ebba, debed do-002                                                                                                                                                                        |                |
| <ul> <li>Changed input common-mode voltage condition for input voltage noise in the Electrical Characteristics</li> </ul>                                                                                                                          | 5              |
|                                                                                                                                                                                                                                                    | 5<br>7         |
| • Changed input common-mode voltage condition for input voltage noise in the Electrical Characteristics                                                                                                                                            | 5<br>7<br>11   |
| <ul> <li>Changed input common-mode voltage condition for input voltage noise in the <i>Electrical Characteristics</i></li> <li>Changed Figure 6-7, <i>Open-Loop Gain and Phase vs Freq</i>, Y-axis scale for clarity; no change to data</li> </ul> | 5<br>7<br>11   |
| <ul> <li>Changed input common-mode voltage condition for input voltage noise in the <i>Electrical Characteristics</i></li> <li>Changed Figure 6-7, <i>Open-Loop Gain and Phase vs Freq</i>, Y-axis scale for clarity; no change to data</li> </ul> | 5<br>7<br>11   |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

www.ti.com 25-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| OPA2391YBJR      | ACTIVE | DSBGA        | YBJ                | 9    | 3000           | RoHS & Green | (6)<br>SNAGCU                 | Level-1-260C-UNLIM  | -40 to 125   | O91                     | Samples |
| OPA2391YBJT      | ACTIVE | DSBGA        | YBJ                | 9    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 125   | O91                     | Samples |
| OPA391DCKR       | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1EJ                     | Samples |
| OPA391DCKT       | ACTIVE | SC70         | DCK                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1EJ                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 25-Jul-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2391YBJR | DSBGA           | YBJ                | 9 | 3000 | 180.0                    | 8.4                      | 1.26       | 1.26       | 0.43       | 4.0        | 8.0       | Q1               |
| OPA2391YBJT | DSBGA           | YBJ                | 9 | 250  | 180.0                    | 8.4                      | 1.26       | 1.26       | 0.43       | 4.0        | 8.0       | Q1               |
| OPA391DCKR  | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA391DCKT  | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 25-Jul-2023



#### \*All dimensions are nominal

| 7 III GIITTOTTOTOTTO GITO TTOTTIITTGI |              |                 |      |      |             |            |             |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| OPA2391YBJR                           | DSBGA        | YBJ             | 9    | 3000 | 182.0       | 182.0      | 20.0        |
| OPA2391YBJT                           | DSBGA        | YBJ             | 9    | 250  | 182.0       | 182.0      | 20.0        |
| OPA391DCKR                            | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |
| OPA391DCKT                            | SC70         | DCK             | 5    | 250  | 190.0       | 190.0      | 30.0        |



DIE SIZE BALL GRID ARRAY



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated