

Technical documentation



Support & training



OPT4048 SBOSA84 – DECEMBER 2022

# **OPT4048 High Speed High Precision Tristimulus XYZ Color Sensor**

# 1 Features

- High precision, high speed color light-to-digital conversion over high speed I2C interface
- Four channel sensing using precision optical filters:
  - XYZ tristimulus channels with close matching to CIE 1931 spectra with excellent IR rejection
     Clear wide bandwidth channel
- High resolution color measurement in CIE XY, LUV space, correlated color temperature (CCT) along with ambient lux measurement
- Semi-logarithmic output with 7 binary logarithmic full-scale light range and highly linear response within each range
- Built-in automatic full-scale light range selection logic, which switches measurement range based on input light condition with excellent gain matching between ranges
- 26 bits of effective dynamic range from 2.15 mlux to 144 klux
- 12 configurable conversion times from 600 µs to 800 ms per channel is an excellent choice for a wide variety of high speed and high precision applications
- External pin interrupt for hardware synchronized trigger and interrupts
- Low operating current: 24 μA with ultra-low power standby: 2 μA
- Operating temperature range: -40°C to +85°C
- Wide power-supply range: 1.6 V to 3.6 V
- 5.5-V Tolerant I/Os
- Selectable I<sup>2</sup>C address
- Small-form factor:
  - 2.1 mm x 1.9 mm x 0.6 mm SOT-5X3 package

# **2** Applications

- Display brightness & color adjustments
- Camera image correction



- · Auto white balancing
- Building automation & control
- Lighting control systems
- Tablet and notebook computers

# **3 Description**

The OPT4048 is a single-chip high resolution color sensor, capable of measuring four channels each with specific engineered spectral responses. Three of the four channels closely match the CIE tristimulus spectra with the fourth channel having a wide band spectral response. With measurements from these channels, important characteristics of the lighting environment can be extracted like (i) light intensity (lux), (ii) color in CIE XY, LUV coordinates and (iii) Correlated Color Temperature. The OPT4048 is available in a small SOT-5X3 package.

The OPT4048 has a selectable addressing scheme to enable up to 4 devices on a shared I<sup>2</sup>C bus. The spectral response of the channels have been specially tuned to closely mimic the CIE tristimulus spectra to get the most accurate color detection, with strong rejection for wavelengths away from their respective peaks, especially the NIR (850 nm & 940 nm) region. The filters use an advanced filter technology which provides excellent filter performance even at higher angles of light incidence. This device, with high accuracy color sensing capability, enables several applications requiring precise sensing of ambient light color and color temperature.

| Device Information                                 |             |                     |  |  |  |
|----------------------------------------------------|-------------|---------------------|--|--|--|
| PART NUMBER PACKAGE <sup>(1)</sup> BODY SIZE (NOM) |             |                     |  |  |  |
| OPT4048                                            | SOT-5X3 (8) | 2.10 mm X 1.90 mm X |  |  |  |

0.6 mm

Davias Infar

(1) For all available packages, see the package option addendum at the end of the data sheet.



Normalized Spectral Response



# **Table of Contents**

| 1 Features                           | 1  |
|--------------------------------------|----|
| 2 Applications                       | 1  |
| 3 Description                        | 1  |
| 4 Revision History                   | 2  |
| 5 Description (continued)            | 3  |
| 6 Pin Configuration and Functions    | 3  |
| 7 Specifications                     | 4  |
| 7.1 Absolute Maximum Ratings         | 4  |
| 7.2 ESD Ratings                      | 4  |
| 7.3 Recommended Operating Conditions |    |
| 7.4 Thermal Information              | 4  |
| 7.5 Electrical Characteristics       | 5  |
| 7.6 Typical Characteristics          | 7  |
| 8 Detailed Description               | 9  |
| 8.1 Overview                         |    |
| 8.2 Functional Block Diagram         |    |
| 8.3 Feature Description              | 10 |

| 8.4 Register Maps                                     | .24 |
|-------------------------------------------------------|-----|
| 9 Application and Implementation                      |     |
| 9.1 Application Information                           | 33  |
| 9.2 Typical Application                               |     |
| 9.3 Do's and Don'ts                                   |     |
| 9.4 Power Supply Recommendations                      | .37 |
| 9.5 Layout                                            | 37  |
| 10 Device and Documentation Support                   |     |
| 10.1 Documentation Support                            |     |
| 10.2 Receiving Notification of Documentation Updates. |     |
| 10.3 Support Resources                                | 39  |
| 10.4 Trademarks                                       | 39  |
| 10.5 Electrostatic Discharge Caution                  |     |
| 10.6 Glossary                                         | .39 |
| 11 Mechanical, Packaging, and Orderable               |     |
| Information                                           | 39  |
|                                                       |     |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| December 2022 | *        | Initial release. |



# **5** Description (continued)

The engineered optical filter on OPT4048 provides strong infrared rejection, which aids in maintaining high accuracy, despite placing the sensor under dark glass, which is common requirement from industrial design of end products due to aesthetics.

The OPT4048 is designed for systems that require light level detection to enhance user experience by providing information not only about the intensity, but the color of the illumination.

The OPT4048 device can be configured to operate with light conversion times all the way from 600 µs to 800 ms in 12 steps per channel, providing system flexibility based on application need. Conversion time includes the light integration time and ADC conversion time. Resolution of the measurement is determined by a combination of light intensity and the integration time, effectively bringing in capability to measure down to 2.15 mlux.

The digital operation is flexible for system integration. Measurements can be either continuous or triggered in one shots with register writes or hardware pin. The device features a threshold detection logic, which allows the processor to sleep while the sensor watches for appropriate wake-up event to report via the interrupt pin.

Digital output, representing the light level is reported over an I<sup>2</sup>C and SMBus compatible, two-wire serial interface.

The low power consumption and low power-supply voltage capability of the OPT4048 helps enhance the battery life of battery-powered systems.

# 6 Pin Configuration and Functions



Figure 6-1. DTS Package, 8-Pin SOT-5X3, Top View

# Table 6-1. Pin Functions

|     | PIN  | ТҮРЕ          | DESCRIPTION                                                                                          |
|-----|------|---------------|------------------------------------------------------------------------------------------------------|
| NO. | NAME |               | DESCRIPTION                                                                                          |
| 1   | VDD  | Power         | Device power. Connect to a 1.6-V to 3.6-V supply.                                                    |
| 2   | ADDR | Digital input | Address pin. This pin sets the LSBs of the I <sup>2</sup> C address.                                 |
| 3   | NC   | No Connection | No Connection                                                                                        |
| 4   | GND  | Power         | Ground                                                                                               |
| 5   | SCL  | Digital input | $I^2$ C clock. Connect with a 10-kΩ resistor to a 1.6-V to 5.5-V supply.                             |
| 6   | NC   | No Connection | No Connection                                                                                        |
| 7   | INT  | Digital I/O   | Interrupt input/output open-drain. Connect with a 10-k $\Omega$ resistor to a 1.6-V to 5.5-V supply. |
| 8   | SDA  | Digital I/O   | $I^2C$ data. Connect with a 10-k $\Omega$ resistor to a 1.6-V to 5.5-V supply.                       |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                      | MIN  | MAX                | UNIT |
|------------------|----------------------|------|--------------------|------|
| Voltage          | VDD to GND           | -0.5 | 6                  | V    |
|                  | SDA and SCL to GND   | -0.5 | 6                  | V    |
| Current in to    | any pin              |      | 10                 | mA   |
| TJ               | Junction temperature |      | 150                | °C   |
| T <sub>stg</sub> | Storage temperature  | -65  | 150 <sup>(2)</sup> | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Long exposure to temperatures higher than 105°C can cause package discoloration, spectral distortion, and measurement inaccuracy.

# 7.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|     |                      | MIN | NOM MAX | UNIT |
|-----|----------------------|-----|---------|------|
| VDD | Supply voltage       | 1.6 | 3.6     | V    |
| TJ  | Junction temperature | -40 | 85      | °C   |

# 7.4 Thermal Information

|                               |                                              | OPT4048 |      |
|-------------------------------|----------------------------------------------|---------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DTS     | UNIT |
|                               |                                              | 8 Pins  |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 112.2   | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 28.4    | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 22.1    | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 1.2     | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 22      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Electrical Characteristics

All specifications at TA = 25°C, VDD = 3.3 V, 100-ms conversion-time per channel, automatic full-scale range, white LED and normal-angle incidence of light, unless otherwise specified. Spec parameters are preliminary, subject to change.over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                                             | TEST CONDITIONS                                                                     | MIN  | TYP    | MAX  | UNIT                  |
|-------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|--------|------|-----------------------|
| Optical           |                                                                                       |                                                                                     |      |        |      |                       |
|                   | Number of Channels                                                                    |                                                                                     |      | 4      |      |                       |
|                   |                                                                                       | CH0 (X)                                                                             |      | 600    |      | nm                    |
| ,                 |                                                                                       | CH1(Y)                                                                              |      | 550    |      | nm                    |
| λ <sub>peak</sub> | Peak irradiance spectral responsivity                                                 | CH2(Z)                                                                              |      | 460    |      | nm                    |
|                   |                                                                                       | CH3(W)                                                                              |      | 500    |      | nm                    |
|                   | ADC resolution                                                                        |                                                                                     | 9    |        | 20   | bits                  |
|                   | Range determination                                                                   |                                                                                     |      | 3      |      | bits                  |
| _                 |                                                                                       | Conversion-time CT = 0x6                                                            |      | 25     |      | ms                    |
| T <sub>intg</sub> | Light Integration-time per channel <sup>(4)</sup>                                     | Conversion-time CT = 0xB                                                            |      | 800    |      | ms                    |
| R <sub>CH0</sub>  |                                                                                       | CH0 (X) Lowest auto gain range, 800 ms conversion time per channel                  |      | 2770   |      | codes<br>per<br>µW/cm |
| R <sub>CH1</sub>  | — Peak Responsivity                                                                   | CH1 (Y) Lowest auto gain range, 800 ms conversion time per channel                  |      | 3960   |      | codes<br>per<br>µW/cm |
| R <sub>CH2</sub>  |                                                                                       | CH2 (Z) Lowest auto gain range, 800 ms conversion time per channel                  |      | 1910   |      | codes<br>per<br>µW/cm |
| R <sub>CH3</sub>  |                                                                                       | CH3 (W) Lowest auto gain range, 800 ms conversion time per channel                  |      | 6950   |      | codes<br>per<br>µW/cm |
| ED.               | Envirolant Decolution                                                                 | Lowest auto gain range, 100 ms<br>conversion-time per channel                       |      | 17.2   |      | mlux                  |
| ER <sub>lux</sub> | Equivalent Resolution                                                                 | Lowest auto gain range, 800 ms conversion-time per channel                          |      | 2.15   |      | mlux                  |
| E <sub>vFS</sub>  | Full-scale equivalent Illuminance                                                     |                                                                                     |      | 144284 |      | lux                   |
| Ev                | Measurement output result from lux measurement                                        | 2000 lux input <sup>(1)</sup>                                                       | 1800 | 2000   | 2200 | lux                   |
|                   | Relative accuracy between gain ranges (2)                                             | All channels                                                                        |      | 0.6    |      | %                     |
| E <sub>vIR</sub>  | Infrared response <sup>(6)</sup>                                                      | 850nm near infra-red, all channels except for CH3 (W)                               |      | 0.2    |      | %                     |
|                   | Light source variation for lux<br>measurement (incandescent, halogen,<br>fluorescent) | Bare device, no cover glass                                                         |      | 4      |      | %                     |
|                   | Lincority                                                                             | Input illuminance > 2254 lux , 100 ms<br>conversion-time per channel, all channels  |      | 2      |      | %                     |
|                   | Linearity                                                                             | Input illuminance <= 2254 lux , 100 ms<br>conversion-time per channel, all channels |      | 5      |      | %                     |
|                   | Dark Measurement                                                                      | All channels                                                                        |      | 0      | 10   | codes                 |
|                   |                                                                                       | CH0 (X)                                                                             |      | 0.02   |      | %/°C                  |
|                   | Drift agrees temperature                                                              | CH1 (Y)                                                                             |      | 0.02   |      | %/°C                  |
|                   | Drift across temperature                                                              | CH2 (Z)                                                                             |      | 0.05   |      | %/°C                  |
|                   |                                                                                       | CH3 (W)                                                                             |      | 0.05   |      | %/°C                  |

# 7.5 Electrical Characteristics (continued)

All specifications at TA = 25°C, VDD = 3.3 V, 100-ms conversion-time per channel, automatic full-scale range, white LED and normal-angle incidence of light, unless otherwise specified. Spec parameters are preliminary, subject to change.over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                            | TEST CONDITIONS                                            | MIN                      | TYP  | MAX                      | UNIT |
|------------------|------------------------------------------------------|------------------------------------------------------------|--------------------------|------|--------------------------|------|
|                  |                                                      | CH0 (X)                                                    |                          | 134  |                          | ٥    |
|                  | Angular response (FWHM)                              | CH1 (Y)                                                    |                          | 121  |                          | ٥    |
|                  |                                                      | CH2 (Z)                                                    |                          | 99   |                          | ٥    |
|                  |                                                      | CH3 (W)                                                    |                          | 128  |                          | ٥    |
| PSRR             | Power-supply rejection ratio <sup>(3)</sup>          | VDD at 3.6 V and 1.6 V, 30 different sources, all channels |                          | 0.2  |                          | %/V  |
| POWER            | SUPPLY                                               |                                                            | 1                        |      |                          |      |
| V <sub>DD</sub>  | Power supply                                         |                                                            | 1.6                      |      | 3.6                      | V    |
| V <sub>I2C</sub> | Power supply for I <sup>2</sup> C pull up resistor   | I <sup>2</sup> C pullup resistor, $V_{DD} \leq _{VI2C}$    | 1.6                      |      | 5.5                      | V    |
|                  | Active Current                                       | Dark                                                       |                          | 24   |                          | μA   |
| QACTIVE          | Active Current                                       | Full-scale lux                                             |                          | 29   |                          | μA   |
|                  | Quiescent current                                    | Dark                                                       |                          | 2    |                          | μA   |
| lQ               | Quescent current                                     | Full-scale lux                                             |                          | 2.6  |                          | μA   |
| POR              | Power-on-reset threshold                             |                                                            |                          | 0.8  |                          | V    |
| DIGITAL          |                                                      |                                                            |                          |      |                          |      |
| C <sub>IO</sub>  | I/O Pin Capacitance                                  |                                                            |                          | 3    |                          | pF   |
| VIL              | Low-level input voltage (SDA, SCL, and ADDR)         |                                                            | 0                        |      | 0.3 X<br>V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | High-level input voltage (SDA, SCL, and ADDR)        |                                                            | 0.7 X<br>V <sub>DD</sub> |      | 5.5                      | V    |
| I <sub>IL</sub>  | Low-level input current (SDA, SCL, and ADDR)         |                                                            |                          | 0.01 | 0.25 <sup>(5)</sup>      | μA   |
| V <sub>OL</sub>  | Low-level output voltage (SDA and INT)               | I <sub>OL</sub> =3mA                                       |                          |      | 0.32                     | V    |
| I <sub>ZH</sub>  | Output logic high, high-Z leakage current (SDA, INT) | Measured with V <sub>DD</sub> at pin                       |                          | 0.01 | 0.25 <sup>(5)</sup>      | μA   |
| TEMPER           | ATURE                                                |                                                            |                          |      |                          |      |
|                  | Specified temperature range                          |                                                            | -40                      |      | 85                       | °C   |
|                  |                                                      |                                                            |                          |      |                          |      |

(1) Tested with the white LED calibrated to 2000 lux.

(2) Characterized by measuring fixed near-full-scale light levels on the higher adjacent full-scale range setting.

(3) PSRR is the percent change of the measured lux output from the current value, divided by the change in power supply voltage, as characterized by results from 3.6-V and 1.6-V power supplies.

(4) The conversion-time, from start of conversion until the data are ready to be read, is the integration-time plus analog-to-digital conversion-time.

(5) The specified leakage current is dominated by the production test equipment limitations. Typical values are much smaller.

(6) Tested with a near infrared LED of 850nm wavelength.



# 7.6 Typical Characteristics



At  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3$  V, 800-ms conversion time (CONVERSION\_TIME = 0xB), automatic full-scale range (RANGE = 0xC), white LED, and normal-angle incidence of light, unless otherwise specified.



# 7.6 Typical Characteristics (continued)

At  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3$  V, 800-ms conversion time (CONVERSION\_TIME = 0xB), automatic full-scale range (RANGE = 0xC), white LED, and normal-angle incidence of light, unless otherwise specified.





# 8 Detailed Description

# 8.1 Overview

The OPT4048 measures the color properties of the light source that illuminates the device. This device measures four channels (X Channel, Y Channel, Z Channel, W Channel) with special spectral characteristics, which helps extract properties of the light source (i) the CIE XY/U'V' color coordinates (ii) the lux level and (iii) the correlated color temperature. Name of the channels correspond to the respective CIE tristimulus curves with additional W channel being the wide channel response.

With close matching to the CIE tristimulus spectral profiles, OPT4048 measures the true color of any light source or environment. This helps applications where, measuring the precise characteristics of the lighting environment is critical like display brightness, color temperature adjustment, camera color temperature correction, object true color recognition & medical applications.

Since CIE tristimulus curves are devised to mimic human color perception, matching the sensor spectral response to those curves is vital because color sensors are used to measure and help create excellent human lighting experiences. Strong rejection of infrared light, which a human does not see, is a crucial component of this matching. This matching makes the OPT4048 especially good for operation underneath windows that are visibly dark, but infrared transmissive

OPT4048 is fully self-contained to measure the properties of light and report the result in ADC codes digitally over the I<sup>2</sup>C bus. The result can also be used to alert a system and interrupt a processor with the INT pin. The result can also be summarized with a programmable threshold comparison with a specified channel and communicated with the INT pin.

OPT4048 is by default configured to operate in automatic full-scale range detection mode that always selects the best full-scale range setting for the given lighting conditions. There are 7 full-scale range settings, one of which can be selected manually as well. Setting the device to operate in automatic full-scale range detection mode frees the user from having to program their software for potential iterative cycles of measurement and readjustment of the full-scale range until good for any given measurement. With device exhibiting excellent linearity over the entire 26 bit dynamic range of measurement no additional linearity calibration is required at system level.

The OPT4048 contains 4 channels, results of which are always available all the time as independent channel registers which can be digitally read over the l<sup>2</sup>C bus synchronously or asynchronously.

The device measures light for 4 channels sequentially (X, Y, Z, W) with selectable conversion times from 600 µs per channel to 800 ms per channel in 12 steps. Measurements can be read asynchronously or interrupt pin based which can be configured to generate an interrupt every time a single channel completes conversion or every time all 4 channels complete conversion.

The device starts up in a low-power shutdown state, such that the OPT4048 only consumes active-operation power after being programmed into an active state.

OPT4048 optical filtering system is not excessively sensitive to small particles and micro-shadows on the optical surface. This reduced sensitivity is a result of the relatively minor device dependency on uniform density optical illumination of the sensor area for infrared rejection. Proper optical surface cleanliness is always recommended for best results on all optical devices.

# 8.2 Functional Block Diagram



# 8.3 Feature Description

# 8.3.1 Spectral Matching to CIE

The OPT4048 spectral response closely matches CIE 1931 tristimulus spectra, which is modeled to be a close representation of how an average human perceives light. This is crucial to measure the characteristics of light such an color, intensity as close as possible to how humans perceive.

OPT4048 also has excellent infrared light (IR) rejection. This IR rejection is especially important because many real-world lighting sources have significant infrared content that humans do not see. If the sensor measures infrared light that the human eye does not see, then a true human experience is not accurately represented.

If the application demands hiding OPT4048 underneath dark window (such that the end-product user cannot see the sensor) the infrared rejection of the OPT4048 becomes significantly more important because many dark windows attenuate visible light but transmit infrared light. This attenuation of visible light and lack of attenuation of IR light amplifies the ratio of the infrared light to visible light that illuminates the sensor. Results can still be well matched to the human eye under this condition because of the high infrared rejection of the OPT4048.

# 8.3.2 Automatic Full-Scale Range Setting

The OPT4048 has an automatic full-scale range setting feature that eliminates the need to predict and set the best range for the device. Each channel has a auto-scaling algorithm and independently tracks light levels. In this mode, the OPT4048 automatically selects the best full-scale range for the given lighting condition. The OPT4048 has a high degree of result matching between the full-scale range settings. This matching eliminates the problem of varying results or the need for range-specific, user-calibrated gain factors when different full-scale ranges are chosen. The device has independent range detection logic making the device operate seamlessly with a wide range of light color and levels.

# 8.3.3 Output Register CRC and Counter

OPT4048 device features additional bits as part of the output register which helps in improving the reliability of light measurements for the application.

# 8.3.3.1 Output Sample Counter

The OPT4048 device features registers COUNTER\_CHx as part of the output registers which increments for every successful measurement. This register can be read as part of the output registers which helps the application to keep track of measurements. The 4 bit counter starts at 0 on power-up and counts up to 15 after which the counter resets back to 0 and continues to count up. There are independent counters for each channel counting up every successful conversion.

• Host or the controller needs consecutive measurements. Utilizing the COUNTER\_CHx registers allow the controller to compare samples and makes sure that the samples are in expected order without missing intermediate counter values.



 As a safety feature where when light level are not changing, the controller can make sure that the measurements from OPT4048 are not stuck by comparing values of registers COUNTER\_CHx between measurements. If the COUNTER\_CHx values continue to change over samples, the device is updating the output register with the most recent measurement of light levels.

# 8.3.3.2 Output CRC

CRC\_CHx registers consists of Cyclic Redundancy Checker bits part of the output registers calculated within the OPT4048 device and updated on every measurement. This feature helps in detecting communication related bit errors during the output readout from the device. The calculation method for the CRC bits is shown in the Figure 8-12, which can be independently verified in the controller or host firmware/software to validate if communication between the controller and the device was successful without bit errors during transmission.

# 8.3.3.3 Threshold Detection

OPT4048 features a threshold detection logic which can be programmed to indicate and update register flags if measured light levels cross thresholds set by the user. The threshold condition can be programmed to use one of the 4 channels as trigger determined by the THRESHOLD\_CH\_SEL register. There are independent low and high threshold target registers with independent flag registers to indicate the status of measured light level. Measured light level reaching below low threshold and above the high threshold are called faults. Users can program a fault count register, which counts consecutive number of faults before the flag registers are set. Details on the register and setting up the threshold is available in Section 8.3.4.2 and Section 8.3.4.5.

# 8.3.4 Device Functional Modes

# 8.3.4.1 Modes of Operation

OPT4048 has output registers which are always available to readout to get measurements, the measurements themselves are updated based on the device mode of operation listed below. The OPT4048 device has the following modes of operation:

- **Power-down mode:** This is power-down or standby mode where the device enters a low power state. There is no active light sensing or conversion in this mode. Device still responds to I<sup>2</sup>C transactions which can be utilized to bring the device out of this mode.
- Continuous mode: In this mode OPT4048 measures all 4 channels in a round robin fashion continuously
  and updates their corresponding output registers. The conversion time register CONVERSION\_TIME
  determines the time between each channel conversion and a hardware interrupt on pin INT is generated
  for every successful conversion on each channel or all 4 channels depending on INT\_CFG register value. TI
  recommends to configure the INT pin in output mode using the INT\_DIR register. The device active circuits
  are continuously kept active to minimize the interval between measurements.
- One shot mode of operation: There are several ways in which OPT4048 can be used in one shot mode
  of operation with one common theme which is that OPT4048 stays in standby mode and a conversion is
  triggered by a register write either by a register write to configuration register or hardware interrupt on the INT
  pin. Every trigger generates one measurement for 4 channels, effectively taking four times the time set by the
  CONVERSION\_TIME register

There are two types of one shot modes.

- Force auto-range one shot mode: Every one shot trigger forces a full reset on auto-ranging control logic and a fresh auto-range detection in initiated ignoring the previous measurements. This is particularly useful in situation where lighting conditions are expected to change a lot and one shot trigger frequency is not very often. There is small penalty on conversion time due for the auto-ranging logic to recover from reset state. The full reset cycle on the auto-ranging control logic takes around 500 µs which needs to be accounted for between measurements when this mode is used.
- Regular auto-range one shot mode: Auto-range selection logic utilizes the information from the previous measurements to decide on range for the current trigger. This mode is recommended only when the device needs time synchronized measurements with frequent triggers from the controller. In other words, this mode can be used as an alternative to continuous mode the key difference being that the interval between measurements in determined by the one shot triggers.

Product Folder Links: OPT4048

One Shot can be triggered using by the following:



- Hardware trigger: INT pin can be configured to be an input to trigger a measurement using INT\_DIR register. Since INT pin is used as input, there is no hardware interrupt to indicate completion of measurement. The controller needs to keep time from the trigger mechanism and read out output registers.
- Register trigger: An I<sup>2</sup>C write to the M register triggers a measurement. The register value is reset after a successful measurement. INT pin can be configured to indicate measurement completion to read out output registers using the INT\_DIR register.

TI highly recommends to set the interval between subsequent triggers to account for all the aspects involved in the trigger mechanism like the I<sup>2</sup>C transaction time, device wake-up time, auto-range time (if used) and 4 times the device conversion time.

Since the device enters standby after each one shot trigger, measurement interval on the one shot trigger mechanism needs to account for additional time  $T_{ss}$  as specified in the specification table for the circuits to recover from standby state. However setting the quick wake up register QWAKE eliminates the need for this additional  $T_{ss}$  at the cost of not powering down the active circuit with device not entering the standby mode between triggers.







# 8.3.4.2 Interrupt Modes of Operation

The device has an interrupt reporting system that allows the processor connected to the I<sup>2</sup>C bus to go to sleep, or otherwise ignore the device results, until a user-defined event occurs that requires possible action. Alternatively, this same mechanism can also be used with any system that can take advantage of a single digital signal that indicates whether the light is above or below levels of interest.

Channel on which this behavior can be enabled is set by the register THRESHOLD\_CH\_SEL.



The INT pin has an open-drain output, which requires the use of a pull-up resistor. This open-drain output allows multiple devices with open-drain INT pins to be connected to the same line, thus creating a logical *NOR* or *AND* function between the devices. The polarity of the INT pin can be controlled by the INT\_POL.

There are two major types of interrupt reporting mechanism modes: latched window comparison mode and transparent hysteresis comparison mode. The configuration register LATCH controls which of these two modes is used. Figure 8-2 and Table 8-1 summarize the function of these two modes. Additionally, the INT pin can either be used to indicate a fault in one of these modes (INT\_CFG=0) or to indicate a conversion completion (INT\_CFG >0). This is shown in Table 8-2.





| Table 6-1. Interrupt Fin Status (101 111_CFG=0 Setting) and Register Flag Benavior |                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                    |                                                                                                                                                                                    |                                                                                                    |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| LATCH Setting                                                                      | INT Pin State (when<br>INT_CFG=0)                                                                                                                                                                                                                                                                                                                 | FLAG_H Value                                                                                                                                                                       | FLAG_L Value                                                                                                                                                                       | Latching Behavior                                                                                  |
| 0: Transparent hysteresis<br>mode                                                  | INT pin indicates if<br>measurement is above<br>(INT active) or below (INT<br>inactive) the threshold. If<br>measurement is between<br>the high and low threshold<br>values then the previous<br>INT value is maintained.<br>This prevents the INT<br>pin from repeated toggling<br>when the measurement<br>values are close to the<br>threshold. | 0: If measurement is<br>below the low limit<br>1: If measurement is<br>above the high limit<br>If measurement is<br>between high and low<br>limits previous value is<br>maintained | 0: If measurement is<br>above the high limit<br>1: If measurement is<br>below the low limit<br>If measurement is<br>between high and low<br>limits previous value is<br>maintained | Not latching: Values<br>are updated after each<br>conversion                                       |
| 1: Latched window mode                                                             | INT pin becomes active<br>if the measurement is<br>outside the window (above<br>high threshold or below<br>the low threshold). The<br>INT pin does not reset and<br>return to the inactive state<br>until register 0xC is read.                                                                                                                   | 1: If measurement is above the high limit                                                                                                                                          | 1: If measurement is below the low limit                                                                                                                                           | Latching: INT pin,<br>FLAG_H and FLAG_L<br>values do not reset until<br>the register 0x0C is read. |

Table 8-1. Interrupt Pin Status (for INT\_CFG=0 setting) and Register Flag Behavior

The THRESHOLD\_H, THRESHOLD\_L, LATCH and FAULT\_COUNT registers control the interrupt behavior. The LATCH field setting allows a choice between the latched window mode and transparent hysteresis mode as shown in the table. Interrupt reporting can be observed on INT pin, the FLAG\_H, and the FLAG\_L registers.

Results from comparing the current sensor measurements with THRESHOLD\_H and THRESHOLD\_L registers are referred to as *fault events*. The calculations to set these registers can be found in Section 8.3.4.5. The FAULT\_COUNT register dictates the number of continuous *fault events* required to trigger an interrupt event and subsequently change the state of the interrupt reporting mechanisms. For example, with a FAULT\_COUNT



value of 2 corresponding to 4 fault counts, the INT pin, FLAG\_H and FLAG\_L states shown in the table are not realized unless 4 consecutive measurements are taken that satisfy the fault condition.

INT pin function listed in Table 8-1 is valid only when INT\_CFG=0. The INT pin function can be changed to indicate an end of conversion as well shown in Table 8-2. The FLAG\_H and FLAG\_L registers continue to behave as listed in Table 8-1 even while INT\_CFG>0. The polarity of the INT pin is controlled by the INT\_POL register.

| Table 0-2: INT_OF O betting and Resulting INT The behavior |                                                                                                             |  |  |  |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| INT_CFG Setting                                            | INT Pin Function                                                                                            |  |  |  |  |  |  |  |
| 0                                                          | As per Table 8-1                                                                                            |  |  |  |  |  |  |  |
| 1                                                          | INT pin asserted with 1us pulse width after conversion of every channel                                     |  |  |  |  |  |  |  |
| 3                                                          | INT pin asserted with 1us pulse width every 4 conversions to indicate all channel measurements are complete |  |  |  |  |  |  |  |

# Table 8-2. INT\_CFG Setting and Resulting INT Pin Behavior

# 8.3.4.3 Light Range Selection

The OPT4048 has an automatic full-scale-range setting mode that eliminates the need for a user to predict and set the best range for the device. This mode is entered when register RANGE is set to 0xC. The device determines the appropriate full-scale range to take the measurement based on a combination of current lighting conditions and the previous measurement.

If a measurement is towards the low side of full-scale, then the full-scale range is decreased by one or two settings for the next measurement. If a measurement is towards the upper side of full-scale, the full-scale range is increased by one setting for the next measurement.

If the measurement exceeds the full-scale range, resulting from a fast increasing optical transient event, then the current measurement is aborted. This invalid measurement is not reported. If the scale is not at the maximum, then the device increases the scale by one step and a new measurement is retaken with that scale. Therefore, during a fast increasing optical transient in this mode, a measurement can possibly take longer to complete and report than indicated by the configuration register CONVERSION\_TIME.

The logic that determines the appropriate range settings for each channel is independent of each other, which verifies a support of a wide range of colors represented with the best accuracy.

TI highly recommends to use this feature, since the device selects the best range setting based on lighting condition. However, there is an option to manually set the range. Setting the range manually turns off the automatic full-scale selection logic and the device operates for a particular range setting.

| Table 0-0. Range Delection Table |                                                |  |  |  |  |  |  |  |
|----------------------------------|------------------------------------------------|--|--|--|--|--|--|--|
| RANGE register setting           | Typical Full-scale Light level                 |  |  |  |  |  |  |  |
| 0                                | 2254 lux                                       |  |  |  |  |  |  |  |
| 1                                | 4509 lux                                       |  |  |  |  |  |  |  |
| 2                                | 9018 lux                                       |  |  |  |  |  |  |  |
| 3                                | 18036 lux                                      |  |  |  |  |  |  |  |
| 4                                | 36071 lux                                      |  |  |  |  |  |  |  |
| 5                                | 72142 lux                                      |  |  |  |  |  |  |  |
| 6                                | 144284 lux                                     |  |  |  |  |  |  |  |
| 12                               | Determined by automatic full-scale range logic |  |  |  |  |  |  |  |
|                                  |                                                |  |  |  |  |  |  |  |

| Table | 8-3.        | Range | Selection  | Table |
|-------|-------------|-------|------------|-------|
| TUDIC | <b>U</b> U. | runge | 0010011011 | IUNIC |



# 8.3.4.4 Selecting Conversion Time

OPT4048 device offers several conversion times to select from. Conversion Time is defined as the time to take for one measurement to complete for one channel and update the results in output register. Since OPT4048 is 4 channel device the actual time to complete a 4 channel measurement is 4 times the time specified in the CONVERSION\_TIME register. Measurement initiation is determined by the mode of operation as specified in Section 8.3.4.1.



| CONVERSION_TIME Register | Typical Conversion Time Per Channel |
|--------------------------|-------------------------------------|
| 0                        | 600 µs                              |
| 1                        | 1 ms                                |
| 2                        | 1.8 ms                              |
| 3                        | 3.4 ms                              |
| 4                        | 6.5 ms                              |
| 5                        | 12.7 ms                             |
| 6                        | 25 ms                               |
| 7                        | 50 ms                               |
| 8                        | 100 ms                              |
| 9                        | 200 ms                              |
| 10                       | 400 ms                              |
| 11                       | 800 ms                              |

# 8.3.4.5 Light and Color Measurement

The OPT4048 device measures light on 4 independent channels and updates output registers with proportional ADC codes. Updated are based on the mode of operation as described in Section 8.3.4.1. If readout of output registers is performed before a successful completion of a measurement, the previous measurement is what would be read out. Output of the each channel is represented by two parts (i) 4 bits of EXPONENT\_CHx and (ii) 20 bits of MANTISSA\_CHx. This arrangement of binary logarithmic full-scale range with linear representation with in a range, helps in covering a large dynamic range of measurements. MANTISSA here represents the linear ADC codes proportional to the measured light within a given full-scale range and the EXPONENT\_CHx represents the current-full scale range selected. The selected range can be automatically determined by the auto-range selection logic or manually selected as per Table 8-3.

Lux level can be determined using the following equations:

or

 $MANTISSA_CHx = (RESULT_MSB_CHx \times 2^{8}) + RESULT_LSB_CHx$ (2)

where RESULT\_MSB\_CHx, RESULT\_LSB\_CHx and EXPONENT\_CHx are registers part of the output register for each channel

RESULT\_MSB\_CHx register carries the most significant 12 bits of the MANTISSA\_CHx and RESULT\_LSB\_CHx register carries the least significant 8 bits of the MANTISSA\_CHx. MANTISSA\_CHx is then computed using the above equations to get the 20 bit number. EXPONENT\_CHx is directly read from the register which is 4 bits.

Once the EXPONENT\_CHx and MANTISSA\_CHx portions are calculated the linearized ADC\_CODES\_CHx is calculated using the following equation:

$$ADC_CODES_CHx = (MANTISSA_CHx << EXPONENT_CHx)$$
 (3)

or

ADC\_CODES\_CHx = (MANTISSA\_CHx x 2^EXPONENT\_CHx)

With maximum value for register EXPONENT\_CHx being 8 ADC\_CODES is effectively a 28 bit number. The semi-logarithmic numbers have been converted to a linear ADC\_CODES\_CHx representation making simple to convert to lux and CIE XY color coordinates

Conversion of the raw ADC codes to the CIE colorimetric X, Y and lux are given by the equation below

(4)



$$\begin{bmatrix} adc\_codes\_ch0 \ adc\_codes\_ch1 \ adc\_codes\_ch2 \ adc\_codes\_ch3] \cdot \begin{bmatrix} m0x \ m0y \ m0z \ m0l \\ m1x \ m1y \ m1z \ m1l \\ m2x \ m2y \ m2z \ m2l \\ m3x \ m3y \ m3z \ m3l \end{bmatrix} = \begin{bmatrix} x \ y \ z \ lux \end{bmatrix}$$
(5)

$$CIE_{X} = \frac{y}{x + y + z}$$

$$CIE_{Y} = \frac{y}{x + y + z}$$
(7)

The conversion matrix can be customized based on target application and details for the same can be found in Section 9.2.4.

# Lux Calculations

As listed in the Equation 5 lux values can be obtained along with the color information as part of the matrix. However, isolating the lux calculations from the matrix can be useful. In that case, the matrix can be simplified to remove lux calculations as shown below

|                                                                                 | m0x m0y m0z                                             |     |
|---------------------------------------------------------------------------------|---------------------------------------------------------|-----|
| $[adc\_codes\_ch0 \ adc\_codes\_ch1 \ adc\_codes\_ch2 \ adc\_codes\_ch3] \cdot$ | m1x m1y m1z = [x y z]                                   | (0) |
| [uuc_coues_cno_uuc_coues_cn1_uuc_coues_cn2_uuc_coues_cn5].                      | $m2x m2y m2z = \begin{bmatrix} x & y & z \end{bmatrix}$ | (8) |
|                                                                                 | m3x m3y m3z                                             |     |

Lux can be simply calculated using the following equation

# **Threshold Detection Calculations**

Threshold result registers THRESHOLD\_H\_RESULT and THRESHOLD\_H\_RESULT are 12 bit, while threshold exponent registers THRESHOLD\_H\_EXPONENT and THRESHOLD\_L\_EXPONENT are 4 bits. Since threshold is compared at linear ADC\_CODES\_CHx, the threshold registers are padded with zeros internally as shown to compare with the ADC\_CODES\_CHx

or

$$ADC\_CODES\_TH = THRESHOLD\_H\_RESULT \times 2^{(8 + THRESHOLD\_H\_EXPONENT)$$
(11)

and

# or

Threshold are then compared as shown to detect Fault events.

and

```
If ADC_CODES_CHx > ADC_CODES_TH a Fault High is detected
```

(15)



the FAULT COUNT Fault Based on register setting, with consecutive High or Fault and FLAG L registers Low events. respective FLAG H are set. Clearly understanding the difference between THRESHOLD H EXPONENT, THRESHOLD H RESULT, THRESHOLD L EXPONENT, THRESHOLD L RESULT and the output registers is important to be able to set appropriate threshold based on application needs. More details can be found in Section 8.3.4.2.

# 8.3.4.6 Light Resolution

The OPT4048 device's effective resolution is dependent on both the conversion time setting and the full-scale light range. Although the LSB resolution of the linear ADC\_CODES doesn't change, the effective or useful resolution of the device is dependent on the conversion time setting and the full-scale range as per the table below. In conversion times where the effective resolution is lower, the LSBs are padded with 0.

|                              |                    | MANTES          | EXPONENT          | 0       | 1       | 2           | 3             | 4       | 5       | 6       |
|------------------------------|--------------------|-----------------|-------------------|---------|---------|-------------|---------------|---------|---------|---------|
| CONVERSION_<br>TIME register | Conversion<br>Time | SA<br>effective | Full-scale<br>lux | 2254    | 4509    | 9018        | 18036         | 36071   | 72142   | 144284  |
|                              |                    | bits            |                   |         | Eff     | ective Resc | olution in lu | x       |         |         |
| 0                            | 600 us             | 9               |                   | 4.4     | 8.8     | 17.6        | 35.2          | 70.45   | 140.9   | 281.8   |
| 1                            | 1 ms               | 10              |                   | 2.2     | 4.4     | 8.8         | 17.6          | 35.2    | 70.45   | 140.9   |
| 2                            | 1.8 ms             | 11              |                   | 1.1     | 2.2     | 4.4         | 8.8           | 17.6    | 35.2    | 70.45   |
| 3                            | 3.4 ms             | 12              |                   | 550.4 m | 1.1     | 2.2         | 4.4           | 8.8     | 17.6    | 35.2    |
| 4                            | 6.5 ms             | 13              |                   | 275.2 m | 550.4 m | 1.1         | 2.2           | 4.4     | 8.8     | 17.6    |
| 5                            | 12.7 ms            | 14              |                   | 137.6 m | 275.2 m | 550.4 m     | 1.1           | 2.2     | 4.4     | 8.8     |
| 6                            | 25 ms              | 15              |                   | 68.8 m  | 137.6 m | 275.2 m     | 550.4 m       | 1.1     | 2.2     | 4.4     |
| 7                            | 50 ms              | 16              |                   | 34.4 m  | 68.8 m  | 137.6 m     | 275.2 m       | 550.4 m | 1.1     | 2.2     |
| 8                            | 100 ms             | 17              |                   | 17.2 m  | 34.4 m  | 68.8 m      | 137.6 m       | 275.2 m | 550.4 m | 1.1     |
| 9                            | 200 ms             | 18              | 1                 | 8.6 m   | 17.2 m  | 34.4 m      | 68.8 m        | 137.6 m | 275.2 m | 550.4 m |
| 10                           | 400 ms             | 19              | 1                 | 4.30 m  | 8.6 m   | 17.2 m      | 34.4 m        | 68.8 m  | 137.6 m | 275.2 m |
| 11                           | 800 ms             | 20              |                   | 2.15 m  | 4.30 m  | 8.6 m       | 17.2 m        | 34.4 m  | 68.8 m  | 137.6 m |

Table 8-5. Resolution Table

As shown in the table above the resolution of the device is dependent on the CONVERSION\_TIME and full-scale range. A similar scaling applies to the peak responsitivity for each channel.

# 8.3.4.7 Programming

The OPT4048 supports the transmission protocol for standard mode (up to 100 kHz), fast mode (up to 400 kHz), and high-speed mode (up to 2.6 MHz). Fast and standard modes are described as the default protocol, referred to as F/S. High-speed mode is described in the Section 8.3.4.7.2.1.

# 8.3.4.7.1 I<sup>2</sup>C Bus Overview

The OPT4048 offers compatibility with both  $I^2C$  and SMBus interfaces. The  $I^2C$  and SMBus protocols are essentially compatible with one another. The  $I^2C$  interface is used throughout this document as the primary example with the SMBus protocol specified only when a difference between the two protocols is discussed.

The device is connected to the bus with two pins: an SCL clock input pin and an SDA open-drain bidirectional data pin. The bus must have a controller device that generates the serial clock (SCL), controls the bus access, and generates start and stop conditions. To address a specific device, the controller initiates a start condition by pulling the data signal line (SDA) from a high logic level to a low logic level while SCL is high. All targets on the bus shift in the target address byte on the SCL rising edge, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the target being addressed responds to the controller by generating an acknowledge bit by pulling SDA low.

Data transfer is then initiated and eight bits of data are sent, followed by an acknowledge bit. During data transfer, SDA must remain stable while SCL is high. Any change in SDA while SCL is high is interpreted as a start or stop condition. When all data are transferred, the controller generates a stop condition, indicated by



pulling SDA from low to high while SCL is high. The device includes a 28-ms timeout on the I<sup>2</sup>C interface to prevent locking up the bus. If the SCL line is held low for this duration of time, the bus state machine is reset.

# 8.3.4.7.1.1 Serial Bus Address

To communicate with the OPT4048, the controller must first initiate an I<sup>2</sup>C start command. Then, the controller must address target devices via a target address byte. The target address byte consists of a seven bit address and a direction bit that indicates whether the action is to be a read or write operation.

Four I<sup>2</sup>C addresses are possible by connecting the ADDR pin to one of four pins: GND, VDD, SDA, or SCL. Table below summarizes the possible addresses with the corresponding ADDR pin configuration. The state of the ADDR pin is sampled on every bus communication and must be driven or connected to the desired level before any activity on the interface occurs.

| ADDR PIN CONNECTION | DEVICE I <sup>2</sup> C ADDRESS |
|---------------------|---------------------------------|
| GND                 | 1000100                         |
| VDD                 | 1000101                         |
| SDA                 | 1000110                         |
| SCL                 | 1000101                         |

#### 8.3.4.7.1.2 Serial Interface

The OPT4048 operates as a target device on both the I<sup>2</sup>C bus and SMBus. Connections to the bus are made via the SCL clock input line and the SDA open-drain I/O line. The device supports the transmission protocol for standard mode (up to 100 kHz), fast mode (up to 400 kHz), and high-speed mode (up to 2.6 MHz). All data bytes are transmitted most-significant bits first.

The SDA and SCL pins feature integrated spike-suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. See the Section 9.2.1 for further details of the I<sup>2</sup>C bus noise immunity.

#### 8.3.4.7.2 Writing and Reading

Accessing a specific register on the OPT4048 is accomplished by writing the appropriate register address during the  $l^2C$  transaction sequence. Refer to Section 8.4 for a complete list of registers and their corresponding register addresses. The value for the register address (as shown in Section 8.4) is the first byte transferred after the target address byte with the R/W bit low.



# Figure 8-3. Setting the I<sup>2</sup>C Register Address

Writing to a register begins with the first byte transmitted by the controller. This byte is the target address with the R/W bit low. The device then acknowledges receipt of a valid address. The next byte transmitted by the controller is the address of the register that data are to be written to. The next two bytes are written to the register addressed by the register address. The device acknowledges receipt of each data byte. The controller can terminate the data transfer by generating a start or stop condition.



When reading from the device, the last value stored in the register address by a write operation determines which register is read during a read operation. To change the register address for a read operation, a new partial I<sup>2</sup>C write transaction must be initiated. This partial write is accomplished by issuing a target address byte with the R/W bit low, followed by the register address byte and a stop command. The controller then generates a start condition and sends the target address byte with the R/W bit high to initiate the read command. The next byte is transmitted by the target and is the most significant byte of the register indicated by the register address. This byte is followed by an acknowledge from the controller; then the target transmits the least significant byte. The controller acknowledges receipt of the data byte, or by generating a start or stop condition. If repeated reads from the same register are desired, continually sending the register address bytes is not necessary; the device retains the register address until that number is changed by the next write operation.

Figure 8-4and Figure 8-5show the write and read operation timing diagrams, respectively. Note that register bytes are sent most significant byte first, followed by the least significant byte.



A. An ACK by the controller can also be sent.

# Figure 8-5. I<sup>2</sup>C Read Example

# 8.3.4.7.2.1 High-Speed I<sup>2</sup>C Mode

When the bus is idle, both the SDA and SCL lines are pulled high by the pullup resistors or active pullup devices. The controller generates a start condition followed by a valid serial byte containing the high-speed (HS) controller code 0000 1XXXb. This transmission is made in either standard mode or fast mode (up to 400 kHz). The device does not acknowledge the HS controller code but does recognize the code and switches the internal filters to support a 2.6-MHz operation.

The controller then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S mode, except that transmission speeds up to 2.6 MHz are allowed. Instead of using a stop condition, use repeated start conditions to secure the bus in HS mode. A stop condition ends the HS mode and switches all internal filters of the device to support the F/S mode.

# 8.3.4.7.2.2 Burst Read Mode

OPT4048 supports I<sup>2</sup>C burst read mode which helps in minimizing the number of transactions on the bus for efficient data transfer from the device to the controller.

Before considering the burst mode, a regular I<sup>2</sup>C read transaction involves an I<sup>2</sup>C write operation to the device read pointer, followed by the actual I<sup>2</sup>C read operation. With the output registers in continuous locations, writing



the register pointer every 2 bytes takes up several clock cycles. With the burst mode enabled, the read pointer address is auto incremented after every register read (2 bytes), eliminating the need write operations to set the pointer for subsequent register reads.

Burst mode can be enabled by setting the register I2C\_BURST. When a STOP command is issued the pointer resets to the original register address before the auto-increments.



Figure 8-6. I<sup>2</sup>C Operations

# 8.3.4.7.2.3 General-Call Reset Command

The I<sup>2</sup>C general-call reset allows the host controller in one command to reset all devices on the bus that respond to the general-call reset command. The general call is initiated by writing to the I<sup>2</sup>C address 0 (0000 0000b). The reset command is initiated when the subsequent second address byte is 06h (0000 0110b). With this transaction, the device issues an acknowledge bit and sets all registers to the power-on-reset default condition.

# 8.3.4.7.2.4 SMBus Alert Response

The SMBus alert response provides a quick identification for which device issued the interrupt. Without this alert response capability, the processor does not know which device pulled the interrupt line when there are multiple target devices connected.

OPT4048 is designed to respond to the SMBus alert response address, when in the latched window-style comparison mode. The OPT4048 does not respond to the SMBus alert response when in transparent mode.

The response behavior of the device to the SMBus alert response is shown in Figure 8-7. When the interrupt line to the processor is pulled to active, the controller can broadcast the alert response target address. Following this alert response, any target devices that generated an alert identify themselves by acknowledging the alert response and sending respective I<sup>2</sup>C address on the bus. The alert response can activate several different target devices simultaneously. If more than one target attempts to respond, bus arbitration rules apply. The device with the lowest address wins the arbitration. If the OPT4048 loses the arbitration, the device does not acknowledge the I<sup>2</sup>C transaction and the INT pin remains in an active state, prompting the I<sup>2</sup>C controller processor to issue a subsequent SMBus alert response. When the OPT4048 wins the arbitration, the device acknowledges the transaction and sets the INT pin to inactive. The controller can issue that same command again, as many times as necessary to clear the INT pin. See Section 8.3.4.2 for additional details of how the flags and INT pin are controlled. The controller can obtain information about the source of the OPT4048 interrupt from the address broadcast in the above process. The FLAG\_H value is sent as the final LSB of the address to provide the controller additional information about the cause of the OPT4048 interrupt. If the controller requires additional information, the result register or the configuration register can be queried. The FLAG\_H and FLAG\_L registers are not cleared upon an SMBus alert response.





- A. FH is the FLAG\_H register
- B. A1 and A0 are determined by the ADDR pin

Figure 8-7. Timing Diagram for SMBus Alert Response



# 8.4 Register Maps

|            |       |             |            |         |         | Fi  | gure 8-8 | . ALL Re | egister Ma         | ар                  |          |         |        |         |       |           |
|------------|-------|-------------|------------|---------|---------|-----|----------|----------|--------------------|---------------------|----------|---------|--------|---------|-------|-----------|
| ADD        | D15   | D14         | D13        | D12     | D11     | D10 | D9       | D8       | D7                 | D6                  | D5       | D4      | D3     | D2      | D1    | D0        |
| 00h        |       | EXPONE      | ENT_CH0    |         |         |     |          |          |                    | RESULT_I            | MSB_CH0  |         |        |         |       | ·         |
| 01h        |       |             |            | RESULT_ | LSB_CH0 |     |          |          |                    | COUNT               | ER_CH0   |         |        | CRC_    | CH0   |           |
| 02h        |       | EXPONE      | ENT_CH1    |         |         |     |          |          |                    | RESULT_I            | MSB_CH1  |         |        |         |       |           |
| 03h        |       |             |            | RESULT_ | LSB_CH1 |     |          |          |                    | COUNT               | ER_CH1   |         |        | CRC_    | CH1   |           |
| 04h        |       | EXPONE      | ENT_CH2    |         |         |     |          |          |                    | RESULT_I            | MSB_CH2  |         |        |         |       |           |
| 05h        |       |             |            | RESULT_ | LSB_CH2 |     |          |          |                    | COUNTER_CH2 CRC_CH2 |          |         | CH2    |         |       |           |
| 06h        |       | EXPONE      | ENT_CH3    |         |         |     |          |          | RESULT_MSB_CH3     |                     |          |         |        |         |       |           |
| 07h        |       |             |            | RESULT_ | LSB_CH3 |     |          |          | COUNTER_CH3        |                     |          |         |        | CRC_CH3 |       |           |
| 08h        |       | THRESHOLD_  | L_EXPONENT | -       |         |     |          |          | THRESHOLD_L_RESULT |                     |          |         |        |         |       |           |
| 09h        |       | THRESHOLD_  | H_EXPONENT | Г       |         |     |          |          |                    | THRESHOLD_H_RESULT  |          |         |        |         |       |           |
| 0Ah        | QWAKE | 0           |            | RA      | NGE     |     |          | CONVER   | SION_TIME          |                     | OPERATI  | NG_MODE | LATCH  | INT_POL | FAULT | COUNT     |
| 0Bh        |       |             |            |         | 128     |     |          |          |                    | THRESHOL            | D_CH_SEL | INT_DIR | INT_   | CFG     | 0     | I2C_BURST |
| 0.01       | 0     |             |            |         |         |     |          |          |                    | OVERLOAD<br>_FLAG   | ON_READY | FLAG_H  | FLAG_L |         |       |           |
| 0Ch<br>11h |       | 0 DIDL DIDH |            |         |         |     |          |          |                    |                     |          |         |        |         |       |           |



# 8.4.1 ALL Register Map

| Figure 8-9. Register 0h |        |         |    |                |    |   |   |  |  |  |
|-------------------------|--------|---------|----|----------------|----|---|---|--|--|--|
| 15                      | 14     | 13      | 12 | 11             | 10 | 9 | 8 |  |  |  |
|                         | EXPONE | ENT_CH0 |    | RESULT_MSB_CH0 |    |   |   |  |  |  |
|                         | R-     | 0h      |    | R-0h           |    |   |   |  |  |  |
| 7                       | 6      | 5       | 4  | 3              | 2  | 1 | 0 |  |  |  |
| RESULT_MSB_CH0          |        |         |    |                |    |   |   |  |  |  |
|                         |        |         | R- | 0h             |    |   |   |  |  |  |

# 8.4.1.1 Register 0h (offset = 0h) [reset = 0h]

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

|       | Figure 8-10. Register 00 Field Descriptions |      |       |                                                                                                                                                      |  |  |  |  |  |  |  |
|-------|---------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bit   | Field                                       | Туре | Reset | Description                                                                                                                                          |  |  |  |  |  |  |  |
| 15-12 | EXPONENT_CH0                                | R    | 0h    | EXPONENT output CH0. Determines the full-scale range of the light measurement for the channel.                                                       |  |  |  |  |  |  |  |
| 11-0  | RESULT_MSB_C<br>H0                          | R    | 0h    | Result register MSB (Most significant bits) CH0. Used to calculate the MANTISSA representing light level within a given EXPONENT or full-scale range |  |  |  |  |  |  |  |

# 8.4.1.2 Register 1h (offset = 1h) [reset = 0h]

|    | Figure 8-11. Register 1h |        |             |         |    |   |   |  |  |  |  |
|----|--------------------------|--------|-------------|---------|----|---|---|--|--|--|--|
| 15 | 14 13                    |        | 13 12 11 10 |         | 10 | 9 | 8 |  |  |  |  |
|    | RESULT_LSB_CH0           |        |             |         |    |   |   |  |  |  |  |
|    |                          |        | R-          | 0h      |    |   |   |  |  |  |  |
| 7  | 6                        | 5      | 4           | 3       | 2  | 1 | 0 |  |  |  |  |
|    | COUNT                    | ER_CH0 |             | CRC_CH0 |    |   |   |  |  |  |  |
|    | R-                       | 0h     |             | R-0h    |    |   |   |  |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-12. Register 01 Field Descriptions

| Bit  | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                      |
|------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | RESULT_LSB_C<br>H0 | R    | 0h    | Result register LSB(Least significant bits) CH0. Used to calculate MANTISSA representing light level within a given EXPONENT or full-scale range                                                                                                                                                                                                 |
| 7-4  | COUNTER_CH0        | R    | 0h    | Sample counter CH0. Rolling counter which increments for every conversion                                                                                                                                                                                                                                                                        |
| 3-0  | CRC_CH0            | R    | Oh    | CRC bits CH0.<br>R[19:0]=(RESULT_MSB_CH0[11:0]<<8)+RESULT_LSB_C<br>H0[7:0]<br>X[0]=XOR(EXPONENT_CH0[3:0],R[19:0],CRC_CH0[3:0])<br>XOR of all bits<br>X[1]=XOR(CRC_CH0[1],CRC_CH0[3],R[1],R[3],R[5],R[7],<br>R[9],R[11],R[13],R[15],R[17],R[19],E[1],E[3])<br>X[2]=XOR(CRC_CH0[3],R[3],R[7],R[11],R[15],R[19],E[3])<br>X[3]=XOR(R[3],R[11],R[19]) |

# 8.4.1.3 Register 2h (offset = 2h) [reset = 0h]

|   |    |    |    | Figure 8-13. | Register 2h |    |   |   |
|---|----|----|----|--------------|-------------|----|---|---|
| 1 | 15 | 14 | 13 | 12           | 11          | 10 | 9 | 8 |

Copyright © 2022 Texas Instruments Incorporated



|   |                | Figu   | re 8-13. Regis | ter 2h (contin | nued) |   |   |  |  |
|---|----------------|--------|----------------|----------------|-------|---|---|--|--|
|   | EXPONE         | NT_CH1 |                | RESULT_MSB_CH1 |       |   |   |  |  |
|   | R-             | 0h     |                | R-0h           |       |   |   |  |  |
| 7 | 6              | 5      | 4              | 3              | 2     | 1 | 0 |  |  |
|   | RESULT_MSB_CH1 |        |                |                |       |   |   |  |  |
|   |                |        | R-             | 0h             |       |   |   |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-14. Register 02 Field Descriptions

| Bit   | Field              | Туре | Reset | Description                                                                                                                                                |
|-------|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | EXPONENT_CH1       | R    | 0h    | EXPONENT output CH1. Determines the full-scale range of the light measurement for the channel.                                                             |
| 11-0  | RESULT_MSB_C<br>H1 | R    | 0h    | Result register MSB (Most significant bits) CH1. Used to<br>calculate the MANTISSA representing light level within a<br>given EXPONENT or full-scale range |

# 8.4.1.4 Register 3h (offset = 3h) [reset = 0h]

|                   |                |    | Figure 8-15. | Register 3h |    |   |   |
|-------------------|----------------|----|--------------|-------------|----|---|---|
| 15                | 14             | 13 | 12           | 11          | 10 | 9 | 8 |
|                   | RESULT_LSB_CH1 |    |              |             |    |   |   |
| R-0h              |                |    |              |             |    |   |   |
| 7                 | 6              | 5  | 4            | 3           | 2  | 1 | 0 |
| COUNTER_CH1 CRC_C |                |    |              |             |    |   |   |
|                   | R-             | 0h |              | R-0h        |    |   |   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-16. Register 03 Field Descriptions

| Bit  | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                      |
|------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | RESULT_LSB_C<br>H1 | R    | 0h    | Result register LSB(Least significant bits) CH1. Used to calculate MANTISSA representing light level within a given EXPONENT or full-scale range                                                                                                                                                                                                 |
| 7-4  | COUNTER_CH1        | R    | Oh    | Sample counter CH1. Rolling counter which increments for every conversion                                                                                                                                                                                                                                                                        |
| 3-0  | CRC_CH1            | R    | Oh    | CRC bits CH1.<br>R[19:0]=(RESULT_MSB_CH1[11:0]<br><<8)+RESULT_LSB_CH1[7:0]<br>X[0]=XOR(EXPONENT_CH1[3:0],R[19:0],CRC_CH1[3:0])<br>XOR of all bits<br>X[1]=XOR(CRC_CH1[1],CRC_CH1[3],R[1],R[3],R[5],R[7],<br>R[9],R[11],R[13],R[15],R[17],R[19],E[1],E[3])<br>X[2]=XOR(CRC_CH1[3],R[3],R[7],R[11],R[15],R[19],E[3])<br>X[3]=XOR(R[3],R[11],R[19]) |

# 8.4.1.5 Register 4h (offset = 4h) [reset = 0h]

|    |        |        | Figure 8-17. | Register 4h    |    |   |   |  |
|----|--------|--------|--------------|----------------|----|---|---|--|
| 15 | 14     | 13     | 12           | 11             | 10 | 9 | 8 |  |
|    | EXPONE | NT_CH2 |              | RESULT_MSB_CH2 |    |   |   |  |
|    | R-     | 0h     |              | R-0h           |    |   |   |  |
| 7  | 6      | 5      | 4            | 3              | 2  | 1 | 0 |  |
|    |        |        | RESULT_      | MSB_CH2        |    |   |   |  |

# Figure 8-17. Register 4h (continued)

R-0h

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

| Figure 8-18. Register 04 Field Descriptions |                    |      |       |                                                                                                                                                      |  |  |  |  |
|---------------------------------------------|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                         | Field              | Туре | Reset | Description                                                                                                                                          |  |  |  |  |
| 15-12                                       | EXPONENT_CH2       | R    | 0h    | EXPONENT output CH2. Determines the full-scale range of the light measurement for the channel.                                                       |  |  |  |  |
| 11-0                                        | RESULT_MSB_C<br>H2 | R    | 0h    | Result register MSB (Most significant bits) CH2. Used to calculate the MANTISSA representing light level within a given EXPONENT or full-scale range |  |  |  |  |

| 8.4.1.6 Regist | 4.1.6 Register 5h (offset = 5h) [reset = 0h] |        |              |             |    |   |   |
|----------------|----------------------------------------------|--------|--------------|-------------|----|---|---|
|                |                                              |        | Figure 8-19. | Register 5h |    |   |   |
| 15             | 14                                           | 13     | 12           | 11          | 10 | 9 | 8 |
|                | RESULT_LSB_CH2                               |        |              |             |    |   |   |
|                |                                              |        | R-           | 0h          |    |   |   |
| 7              | 6                                            | 5      | 4            | 3           | 2  | 1 | 0 |
|                | COUNT                                        | ER_CH2 |              | CRC_CH2     |    |   |   |
|                | R-                                           | •0h    |              | R-0h        |    |   |   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

| Figure 8-20. F | Register 05 Fiel | d Descriptions |
|----------------|------------------|----------------|
|----------------|------------------|----------------|

| Bit  | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                      |
|------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | RESULT_LSB_C<br>H2 | R    | 0h    | Result register LSB(Least significant bits) CH2. Used to calculate MANTISSA representing light level within a given EXPONENT or full-scale range                                                                                                                                                                                                 |
| 7-4  | COUNTER_CH2        | R    | Oh    | Sample counter CH2. Rolling counter which increments for every conversion                                                                                                                                                                                                                                                                        |
| 3-0  | CRC_CH2            | R    | 0h    | CRC bits CH2.<br>R[19:0]=(RESULT_MSB_CH2[11:0]<<8)+RESULT_LSB_C<br>H2[7:0]<br>X[0]=XOR(EXPONENT_CH2[3:0],R[19:0],CRC_CH2[3:0])<br>XOR of all bits<br>X[1]=XOR(CRC_CH2[1],CRC_CH2[3],R[1],R[3],R[5],R[7],<br>R[9],R[11],R[13],R[15],R[17],R[19],E[1],E[3])<br>X[2]=XOR(CRC_CH2[3],R[3],R[7],R[11],R[15],R[19],E[3])<br>X[3]=XOR(R[3],R[11],R[19]) |

# 8.4.1.7 Register 6h (offset = 6h) [reset = 0h]

|    |        |         | -       | Register 6h    |    |   |   |  |
|----|--------|---------|---------|----------------|----|---|---|--|
| 15 | 14     | 13      | 12      | 11             | 10 | 9 | 8 |  |
|    | EXPONE | ENT_CH3 |         | RESULT_MSB_CH3 |    |   |   |  |
|    | R-     | 0h      |         | R-0h           |    |   |   |  |
| 7  | 6      | 5       | 4       | 3              | 2  | 1 | 0 |  |
|    |        |         | RESULT_ | MSB_CH3        |    |   |   |  |

R-0h

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset



| Figure 8-22. Register 06 Field Descriptions |                    |      |       |                                                                                                                                                      |  |  |  |  |
|---------------------------------------------|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                         | Field              | Туре | Reset | Description                                                                                                                                          |  |  |  |  |
| 15-12                                       | EXPONENT_CH3       | R    | Oh    | EXPONENT output CH3. Determines the full-scale range of the light measurement for the channel.                                                       |  |  |  |  |
| 11-0                                        | RESULT_MSB_C<br>H3 | R    | 0h    | Result register MSB (Most significant bits) CH3. Used to calculate the MANTISSA representing light level within a given EXPONENT or full-scale range |  |  |  |  |

# 8.4.1.8 Register 7h (offset = 7h) [reset = 0h]

| Figure 8-23. Register 7h |                |    |    |         |    |   |   |
|--------------------------|----------------|----|----|---------|----|---|---|
| 15                       | 14             | 13 | 12 | 11      | 10 | 9 | 8 |
|                          | RESULT_LSB_CH3 |    |    |         |    |   |   |
| R-0h                     |                |    |    |         |    |   |   |
| 7                        | 6              | 5  | 4  | 3       | 2  | 1 | 0 |
|                          | COUNTER_CH3    |    |    | CRC_CH3 |    |   |   |
|                          | R-             | 0h |    | R-0h    |    |   |   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

| Figure 8-24. Register 07 Field Descriptions |                    |      |       |                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|---------------------------------------------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                         | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 15-8                                        | RESULT_LSB_C<br>H3 | R    | 0h    | Result register LSB(Least significant bits) CH3. Used to<br>calculate MANTISSA representing light level within a given<br>EXPONENT or full-scale range                                                                                                                                                                                           |  |  |  |  |
| 7-4                                         | COUNTER_CH3        | R    | 0h    | Sample counter CH3. Rolling counter which increments for every conversion                                                                                                                                                                                                                                                                        |  |  |  |  |
| 3-0                                         | CRC_CH3            | R    | Oh    | CRC bits CH3.<br>R[19:0]=(RESULT_MSB_CH3[11:0]<<8)+RESULT_LSB_C<br>H3[7:0]<br>X[0]=XOR(EXPONENT_CH3[3:0],R[19:0],CRC_CH3[3:0])<br>XOR of all bits<br>X[1]=XOR(CRC_CH3[1],CRC_CH3[3],R[1],R[3],R[5],R[7],<br>R[9],R[11],R[13],R[15],R[17],R[19],E[1],E[3])<br>X[2]=XOR(CRC_CH3[3],R[3],R[7],R[11],R[15],R[19],E[3])<br>X[3]=XOR(R[3],R[11],R[19]) |  |  |  |  |

# Figure 8-24. Register 07 Field Descriptions

# 8.4.1.9 Register 8h (offset = 8h) [reset = 0h]

|    | Figure 8-25. Register 8h |            |    |                    |    |   |   |  |
|----|--------------------------|------------|----|--------------------|----|---|---|--|
| 15 | 14                       | 13         | 12 | 11                 | 10 | 9 | 8 |  |
|    | THRESHOLD_               | L_EXPONENT |    | THRESHOLD_L_RESULT |    |   |   |  |
|    | R/W                      | /-0h       |    | R/W-0h             |    |   |   |  |
| 7  | 6                        | 5          | 4  | 3                  | 2  | 1 | 0 |  |
|    | THRESHOLD_L_RESULT       |            |    |                    |    |   |   |  |
|    | R/W-0h                   |            |    |                    |    |   |   |  |
|    |                          |            |    |                    |    |   |   |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-26. Register 08 Field Descriptions

|       |                          |      | J. J |                                 |
|-------|--------------------------|------|------------------------------------------|---------------------------------|
| Bit   | Field                    | Туре | Reset                                    | Description                     |
| 15-12 | THRESHOLD_L_<br>EXPONENT | R/W  | 0h                                       | Threshold low register exponent |



#### Figure 8-26. Register 08 Field Descriptions (continued)

| Bit  | Field                  | Туре | Reset | Description                   |
|------|------------------------|------|-------|-------------------------------|
| 11-0 | THRESHOLD_L_<br>RESULT | R/W  | 0h    | Threshold low register result |

# 8.4.1.10 Register 9h (offset = 9h) [reset = BFFFh]

| 6.4. I. To Register an (onset – an) [reset – BFFFI] |                                |                                                                                       |                                                                                      |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |  |  |  |
|-----------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                     | Figure 8-27.                   | Register 9n                                                                           |                                                                                      |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |  |  |  |
| 13                                                  | 12                             | 11                                                                                    | 10                                                                                   | 9                                                                                                                                                                                                                                                                                               | 8                                                                                                                                                                                                                                                                  |  |  |  |
| LD_H_EXPONENT                                       |                                | THRESHOLD_H_RESULT                                                                    |                                                                                      |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |  |  |  |
| R/W-Bh                                              |                                | R/W-Fh                                                                                |                                                                                      |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |  |  |  |
| 5                                                   | 4                              | 3                                                                                     | 2                                                                                    | 1                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                  |  |  |  |
| THRESHOLD_H_RESULT                                  |                                |                                                                                       |                                                                                      |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |  |  |  |
|                                                     | R/W                            | R/W-FFh                                                                               |                                                                                      |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |  |  |  |
| 5                                                   | 13<br>DLD_H_EXPONENT<br>R/W-Bh | Figure 8-27.<br>Figure 8-27.<br>13 12<br>DLD_H_EXPONENT<br>R/W-Bh<br>5 4<br>THRESHOLD | Figure 8-27. Register 9h           13         12         11           DLD_H_EXPONENT | Figure 8-27. Register 9h           13         12         11         10           DLD_H_EXPONENT         THRESHOLD         THRESHOLD           R/W-Bh         R/W         R/W           5         4         3         2           THRESHOLD_H_RESULT         THRESHOLD_H_RESULT         THRESULT | Figure 8-27. Register 9h           13         12         11         10         9           DLD_H_EXPONENT         THRESHOLD_H_RESULT         THRESHOLD_H_RESULT           R/W-Bh         R/W-Fh         R/W-Fh           5         4         3         2         1 |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Figure 8-28. Register 09 Field Descriptions

| Bit   | Field                    | Туре | Reset | Description                      |
|-------|--------------------------|------|-------|----------------------------------|
| 15-12 | THRESHOLD_H_<br>EXPONENT | R/W  | Bh    | Threshold high register exponent |
| 11-0  | THRESHOLD_H_<br>RESULT   | R/W  | FFFh  | Threshold high register result   |

# 8.4.1.11 Register Ah (offset = Ah) [reset = 3208h]

# Figure 8-29. Register Ah

| 15      | 14        | 13                    | 12             | 11     | 10      | 9      | 8        |  |
|---------|-----------|-----------------------|----------------|--------|---------|--------|----------|--|
| QWAKE   | 0         | RANGE CONVERSION_TIME |                |        |         |        | ION_TIME |  |
| R/W-0h  | W-0h      | R/W-Ch                |                |        |         | R/W    | R/W-2h   |  |
| 7       | 6         | 5                     | 4              | 3      | 2       | 1      | 0        |  |
| CONVERS | SION_TIME | OPERATIN              | OPERATING_MODE |        | INT_POL | FAULT_ | COUNT    |  |
| R/V     | V-0h      | R/W                   | /-0h           | R/W-1h | R/W-0h  | R/W    | /-0h     |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-30. Register 0A Field Descriptions

| Bit   | Field | Туре | Reset | Description                                                                                                                                                                                                                                                                   |
|-------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-15 | QWAKE | R/W  | 0h    | Quick Wake-up from Standby in one shot mode by not<br>powering down all circuits. Applicable only in One-shot<br>mode and helps get out of standby mode faster with penalty<br>in power consumption compared to full standby mode.                                            |
| 14-14 | 0     | W    | 0h    | Must read or write 0                                                                                                                                                                                                                                                          |
| 13-10 | RANGE | R/W  | Ch    | Controls the full-scale light level range of the device. The<br>format of this register is same as the EXPONENT register<br>for all values from 0 to 6.<br>0 : 2.2klux<br>1 : 4.5kux<br>2 : 9klux<br>3 : 18klux<br>4 : 36klux<br>5 : 72klux<br>6 : 144klux<br>12 : Auto-Range |



| Figure 8-30. Register 0A Field Descriptions (continued) |                     |      |       |                                                                                                                                                                                                                                                                                                                                               |  |  |
|---------------------------------------------------------|---------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                     | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                   |  |  |
| 9-6                                                     | CONVERSION_TI<br>ME | R/W  | 8h    | Controls the device conversion time per channel<br>0 : 600 us<br>1 : 1 ms<br>2 : 1.8 ms<br>3 : 3.4 ms<br>4 : 6.5 ms<br>5 : 12.7 ms<br>6 : 25 ms<br>7 : 50 ms<br>8 : 100 ms<br>9 : 200 ms<br>10 : 400 ms<br>11 : 800 ms                                                                                                                        |  |  |
| 5-4                                                     | OPERATING_MO<br>DE  | R/W  | 0h    | Controls device mode of operation<br>0 : Power-down<br>1 : Forced auto-range OneShot<br>2 : OneShot<br>3 : Continuous                                                                                                                                                                                                                         |  |  |
| 3-3                                                     | LATCH               | R/W  | 1h    | Controls the functionality of the interrupt reporting mechanisms for INT pin for the threshold detection logic.                                                                                                                                                                                                                               |  |  |
| 2-2                                                     | INT_POL             | R/W  | Oh    | Controls the polarity or active state of the INT pin.<br>0 : Active Low<br>1 : Active High                                                                                                                                                                                                                                                    |  |  |
| 1-0                                                     | FAULT_COUNT         | R/W  | Oh    | <ul> <li>Fault count register instructs the device as to how many consecutive fault events are required to trigger the threshold mechanisms: the flag high (FLAG_H) and the flag low (FLAG_L) registers.</li> <li>0 : One fault Count</li> <li>1 : Two Fault Counts</li> <li>2 : Four Fault Counts</li> <li>3 : Eight Fault Counts</li> </ul> |  |  |

#### **-**: 4:. -1 ---\_ . . 1

# 8.4.1.12 Register Bh (offset = Bh) [reset = 8011h]

# Figure 8-31. Register Bh

| 15     | 14       | 13        | 12      | 11   | 10     | 9      | 8         |
|--------|----------|-----------|---------|------|--------|--------|-----------|
| 1      | 0        | 0         | 0       | 0    | 0      | 0      | 0         |
| R/W-1h | R/W-0h   | W-0h      | W-0h    | W-0h | R/W-0h | R/W-0h | R/W-0h    |
| 7      | 6        | 5         | 4       | 3    | 2      | 1      | 0         |
| 0      | THRESHOL | .D_CH_SEL | INT_DIR | INT_ | CFG    | 0      | I2C_BURST |
| R/W-0h | R/W      | /-0h      | R/W-1h  | R/W  | /-0h   | R/W-0h | R/W-1h    |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

| Figure 8-32. Registe | r 0B Field Descriptions |
|----------------------|-------------------------|
|----------------------|-------------------------|

| · · · · · · · · · · · · · · · · · · · |                      |      |       |                                                                                                                    |  |  |  |  |  |  |
|---------------------------------------|----------------------|------|-------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit                                   | Field                | Туре | Reset | Description                                                                                                        |  |  |  |  |  |  |
| 15-7                                  | 128                  | R/W  | 80h   | Must read or write 128                                                                                             |  |  |  |  |  |  |
| 6-5                                   | THRESHOLD_CH<br>_SEL | R/W  | 0h    | Channel select for threshold logic<br>0 : CH0 Selected<br>1 : CH1 Selected<br>2 : CH2 Selected<br>3 : CH3 Selected |  |  |  |  |  |  |
| 4-4                                   | INT_DIR              | R/W  | 1h    | Determines the direction of the INT pin.<br>0 : Input<br>1 : Output                                                |  |  |  |  |  |  |



| Figure 6-52. Register OB Field Descriptions (continued) |           |      |       |                                                                                                                                                                             |  |  |  |  |  |
|---------------------------------------------------------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                                                     | Field     | Туре | Reset | Description                                                                                                                                                                 |  |  |  |  |  |
| 3-2                                                     | INT_CFG   | R/W  | 0h    | Controls the output interrupt mechanism after end of<br>conversion<br>0 : SMBUS Alert<br>1 : INT Pin data ready for next channel<br>3 : INT Pin data ready for all channels |  |  |  |  |  |
| 1-1                                                     | 0         | R/W  | 0h    | Must read or write 0                                                                                                                                                        |  |  |  |  |  |
| 0-0                                                     | I2C_BURST | R/W  | 1h    | When set enables I2C burst mode minimizing I2C read cycles by auto incrementing read register point by 1 after every register read                                          |  |  |  |  |  |

# Figure 8-32 Register 0B Field Descriptions (continued)

# 8.4.1.13 Register Ch (offset = Ch) [reset = 0h]

| Figure 8-33. Register Ch |        |        |        |                   |                           |        |        |  |  |  |  |  |
|--------------------------|--------|--------|--------|-------------------|---------------------------|--------|--------|--|--|--|--|--|
| 15                       | 14     | 13     | 12     | 11                | 10                        | 9      | 8      |  |  |  |  |  |
| 0                        | 0      | 0      | 0      | 0                 | 0                         | 0      | 0      |  |  |  |  |  |
| R/W-0h                   | R/W-0h | R/W-0h | R/W-0h | R/W-0h            | R/W-0h                    | R/W-0h | R/W-0h |  |  |  |  |  |
| 7                        | 6      | 5      | 4      | 3                 | 2                         | 1      | 0      |  |  |  |  |  |
| 0                        | 0      | 0      | 0      | OVERLOAD_F<br>LAG | CONVERSION<br>_READY_FLAG | FLAG_H | FLAG_L |  |  |  |  |  |
| R/W-0h                   | R/W-0h | R/W-0h | R/W-0h | R-0h              | R-0h                      | R-0h   | R-0h   |  |  |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-34. Register 0C Field Descriptions

| Bit  | Field                     | Туре | Reset                                                                                                                                                                                                                                                | Description                                                                                                                                                                                                                                                                                                             |  |
|------|---------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15-4 | 0                         | R/W  | 0h                                                                                                                                                                                                                                                   | Must read or write 0                                                                                                                                                                                                                                                                                                    |  |
| 3-3  | OVERLOAD_FLA<br>G         | R    | 0h                                                                                                                                                                                                                                                   | Indicates when an overflow condition occurs in the data conversion process, typically because the light illuminating the device exceeds the full-scale range.                                                                                                                                                           |  |
| 2-2  | CONVERSION_R<br>EADY_FLAG | R    | OhConversion ready flag indicates when a cor<br>completes. The flag is set to 1 at the end of<br>and is cleared (set to 0) when register addr<br>read or written with any non-zero value<br>0 : Conversion in progress<br>1 : Conversion is complete |                                                                                                                                                                                                                                                                                                                         |  |
| 1-1  | FLAG_H                    | R    | Oh                                                                                                                                                                                                                                                   | Flag high register identifies that the result of a conversion is measurement than a specified level of interest. FLAG_H is set to 1 when the result is larger than the level in the THRESHOLD_H_EXPONENT and THRESHOLD_H_RESULT registers for a consecutive number of measurements defined by the FAULT_COUNT register. |  |
| 0-0  | FLAG_L                    | R    | Oh                                                                                                                                                                                                                                                   | Flag low register identifies that the result of a measurement is smaller than a specified level of interest. FLAG_L is set to 1 when the result is smaller than the level in the THRESHOLD_L_EXPONENT and THRESHOLD_L_RESULT registers for a consecutive number of measurements defined by the FAULT_COUNT register.    |  |

# 8.4.1.14 Register 11h (offset = 11h) [reset = 820h]

| Figure 8-35. Register 11h |    |    |    |    |     |    |   |  |  |  |  |
|---------------------------|----|----|----|----|-----|----|---|--|--|--|--|
| 15                        | 14 | 13 | 12 | 11 | 10  | 9  | 8 |  |  |  |  |
| 0                         | 0  | DI | DL |    | DII | ЭН |   |  |  |  |  |

OPT4048 SBOSA84 – DECEMBER 2022



| Figure 8-35. Register 11h (continued) |        |    |   |      |   |   |   |  |  |  |  |  |
|---------------------------------------|--------|----|---|------|---|---|---|--|--|--|--|--|
| R/W-0h                                | R/W-0h | R- |   | R-8h |   |   |   |  |  |  |  |  |
| 7                                     | 6      | 5  | 4 | 3    | 2 | 1 | 0 |  |  |  |  |  |
| DIDH                                  |        |    |   |      |   |   |   |  |  |  |  |  |
| R-21h                                 |        |    |   |      |   |   |   |  |  |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Figure 8-36. Register 11 Field Descriptions

|       |       |      |       | •                    |
|-------|-------|------|-------|----------------------|
| Bit   | Field | Туре | Reset | Description          |
| 15-14 | 0     | R/W  | 0h    | Must read or write 0 |
| 13-12 | DIDL  | R    | 8h    | Device ID L          |
| 11-0  | DIDH  | R    | 21h   | Device ID H          |



# 9 Application and Implementation

# Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

Color sensors are used in a wide variety of applications that require precise measurement of light as perceived by human eye, since the color sensors have a specialized filter that mimic human eye. The following sections shows crucial information about integrating OPT4048 in applications.

There are two categories of interface to the OPT4048: electrical and optical.

# 9.2 Typical Application

# 9.2.1 Electrical Interface

The electrical interface is quite simple, as illustrated in Figure 9-1below. Connect the OPT4048 I<sup>2</sup>C SDA and SCL pins to the same pins of an applications processor, micro controller, or other digital processor. If that digital processor requires an interrupt resulting from an event of interest from theOPT4048, then connect the INT pin to either an interrupt or general-purpose I/O pin of the processor. There are multiple uses for this INT pin, including triggering a measurement on one-shot mode, signaling the system to wake up from low-power mode, processing other tasks while waiting for an ambient light event of interest, or alerting the processor that a sample is ready to be read. Connect pullup resistors between a power supply appropriate for digital communication and the SDA and SCL pins (because the pins have open-drain output structures). If the INT pin is used, connect a pullup resistor to the INT pin. A typical value for these pullup resistors is 10 k $\Omega$ . The resistor choice can be optimized in conjunction to the bus capacitance to balance the system speed, power, noise immunity, and other requirements.



Figure 9-1. Typical Application Schematic

The power supply and grounding considerations are discussed in the Section 9.4.

Although spike suppression is integrated in the SDA and SCL pin circuits, use proper layout practices to minimize the amount of coupling into the communication lines. One possible introduction of noise occurs from capacitively coupling signal edges between the two communication lines themselves. Another possible noise



introduction comes from other switching noise sources present in the system, especially for long communication lines. In noisy environments, shield communication lines to reduce the possibility of unintended noise coupling into the digital I/O lines that can be incorrectly interpreted.

# 9.2.2 Design Requirements

# 9.2.2.1 Optical Interface



Figure 9-2. Sensor Position

Any physical component that affects the light which illuminates the sensing area of a light sensor also affects the performance of that light sensor. Therefore, for the best performance, make sure to understand and control the effect of these components. Design a window width and height to permit light from a sufficient field of view to illuminate the sensor. For best performance, use a field of view of at least ±35°, or preferably ±45° or more. Understanding and designing the field of view is discussed further in application report *OPT3001: Ambient Light Sensor Application Guide* (SBEA002)..

# 9.2.3 Detailed Design Procedure

# 9.2.3.1 Optomechanical Design

After completing the electrical design, the next task is the optomechanical design. Window sizing and placement is discussed in more rigorous detail in *OPT3001: Ambient Light Sensor Application Guide*.



# 9.2.4 Application Curves

# Matrix values for Color determination

ADC measurements from OPT4048 channels can be used to determine the intensity (lux) and the color (CIE X,Y coordinates) as per specified in Section 8.3.4.5. Here is an example of such measurements performed an RGB LED source TI LP5036EVM. The intensity of the Red, Green and Blue LEDs were varied independently and the corresponding color coordinates detected by OPT4048 (CIEx,CIEy) are plotted on the CIE XY and CIE UV color space.



Figure 9-3. CIE XY and CIE UV space plots of color coordinates

Value of matrix used for this calculation is as shown below

$$\begin{bmatrix} 2.34892992e - 04 & -1.89652390e - 05 & 1.20811684e - 05 & 0 \\ 4.07467441e - 05 & 1.98958202e - 04 & -1.58848115e - 05 & 2.15e - 3 \\ 9.28619404e - 05 & -1.69739553e - 05 & 6.74021520e - 04 & 0 \\ 0 & 0 & 0 & 0 \end{bmatrix}$$
(16)

# **Correlated Color Temperature**

The CIE XY and CIE UV color spaces shown in Figure 9-3 and Figure 9-4 has been annotated with the ideal black body curve and intersecting iso-thermal lines. The ideal black body curve represents the color perceived by human eye in CIE YX and CIE UV spaces when an ideal black body of certain Kelvins emit radiation. The intersecting lines with various kelvin markings are iso-thermal lines which represent the same color temperature and is commonly referred to as Correlated Color Temperature (CCT). CCT is a representation of how warm or cool a color source is which is a common terminology used in classifying light bulbs. CCT is often valid only around the ideal black body curve and does not make sense when there is too much deviation. Any color coordinate close to the ideal black body curve can be represented as having a particular CCT by using the formula below:

$$CCT = 437n^3 + 3601n^2 + 6861n + 5517$$

(17)



where n is defined as

$$n = \frac{CIEx - 0.3320}{0.1858 - CIEy} \tag{18}$$

These are highly non-linear functions and the estimation of the CCT is very sensitive to the CIE X and CIE Y coordinates. Small errors due to non-ideality in the system can cause an amplified error in CCT estimation.

Set of off the shelf lamp sources were taken and the CCT values measured by OPT4048 is shown below.



Figure 9-4. CIE XY and CIE UV Space Plots of Color Coordinates

The CIE color space plots have been zoomed-in to see the points more clearly. The annotation in the plot specify the color temperature of the lamps as specified by the manufacturer. While the lamp manufacturers approximate the CCT in Kelvins to nearest 1000 s, 500 s or 100 s, OPT4048 estimates the CCT high resolution using the equations specified above.

Color accuracy and the CCT accuracy can be further optimized based on the cavity design, cover glass and target application. More information is available at OPT4048.

# 9.3 Do's and Don'ts

As with any optical product, take special care when handling the OPT4048. The device is a piece of active silicon, without the mechanical protection of an epoxy-like package or other reinforcement. This design allows the device to be as thin as possible. Take extra care to handle the device gently to not crack or break the device. Use a properly-sized vacuum manipulation tool to handle the device.

The optical surface of the device must be kept clean for best performance, both when prototyping with the device, and during mass production manufacturing procedures. Keep the optical surface clean of fingerprints, dust, and other optical-inhibiting contaminants.

If the optical surface of the device requires cleaning, use a few gentle brushes with a soft swab of deionized water or isopropyl alcohol. Avoid potentially abrasive cleaning and manipulating tools and excessive force that can scratch the optical surface.

If the OPT4048 performs less than optimally, then inspect the optical surface for dirt, scratches, or other optical artifacts.



# 9.4 Power Supply Recommendations

Although the OPT4048 has low sensitivity to power-supply noise, good practices are always recommended. For best performance, the OPT4048 VDD pin must have a stable, low-noise power supply with a 100-nF bypass capacitor close to the device and solid grounding. There are many options for powering the OPT4048 because of the device low current consumption levels.

# 9.5 Layout

# 9.5.1 Layout Guidelines

The PCB layout design for the OPT4048 requires a couple of considerations. Bypass the power supply with a capacitor placed close to the device. Note that optically reflective surfaces of components also affect the performance of the design. The three-dimensional geometry of all components and structures around the sensor must be taken into consideration to prevent unexpected results from secondary optical reflections. Placing capacitors and components at a distance of at least twice the height of the component is usually sufficient. The best optical layout is to place all close components on the opposite side of the PCB from the device. However, this approach is not practical for the constraints of every design.

An example PCB layout with the OPT4048 is shown in Figure 9-5.

# 9.5.2 Layout Example



Figure 9-5. Example PCB Layout with the OPT4048 SOT-5X3 (8) Package



# 9.5.3 Soldering and Handling Recommendations

Soldering temperature profile and guidelines are published in future revisions of this document.

As with most optical devices, handle the OPT4048 with special care to ensure optical surfaces stay clean and free from damage. See Section 9.3 for more detailed recommendations. For best optical performance, solder flux and any other possible debris must be cleaned after soldering processes.



**Note** The bottom side of the device features an angled feature to denote the PIN 1

# WiresPadsMarkersImage: A state of the state

Figure 9-6. Identification Feature for PIN 1

Figure 9-7. Identification Features for PIN 1 on Package



# **10 Device and Documentation Support**

# **10.1 Documentation Support**

# **10.1.1 Related Documentation**

- OPT4048EVM User's Guide
- OPT3001: Ambient Light Sensor Application Guide

# **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# **10.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

# 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

# **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| OPT4048DTSR      | ACTIVE        | SOT-5X3      | DTS                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 85    | 4048                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DTS0008A

# PACKAGE OUTLINE SOT - 0.6 mm max height

SMALL OUTLINE TRANSISTOR



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- Body dimensions do not incude mold flash, protrusions or gate burrs. Mold flash, interlead flash, protrusions or gate burrs shall not exceed 0.15 per end or side



# DTS0008A

# EXAMPLE BOARD LAYOUT SOT - 0.6 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 6. Land pad design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



# DTS0008A

# EXAMPLE STENCIL DESIGN SOT - 0.6 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated