



# 2x2 LVPECL CROSSPOINT SWITCH

#### **FEATURES**

- High Speed 2x2 LVPECL Crosspoint Switch
- LVDS Crosspoint Switch Available in SN65LVCP22
- 50 ps (Typ), of Peak-to-Peak Jitter With PRBS = 2<sup>23</sup>– 1 Pattern
- Output (Channel-to-Channel) Skew Is 10 ps (Typ), 50 ps (Max)
- Configurable as 2:1 Mux, 1:2 Demux, Repeater or 1:2 Signal Splitter
- Inputs Accept LVDS, LVPECL, and CML Signals
- Fast Switch Time of 1.7 ns (Typ)
- Fast Propagation Delay of 0.75 ns (Typ)
- 16 Lead SOIC and TSSOP Packages
- Operating Temperature: -40°C to 85°C

### **APPLICATIONS**

- Gigabit Ethernet Redundant Transmission Paths
- Gigabit Interface Converters (GBICs)
- Fibre Channel Redundant Transmission Paths
- HDTV Video Routing
- Base Stations
- Protection Switching for Serial Backplanes
- Network Switches/Routers
- Optical Networking Line Cards/Switches
- Clock Distribution

#### DESCRIPTION

The SN65LVCP23 is a 2x2 LVPECL crosspoint switch. The dual channels incorporate wide common-mode (0 V to 4 V) receivers, allowing for the receipt of LVDS, LVPECL, and CML signals. The dual outputs are LVPECL drivers to provide high-speed operation. The SN65LVCP23 provides a single device supporting 2:2 buffering (repeating), 1:2 splitting, 2:1 multiplexing, 2x2 switching, and LVDS/CML to LVPECL level translation on each channel. The flexible operation of the SN65LVCP23 provides a single device to support the redundant serial bus transmission needs (working protection switching cards) of fault-tolerant switch systems found in optical networking, wireless infrastructure, and data communications systems. TI offers an additional gigabit repeater/translator in the SN65LVDS101.

The SN65LVCP23 uses a fully differential data path to ensure low-noise generation, fast switching times, low pulse width distortion, and low jitter. Output channel-to-channel skew is less than 10 ps (typ) and 50 ps (max) to ensure accurate alignment of outputs in all applications. Both SOIC and TSSOP package options are available.

#### **OUTPUTS OPERATING SIMULTANEOUSLY**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ORDERING INFORMATION**

| PACKAGE DESIGNATOR | PART NUMBER (1) | SYMBOLIZATION |
|--------------------|-----------------|---------------|
| SOIC               | SN65LVCP23D     | LVCP23        |
| TSSOP              | SN65LVCP23PW    | LVCP23        |

(1) Add the suffix R for taped and reeled carrier

## **PACKAGE DISSIPATION RATINGS**

| PACKAGE    | CIRCUIT<br>BOARD MODEL | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------|------------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| SOIC (D)   | High-K <sup>(2)</sup>  | 1361 mW                               | 13.9 mW/°C                                                    | 544 mW                                |
| TSSOP (PW) | High-K <sup>(2)</sup>  | 1074 mW                               | 10.7 mW/°C                                                    | 430 mW                                |

- (1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.
- (2) In accordance with the High-K thermal metric definitions of EIA/JESD51-7.

## THERMAL CHARACTERISTICS

|               | PARAMETER                            |         | TEST CONDITIONS                                        | VALUE | UNITS |
|---------------|--------------------------------------|---------|--------------------------------------------------------|-------|-------|
| 0             | Junction-to-board thermal resistance | D       |                                                        | 15.7  | °C/W  |
| $\theta_{JB}$ |                                      | PW      |                                                        | 22.1  | °C/W  |
| 0             | Junction-to-case thermal resistance  | D       |                                                        | 26.1  | °C/W  |
| $\theta_{JC}$ | Junction-to-case thermal resistance  | PW      |                                                        | 17.3  | °C/W  |
| D             | Device power dissipation             | Typical | V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C, 2 Gbps | 165   | mW    |
| $P_D$         | Device power dissipation             | Maximum | V <sub>CC</sub> = 3.6 V, T <sub>A</sub> = 85°C, 2 Gbps | 234   | mW    |

## **FUNCTIONAL BLOCK DIAGRAM**





# **CIRCUIT FUNCTION TABLE**

|          |          | INPU  | ITS <sup>(1)</sup> |      |      | OUTP  | UTS <sup>(1)</sup> | LOGIC DIAGRAM  |
|----------|----------|-------|--------------------|------|------|-------|--------------------|----------------|
| IN 0     | IN 1     | SEL 0 | SEL1               | EN 0 | EN 1 | OUT 0 | OUT 1              | LOGIC DIAGRAM  |
| Χ        | Χ        | Х     | Х                  | L    | L    | L     | L                  |                |
| >100 mV  | Х        | L     | L                  | Н    | L    | Н     | L                  | EN 0           |
| <-100 mV | Х        | L     | L                  | Н    | L    | L     | L                  | IN 0 OUT 0     |
| <-100 mV | Χ        | L     | L                  | Н    | Н    | L     | L                  |                |
| >100 mV  | Χ        | L     | L                  | Н    | Н    | Н     | Н                  | IN 1 — OUT 1   |
| >100 mV  | Χ        | L     | L                  | L    | Н    | L     | Н                  |                |
| <-100 mV | Χ        | L     | L                  | L    | Н    | L     | L                  | —— EN 1        |
| >100 mV  | Χ        | L     | Н                  | Н    | L    | Н     | L                  |                |
| <-100 mV | Χ        | L     | Н                  | Н    | L    | L     | L                  | EN 0           |
| <-100 mV | <-100 mV | L     | Н                  | Н    | Н    | L     | L                  | IN 0 OUT 0     |
| <-100 mV | >100 mV  | L     | Н                  | Н    | Н    | L     | Н                  |                |
| >100 mV  | <-100 mV | L     | Н                  | Н    | Н    | Н     | L                  | IN 1 OUT 1     |
| >100 mV  | >100 mV  | L     | Н                  | Н    | Н    | Н     | Н                  | 0011           |
| Χ        | >100 mV  | L     | Н                  | L    | Н    | L     | Н                  | └── EN 1       |
| Χ        | <-100 mV | L     | Н                  | L    | Н    | L     | L                  |                |
| Χ        | >100 mV  | Н     | Н                  | Н    | L    | Н     | L                  | EN 0           |
| Χ        | <-100 mV | Н     | Н                  | Н    | L    | L     | L                  | _ IN 0 — ОUТ 0 |
| Χ        | <-100 mV | Н     | Н                  | Н    | Н    | L     | L                  |                |
| Χ        | >100 mV  | Н     | Н                  | Н    | Н    | Н     | Н                  | IN 1 OUT 1     |
| Χ        | >100 mV  | Н     | Н                  | L    | Н    | L     | Н                  |                |
| Χ        | <-100 mV | Н     | Н                  | L    | Н    | L     | L                  | └── EN 1       |
| Χ        | >100 mV  | Н     | L                  | Н    | L    | Н     | L                  |                |
| Χ        | <-100 mV | Н     | L                  | Н    | L    | L     | L                  | EN 0           |
| <-100 mV | <-100 mV | Н     | L                  | Н    | Н    | L     | L                  | IN 0 OUT 0     |
| <-100 mV | >100 mV  | Н     | L                  | Н    | Н    | Н     | L                  |                |
| >100 mV  | <-100 mV | Н     | L                  | Н    | Н    | L     | Н                  | IN 1 OUT 1     |
| >100 mV  | >100 mV  | Н     | L                  | Н    | Н    | Н     | Н                  |                |
| >100 mV  | Χ        | Н     | L                  | L    | Н    | L     | Н                  | EN 1           |
| <-100 mV | Χ        | Н     | L                  | L    | Н    | L     | L                  |                |

<sup>(1)</sup> H = High level, L = Low level, Z = High impedance, X = Don't care



## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





### **OUTPUTS**





## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                            |                                    |           | UNITS                        |
|----------------------------|------------------------------------|-----------|------------------------------|
| Supply voltage range, (2)  | V <sub>cc</sub>                    |           | −0.5 V to 4 V                |
| CMOS/TTL input voltage     | (ENO, EN1, SEL0, SEL1)             |           | -0.5 V to 4 V                |
| Receiver input voltage (IN | N+, IN–)                           |           | −0.7 V to 4.3 V              |
| LVPECL driver output vo    | ltage (OUT+, OUT-)                 |           | −0.5 V to 4 V                |
| Output current             | Continuous                         |           | 50 mA                        |
| Output current             | Surge                              |           | 100 mA                       |
| Storage temperature rang   | је                                 |           | −65°C to 125°C               |
| Lead temperature 1,6 mm    | n (1/16 inch) from case for 10     | ) seconds | 235°C                        |
| Continuous power dissipa   | ation                              |           | See Dissipation Rating Table |
| Clastrostatia diasharas    | Human body model (3)               | All pins  | ±5 kV                        |
| Electrostatic discharge    | Charged-device mode <sup>(4)</sup> | All pins  | ±500 V                       |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

|                |                                               | MIN | NOM | MAX | UNIT |
|----------------|-----------------------------------------------|-----|-----|-----|------|
| $V_{CC}$       | Supply voltage                                | 3   | 3.3 | 3.6 | V    |
|                | Receiver input voltage                        | 0   |     | 4   | V    |
|                | Junction temperature                          |     |     | 125 | °C   |
| T <sub>A</sub> | Operating free-air temperature <sup>(1)</sup> | -40 |     | 85  | °C   |
| $ V_{ID} $     | Magnitude of differential input voltage       | 0.1 |     | 3   | V    |

<sup>(1)</sup> Maximum free-air temperature operation is allowed as long as the device maximum junction temperature is not exceeded.

 <sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminals.
 (3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
 (4) Tested in accordance with JEDEC Standard 22, Test Method C101.



## INPUT ELECTRICAL CHARACTERISTICS

over recommended operating conditions unless otherwise noted

|                      | PARAMETER                                           | TEST CONDITIONS                                                                  | MIN                   | TYP <sup>(1)</sup> | MAX                    | UNIT |
|----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|--------------------|------------------------|------|
| CMOS/T               | TL DC SPECIFICATIONS (EN0, EN1, SEL0, SEL           | 1)                                                                               | II.                   |                    |                        |      |
| V <sub>IH</sub>      | High-level input voltage                            |                                                                                  | 2                     |                    | V <sub>CC</sub>        | V    |
| $V_{IL}$             | Low-level input voltage                             |                                                                                  | GND                   |                    | 0.8                    | V    |
| I <sub>IH</sub>      | High-level input current                            | V <sub>IN</sub> = 3.6 V or 2.0 V, V <sub>CC</sub> = 3.6 V                        |                       | ±3                 | ±20                    | μΑ   |
| I <sub>IL</sub>      | Low-level input current                             | $V_{IN}$ = 0.0 V or 0.8 V, $V_{CC}$ = 3.6 V                                      |                       | ±1                 | ±10                    | μA   |
| $V_{CL}$             | Input clamp voltage                                 | $I_{CL} = -18 \text{ mA}$                                                        |                       | -0.8               | -1.5                   | V    |
| LVPECL               | OUTPUT SPECIFICATIONS (OUT0, OUT1)                  |                                                                                  |                       |                    |                        |      |
| $V_{OH}$             | Output high voltage                                 |                                                                                  | V <sub>CC</sub> - 1.3 |                    | $V_{CC} - 0.85$        | V    |
| $V_{OL}$             | Output low voltage                                  | $R_L = 50 \Omega$ to $V_{TT}$ , $V_{TT} = V_{CC} - 2.0 \text{ V}$ , See Figure 2 | V <sub>CC</sub> - 2.2 |                    | V <sub>CC</sub> – 1.65 | V    |
| $ V_{OD} $           | Differential output voltage                         | 111 = 100 2.0 1, 000 1 iguio 2                                                   | 600                   | 800                | 1000                   | mV   |
| Co                   | Differential output capacitance                     | $V_I = 0.4 \sin(4E6\pi t) + 0.5 V$                                               |                       | 3                  |                        | pF   |
| RECEIV               | ER DC SPECIFICATIONS (IN0, IN1)                     |                                                                                  |                       |                    |                        |      |
| V <sub>TH</sub>      | Positive-going differential input voltage threshold | See Figure 1 and Table 1                                                         |                       |                    | 100                    | mV   |
| V <sub>TL</sub>      | Negative-going differential input voltage threshold | See Figure 1 and Table 1                                                         | -100                  |                    |                        | mV   |
| V <sub>ID(HYS)</sub> | Differential input voltage hysteresis               |                                                                                  |                       | 25                 |                        | mV   |
| V <sub>CMR</sub>     | Common-mode voltage range                           | V <sub>ID</sub> = 100 mV,<br>V <sub>CC</sub> = 3.0 V to 3.6 V                    | 0.05                  |                    | 3.95                   | V    |
|                      | In most assument                                    | V <sub>IN</sub> = 4 V, V <sub>CC</sub> = 3.6 V or 0.0 V                          |                       | ±1                 | ±10                    |      |
| I <sub>IN</sub>      | Input current                                       | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = 3.6 V or 0.0 V                          |                       | ±1                 | ±10                    | μA   |
| C <sub>IN</sub>      | Differential input capacitance                      | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V                                         |                       | 1                  |                        | pF   |
| SUPPLY               | CURRENT                                             |                                                                                  | •                     |                    |                        |      |
| I <sub>CCD</sub>     | DC supply current                                   | No load                                                                          |                       | 50                 | 65                     | mA   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.



## **SWITCHING CHARACTERISTICS**

over recommended operating conditions unless otherwise noted

|                     | PARAMETER                                                            | TEST CONDITIONS                                                                                                              | MIN | TYP | MAX  | UNIT              |
|---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------------------|
| t <sub>SET</sub>    | Input to SEL setup time                                              | Figure 5                                                                                                                     | 1   | 0.5 |      | ns                |
| t <sub>HOLD</sub>   | Input to SEL hold time                                               | Figure 5                                                                                                                     | 1.1 | 0.5 |      | ns                |
| t <sub>SWITCH</sub> | SEL to switched output                                               | Figure 5                                                                                                                     |     | 1.7 | 2.5  | ns                |
| t <sub>PHKL</sub>   | Disable time, high-level-to-known LOW                                | Figure 4                                                                                                                     |     | 2   | 2.5  | ns                |
| t <sub>PKLH</sub>   | Enable time, known LOW-to-high-level output                          | Figure 4                                                                                                                     |     | 2   | 2.5  | ns                |
| t <sub>LHT</sub>    | Differential output signal rise time (20% – 80%) <sup>(1)</sup>      | Figure 3                                                                                                                     | 80  | 110 | 220  | ps                |
| t <sub>HLT</sub>    | Differential output signal fall time (20% – 80%) <sup>(1)</sup>      | Figure 3                                                                                                                     | 80  | 110 | 220  | ps                |
|                     |                                                                      | $V_{ID}$ = 200 mV, 50% duty cycle, $V_{CM}$ = 1.2 V, 650 MHz                                                                 |     | 15  | 30   | ps                |
| t <sub>JIT</sub>    | Added peak-to-peak jitter                                            | $V_{\text{ID}}$ = 200 mV, PRBS = 2 <sup>23</sup> –1 data pattern and K28.5 (0011111010), $V_{\text{CM}}$ = 1.2 V at 1.3 Gbps |     | 50  | 100  | ps                |
| t <sub>Jrms</sub>   | Added random jitter (rms)                                            | V <sub>ID</sub> = 200 mV, 50% duty cycle,<br>V <sub>CM</sub> = 1.2 V, 650 MHz                                                |     | 0.3 | 0.5  | ps <sub>RMS</sub> |
| t <sub>PLHD</sub>   | Propagation delay time, low-to-high-level output <sup>(1)</sup>      | V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C, See Figure 3                                                                 | 400 | 750 | 1100 | ps                |
| t <sub>PHLD</sub>   | Propagation delay time, high-to-low-level output(1)                  | V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C, See Figure 3                                                                 | 400 | 750 | 1100 | ps                |
| t <sub>skew</sub>   | Pulse skew ( t <sub>PLHD</sub> - t <sub>PHLD</sub>  ) <sup>(2)</sup> | Figure 3                                                                                                                     |     | 20  | 100  | ps                |
| t <sub>CCS</sub>    | Output channel-to-channel skew, splitter mode                        | Figure 3                                                                                                                     |     | 10  | 50   | ps                |
| f <sub>MAX</sub>    | Maximum operating frequency <sup>(3)</sup>                           |                                                                                                                              | 1   |     |      | GHz               |

- (1) Input: V<sub>IC</sub> = 1.2 V, V<sub>ID</sub> = 200 mV, 50% duty cycle, 1 MHz, t<sub>r</sub>/t<sub>f</sub> = 500 ps
   (2) t<sub>skew</sub> is the magnitude of the time difference between the t<sub>PLHD</sub> and t<sub>PHLD</sub> of any output of a single device.
   (3) Signal generator conditions: 50% duty cycle, t<sub>r</sub> or t<sub>f</sub> ≤ 100 ps (10% to 90%), transmitter output criteria: duty cycle = 45% to 55% V<sub>OD</sub> ≥ 300 mV.

#### **PIN ASSIGNMENTS**

#### D or PW PACKAGE (TOP VIEW)





## PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



Figure 2. Typical Termination for LVPECL Output Driver



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 0.25$  ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ±10 ns;  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 3. Timing Test Circuit and Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500  $\pm$  10 ns,  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 4. Enable and Disable Time Circuit and Definitions

**Table 1. Receiver Input Voltage Threshold Test** 

| APPLIED V | OLTAGES         | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | OUTPUT <sup>(1)</sup> |
|-----------|-----------------|--------------------------------------|-----------------------------------------|-----------------------|
| VIA       | V <sub>IB</sub> | V <sub>ID</sub>                      | V <sub>IC</sub>                         |                       |
| 1.25 V    | 1.15 V          | 100 mV                               | 1.2 V                                   | Н                     |
| 1.15 V    | 1.25 V          | –100 mV                              | 1.2 V                                   | L                     |
| 4.0 V     | 3.9 V           | 100 mV                               | 3.95 V                                  | Н                     |
| 3.9 V     | 4. 0 V          | –100 mV                              | 3.95 V                                  | L                     |
| 0.1 V     | 0.0 V           | 100 mV                               | 0.05 V                                  | Н                     |
| 0.0 V     | 0.1 V           | –100 mV                              | 0.05 V                                  | L                     |
| 1.7 V     | 0.7 V           | 1000 mV                              | 1.2 V                                   | Н                     |
| 0.7 V     | 1.7 V           | -1000 mV                             | 1.2 V                                   | L                     |
| 4.0 V     | 3.0 V           | 1000 mV                              | 3.5 V                                   | Н                     |
| 3.0 V     | 4.0 V           | -1000 mV                             | 3.5 V                                   | L                     |
| 1.0 V     | 0.0 V           | 1000 mV                              | 0.5 V                                   | Н                     |
| 0.0 V     | 1.0 V           | -1000 mV                             | 0.5 V                                   | L                     |

(1) H = high level, L = low level





NOTE:  $t_{\text{SET}}$  and  $t_{\text{HOLD}}$  times specify that data must be in a stable state before and after mux control switches.

Figure 5. Input to Select for Both Rising and Falling Edge Setup and Hold Times



#### TYPICAL CHARACTERISTICS



Figure 13.

Figure 12.



# **TYPICAL CHARACTERISTICS (continued)**

#### **DIFFERENTIAL OUTPUT VOLTAGE** vs FREQUENCY 900 50 V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C, VoD - Differential Output Voltage - mV $V_{IC} = 1.2 V$ , 40 |V<sub>ID</sub>| = 200 mV 30 20 Period Jitter - ps Added Random Jitter 10 500 250 500 750 1000 1250 1500 1750 2000 0 f - Frequency - MHz

Figure 14.



Figure 15.



## **APPLICATION INFORMATION**

## TYPICAL APPLICATION CIRCUITS (ECL, PECL, LVDS, etc.)



Figure 16. Low-Voltage Positive Emitter-Coupled Logic (LVPECL)



Figure 17. Current-Mode Logic (CML)



Figure 18. Single-Ended (LVPECL)



Figure 19. Low-Voltage Differential Signaling (LVDS)

11-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| SN65LVCP23D           | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23D.B         | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23PW          | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23PW.B        | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23PWR         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23PWR.B       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23PWRG4       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |
| SN65LVCP23PWRG4.B     | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVCP23       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVCP23PWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65LVCP23PWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Jul-2025



### \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | SN65LVCP23PWR   | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ĺ | SN65LVCP23PWRG4 | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVCP23D    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVCP23D.B  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVCP23PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVCP23PW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025