

www.ti.com SCLS716-APRIL 2009

## 8-BIT INVERTING/NON-INVERTING SCHMITT-TRIGGER BUFFER WITH 3-STATE OUTPUTS

#### **FEATURES**

- Operating Range of 2 V to 5.5 V V<sub>CC</sub>
- 8-Bit Inverting/Non-Inverting Outputs
- 20-Pin Thin Shrink Small-Outline Package [TSSOP (PW)] and 20-Pin Plastic Dual-In-Line Package [PDIP (N)]

#### N OR PW PACKAGE (TOP VIEW) 20 V<sub>CC</sub> T/C ] Y1 D1 🗆 2 19 18 Y2 D2 🗌 3 D3 4 17 Y3 16 Y4 D4 5 D5 6 15 Y5 D6 7 14 ☐ Y6 D7 8 13 Y7 D8 12 Y8 9 **GND** Г 10 11 OE

#### DESCRIPTION

The SN74AHC8541 8-bit inverting/non-inverting buffers are ideal for driving bus lines or buffer memory address registers. These devices feature inputs and outputs on opposite sides of the package to facilitate printed circuit board layout.

All outputs are in the high-impedance state (disabled) when the output-enable  $(\overline{OE})$  input is high. When  $\overline{OE}$  is low, the respective gate passes the data from the D input to its Y output.

The  $T/\overline{C}$  input selects inverting or non-inverting data transfer. When the  $T/\overline{C}$  input is high, it provides non-inverting buffers. When the  $T/\overline{C}$  input is low, it provides inverting buffers when they are not in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

# FUNCTION TABLE (EACH BUFFER)<sup>(1)</sup>

|    | INPUTS | OUTPUT |   |
|----|--------|--------|---|
| ŌĒ | T/C    | D      | Υ |
| L  | Н      | Н      | Н |
| L  | Н      | L      | L |
| L  | L      | Н      | L |
| L  | L      | L      | Н |
| Н  | X      | X      | Z |

- (1) L: Low-level
  - H: High-level
  - X: Irrelevant
  - Z: High-impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **LOGIC SYMBOL**



#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



### **ABSOLUTE MAXIMUM RATINGS(1)**

|                  |                                                                                   |                                              | MIN                   | MAX | UNIT |
|------------------|-----------------------------------------------------------------------------------|----------------------------------------------|-----------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                                                              | Supply voltage range                         |                       |     |      |
| VI               | Input voltage range (2)                                                           |                                              | -0.5                  | 7   | V    |
| V                | Voltage range applied to any output in the high-impendance or power-off state (2) |                                              | -0.5                  | 7   | V    |
| Vo               | Output voltage range applied in the high- or                                      | -0.5                                         | V <sub>CC</sub> + 0.5 | V   |      |
| I <sub>IK</sub>  | Input clamp current                                                               | V <sub>I</sub> < 0 V                         |                       | -20 | V    |
| I <sub>OK</sub>  | Output clamp current                                                              | V <sub>O</sub> < 0 V or VO > V <sub>CC</sub> |                       | ±50 | mA   |
| Io               | Continuous output current                                                         | $V_O = 0 V \text{ to } V_{CC}$               |                       | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                 |                                              |                       | ±50 | mA   |
| 0                | Thermal impedance <sup>(4)</sup>                                                  | N package                                    |                       | 69  | °C/W |
| $\theta_{JA}$    | memai impedance 7                                                                 | PW package                                   |                       | 83  | C/VV |
| T <sub>stg</sub> | Storage temperature range                                                         |                                              | -65                   | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> This value is limited to 5.5 V maximum.

The package thermal impendance is calculatead in accordance with JESD 51-7.

www.ti.com SCLS716-APRIL 2009

## **RECOMMENDED OPERATING CONDITIONS**(1)

over operating free-air temperature range (unless otherwise noted)

|                 |                                               |                                            |                                            | MIN                 | MAX                                        | UNIT                  |  |   |
|-----------------|-----------------------------------------------|--------------------------------------------|--------------------------------------------|---------------------|--------------------------------------------|-----------------------|--|---|
| $V_{CC}$        | Supply voltage                                |                                            |                                            | 2                   | 5.5                                        | V                     |  |   |
|                 |                                               |                                            | V <sub>CC</sub> = 2 V                      | 1.5                 |                                            |                       |  |   |
| $V_{IH}$        | /IH High-level input voltage                  |                                            | High-level input voltage                   |                     | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | V <sub>CC</sub> × 0.7 |  | V |
|                 |                                               | V <sub>CC</sub> = 5 V ±0.5 V               | V <sub>CC</sub> × 0.7                      |                     |                                            |                       |  |   |
|                 |                                               |                                            | V <sub>CC</sub> = 2 V                      |                     | 0.5                                        |                       |  |   |
| $V_{IL}$        | Low-level input voltage                       | )                                          | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |                     | V <sub>CC</sub> × 0.3                      | V                     |  |   |
|                 |                                               | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |                                            | $V_{CC} \times 0.3$ |                                            |                       |  |   |
| $V_{I}$         | Input voltage                                 |                                            |                                            | 0                   | 5.5                                        | V                     |  |   |
| V               | Outrot walta as                               | High or low s                              | tate                                       | 0                   | V <sub>CC</sub>                            | V                     |  |   |
| $V_{O}$         | V <sub>O</sub> Output voltage                 | 3-state                                    |                                            | 0                   | 0 5.5                                      |                       |  |   |
|                 |                                               |                                            | V <sub>CC</sub> = 2 V                      |                     | -50                                        | μΑ                    |  |   |
| $I_{OH}$        | High-level output curre                       | ent                                        | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |                     | -6                                         | A                     |  |   |
|                 |                                               |                                            | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |                     | -12                                        | mA                    |  |   |
|                 |                                               |                                            | V <sub>CC</sub> = 2 V                      |                     | 50                                         | μΑ                    |  |   |
| $I_{OL}$        | Low-level output curre                        | nt                                         | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |                     | 6                                          | mA                    |  |   |
|                 |                                               |                                            | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |                     | 12                                         | MA                    |  |   |
|                 |                                               | T/C, OE                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0                   | 100                                        | ns/V                  |  |   |
| Δt/ΔV           | Input transition rise or                      | 1/C, OE                                    | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   | 0                   | 20                                         | HS/V                  |  |   |
| Δι/Δν           | fall rate                                     |                                            | 0                                          | 3                   |                                            |                       |  |   |
|                 |                                               | D $V_{CC} = 5 V \pm 0$                     |                                            | 0                   | 2                                          | ms/V                  |  |   |
|                 | Dules regention time (2)                      | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |                                            | 100                 |                                            |                       |  |   |
| t <sub>pa</sub> | Pulse reception time (2)                      | •                                          | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   | 60                  |                                            | ns                    |  |   |
| T <sub>A</sub>  | T <sub>A</sub> Operating free-air temperature |                                            |                                            | -40                 | 85                                         | °C                    |  |   |

Maximum input frequency,  $f_{\mbox{\scriptsize max}},$  is calculated by the following formula:

 $f_{max}$  = input pulse duty cycle/( $t_{pa(min)}$  +  $t_{pd(max)}$ ) when input pulse duty cycle <50%  $t_{max}$  = (1 – input pulse duty cycle)/( $t_{pa(min)}$  +  $t_{pd(max)}$ ) when input pulse duty cycle >50%

 <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation.
(2) Buffer inputs D1 to D8 might accept no pulse after t<sub>pa</sub> period after receiving the first pulse edge. If the input state changes from H to L or L to H in this period, the corresponding output changes from L to H or H to L respectively, in t<sub>pa</sub> + t<sub>pd</sub> as delay time in worst-case

SCLS716-APRIL 2009 www.ti.com

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                                                                  | PARAMETER                                       | TEST CONDITIONS                               | V <sub>CC</sub> | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|-----------------|------|--------------------|------|------|
| \/_                                                              | Positive-going input threshold                  | D                                             | 3.3 V           |      |                    | 2.31 | V    |
| $V_{T+}$                                                         | voltage                                         | В                                             | 5 V             |      |                    | 3.5  | V    |
| V <sub>T-</sub>                                                  | Negative-going input                            | D                                             | 3.3 V           | 0.99 |                    |      | V    |
| v T-                                                             | threshold voltage                               | В                                             | 5 V             | 1.5  |                    |      | V    |
| $\Delta V_{T}$                                                   | Hysteresis (V <sub>T+</sub> – V <sub>T-</sub> ) | D                                             | 3.3 V           | 0.33 |                    | 1.32 | V    |
| Δν <sub>1</sub> 11λ2(ε1ε2)2 (Λ <sup>1+</sup> – Λ <sup>1-</sup> ) |                                                 | В                                             | 5 V             | 0.5  |                    | 2    | V    |
|                                                                  |                                                 | $I_{OH} = -50 \mu A$                          | 2 V             | 1.9  |                    |      |      |
| $V_{OH}$                                                         | V <sub>OH</sub> High-level output voltage       | High-level output voltage $I_{OH} = -6 \mu A$ |                 | 2.48 |                    |      | V    |
|                                                                  |                                                 | $I_{OH} = -12 \mu A$                          | 4.5 V           | 3.8  |                    |      |      |
|                                                                  |                                                 | $I_{OL} = 50 \mu A$                           | 2 V             |      |                    | 0.1  |      |
| $V_{OL}$                                                         | Low-level output voltage                        | $I_{OL} = 6 \mu A$                            | 3 V             |      |                    | 0.44 | V    |
|                                                                  |                                                 | $I_{OL} = 12 \mu A$                           | 4.5 V           |      |                    | 0.55 |      |
| I                                                                | Input current                                   | V <sub>I</sub> = 5.5 V or GND                 | 0 V to 5.5 V    |      |                    | ±1   | μΑ   |
| l <sub>OZ</sub>                                                  | OFF-state output current                        | $V_O = V_{CC}$ or GND                         | 5.5 V           |      |                    | ±5   | μΑ   |
| I <sub>CC</sub>                                                  | Supply current                                  | $V_I = V_{CC}$ or GND, $IO = 0$ A             | 5.5 V           |      |                    | 20   | μΑ   |
| C <sub>I</sub>                                                   | Input capacitance                               | V <sub>I</sub> = V <sub>CC</sub> or GND       | 5 V             | ·    | 3                  |      | pF   |
| Co                                                               | Output capacitance                              | V <sub>O</sub> = V <sub>CC</sub> or GND       | 5 V             |      | 5                  |      | pF   |
| C <sub>pd</sub>                                                  | Power disspation capacitance                    | f = 1 MHz, no load                            | 5 V             |      | 15                 |      | pF   |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

#### **SWITCHING CHARACTERISTICS**

 $V_{CC}$  = 3.3 V ±0.3 V,  $T_A$  = -40°C to 85°C, see Figure 1

|                                        | PARAMETER                   | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | MIN | TYP | MAX | UNIT |  |
|----------------------------------------|-----------------------------|-----------------|----------------|------------------------|-----|-----|-----|------|--|
|                                        |                             | D               |                | $C_L = 15 pF$          | 1   | 15  | 29  |      |  |
| t <sub>pd</sub> Propagation delay time | D                           | Y               | $C_L = 50 pF$  | 1                      | 18  | 34  | ns  |      |  |
|                                        | T/ <del>C</del>             | ľ               | $C_L = 15 pF$  | 1                      | 16  | 30  |     |      |  |
|                                        |                             | 1/C             |                | C <sub>L</sub> = 50 pF | 1   | 20  | 36  |      |  |
|                                        | Enable time                 | ŌĒ              | V              | C <sub>L</sub> = 15 pF | 1   | 9   | 16  | 20   |  |
| <sup>L</sup> en                        | t <sub>en</sub> Enable time | OE              | Ť              | C <sub>L</sub> = 50 pF | 1   | 11  | 20  | ns   |  |
| 4 Disable times                        |                             | ŌĒ              | Y              | C <sub>L</sub> = 15 pF | 1   | 8   | 14  | no   |  |
| t <sub>dis</sub> Disable time          | Disable time                | OE .            | 1              | C <sub>L</sub> = 50 pF | 1   | 11  | 18  | ns   |  |

#### **SWITCHING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}, T_A = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}, \text{ see Figure 1}$ 

|                                        | PARAMETER    | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | MIN | TYP | MAX  | UNIT |
|----------------------------------------|--------------|-----------------|----------------|------------------------|-----|-----|------|------|
|                                        |              | D               |                | C <sub>L</sub> = 15 pF | 1   | 10  | 16   |      |
| t <sub>pd</sub> Propagation delay time | D            | Y               | $C_L = 50 pF$  | 1                      | 12  | 20  | 20   |      |
|                                        | T/C          | 1               | $C_L = 15 pF$  | 1                      | 11  | 17  | ns   |      |
|                                        |              | 1/C             |                | $C_L = 50 pF$          | 1   | 13  | 21   |      |
|                                        | Enable time  | ŌĒ              | Y              | C <sub>L</sub> = 15 pF | 1   | 6   | 10.5 | no   |
| t <sub>en</sub>                        | Enable time  | OE              | ı              | $C_L = 50 pF$          | 1   | 8   | 12.5 | ns   |
| A Disable times                        |              | ŌĒ              | V              | C <sub>L</sub> = 15 pF | 1   | 6   | 10   | no   |
| t <sub>dis</sub> Disable time          | Disable time | OE              | T              | $C_L = 50 pF$          | 1   | 8   | 11.5 | ns   |

Submit Documentation Feedback



www.ti.com SCLS716-APRIL 2009

## NOISE CHARACTERISTICS(1)

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ 

|                    | PARAMETER                                     | MIN | TYP  | MAX | UNIT |
|--------------------|-----------------------------------------------|-----|------|-----|------|
| $V_{OL(P)}$        | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.4  |     | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.4 |     | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |     | 4.5  |     | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 3.5 |      |     | V    |
| $V_{IL(D)}$        | Lowlevel dynamic input voltage                |     |      | 1.5 | V    |

(1) Characteristics are for surface-mount packages only.

#### PARAMETER MEASUREMENT INFORMATION





LOAD CIRCUIT FOR 3-STATE AND OPEN-DRAIN OUTPUTS







VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
  - Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ , tr  $\leq$  3 ns,  $t_f \leq$ 3 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 1. Load Circuit and Voltage Waveforms



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74AHC8541N     | ACTIVE | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74AHC8541N            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74AHC8541N | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated