







SN74HCS594-Q1 SCLS807E - JUNE 2020 - REVISED JULY 2023

SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and **Output Registers** 

#### 1 Features

Texas

INSTRUMENTS

- AEC-Q100 Qualified for automotive applications:
  - Device temperature grade 1: -40°C to +125°C, TA
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C6
- Available in wettable flank QFN (WBQB) package
- Wide operating voltage range: 2 V to 6 V
- Schmitt-trigger inputs allow for slow or noisy input signals
- Low power consumption:
  - Typical I<sub>CC</sub> of 100 nA
  - Typical input leakage current of ±100 nA
- ±7.8-mA output drive at 6 V

### 2 Applications

- Output expansion
- LED matrix control •
- 7-segment display control
- 8-bit data storage

#### **3 Description**

The SN74HCS594-Q1 device contains an 8-bit, serialin, parallel-out shift register that feeds an 8-bit D-type storage register. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slowedged or noisy input signals. The storage register has parallel outputs. Separate clocks and direct overriding clear (SRCLR, RCLR) inputs are provided for both the shift and storage register. A serial output  $(Q_{H'})$  is provided for cascading.

Both the shift register (SRCLK) and storage register (RCLK) clocks are positive edge triggered. If both clocks are connected together, the shift register is one count pulse ahead of the storage register.

#### Package Information

| i ackage information |                         |                             |                                |  |  |
|----------------------|-------------------------|-----------------------------|--------------------------------|--|--|
| PART NUMBER          | PACKAGE <sup>(1)</sup>  | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE (NOM) <sup>(3)</sup> |  |  |
|                      | PW (TSSOP, 16)          | 5 mm × 6.4 mm               | 5 mm × 4.4 mm                  |  |  |
|                      | D (SOIC, 16)            | 9.9 mm × 6 mm               | 9.9 mm × 3.9 mm                |  |  |
| SN74HCS594-Q1        | BQB (WQFN, 16)          | 3.5 mm × 2.5 mm             | 3.5 mm × 2.5 mm                |  |  |
|                      | DYY (SOT-23-THN,<br>16) | 4.2 mm × 2 mm               | 4.2 mm × 2 mm                  |  |  |
|                      | WBQB (WQFN, 16)         | 3.6 mm × 2.6 mm             | 3.6 mm × 2.6 mm                |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

- (2) The package size (length × width) is a nominal value and includes pins, where applicable
- (3) The body size (length × width) is a nominal value and does not include pins.

|                                                        | Low Power                               | Noise Rejection            | Supports Slow Inputs      |
|--------------------------------------------------------|-----------------------------------------|----------------------------|---------------------------|
| Input Voltage<br>Waveforms                             | Input Voltage                           | tinger<br>MMMMMMMM<br>Time | A voltage                 |
| Standard<br>CMOS Input<br>Response<br>Waveforms        | Supply Current<br>Input Voltage         | Output<br>Voltage          | Output<br>Current Voltage |
| Schmitt-trigger<br>CMOS Input<br>Response<br>Waveforms | And | Output<br>Outrent Voltage  | Output<br>Ourrent Voltage |

#### Benefits of Schmitt-Trigger Inputs

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.





### **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Revision History                    |
| 5 Pin Configuration and Functions     |
| 6 Specifications                      |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings                       |
| 6.3 Recommended Operating Conditions4 |
| 6.4 Thermal Information5              |
| 6.5 Electrical Characteristics5       |
| 6.6 Timing Characteristics6           |
| 6.7 Switching Characteristics         |
| 6.8 Operating Characteristics         |
| 6.9 Typical Characteristics           |
| 7 Parameter Measurement Information   |
| 8 Detailed Description                |
| 8.1 Overview                          |
| 8.2 Functional Block Diagram10        |

| 8.3 Feature Description                              | 10 |
|------------------------------------------------------|----|
| 8.4 Device Functional Modes                          |    |
| 9 Application and Implementation                     |    |
| 9.1 Application Information                          |    |
| 9.2 Typical Application                              |    |
| 10 Power Supply Recommendations                      | 16 |
| 11 Layout                                            | 16 |
| 11.1 Layout Guidelines                               | 16 |
| 11.2 Layout Example                                  |    |
| 12 Device and Documentation Support                  | 17 |
| 12.1 Documentation Support                           | 17 |
| 12.2 Receiving Notification of Documentation Updates | 17 |
| 12.3 Support Resources                               | 17 |
| 12.4 Trademarks                                      | 17 |
| 12.5 Electrostatic Discharge Caution                 | 17 |
| 12.6 Glossary                                        |    |
| 13 Mechanical, Packaging, and Orderable              |    |
| Information                                          | 17 |
|                                                      |    |

#### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision D (December 2021) to Revision E (July 2023)                               | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| • | Updated Package Information table to include package leads                                     | 1    |
| • | Updated the Function Table                                                                     | 12   |
|   |                                                                                                |      |

| Cł | hanges from Revision C (June 2021) to Revision D (December 2021)                      | Page |
|----|---------------------------------------------------------------------------------------|------|
| •  | Added WBQB package information to Device Information table                            | 1    |
| •  | Added WBQB Package, pinout diagram and information to Pin Configuration and Functions | 3    |
| •  | Added WBQB package to Thermal Information table                                       | 5    |
|    | Added Wettable Flanks section to Feature Description                                  |      |

| Cł | nanges from Revision B (March 2021) to Revision C (June 2021)                        | Page |
|----|--------------------------------------------------------------------------------------|------|
| •  | Changed DYY package from product preview to production                               | 1    |
| Cł | nanges from Revision A (February 2021) to Revision B (March 2021)                    | Page |
| •  | Added DYY package information to Device Information table                            | 1    |
|    | Added DYY Package, pinout diagram and information to Pin Configuration and Functions |      |
| •  | Added DYY Package to Thermal Information table                                       | 5    |

| CI | hanges from Revision * (June 2020) to Revision A (February 2021)  | Page |
|----|-------------------------------------------------------------------|------|
| •  | Added BQB package information to Device Information               | 1    |
|    | Added BQB Package, information to Pin Configuration and Functions |      |
| •  | Added BQB Package to Thermal Information table                    | 5    |



### **5** Pin Configuration and Functions





| PIN           NAME         NO.                                                                                                                         |    | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------|---------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                        |    |                     |                                                                                                         |  |
| Q <sub>B</sub>                                                                                                                                         | 1  | 0                   | Q <sub>B</sub> output                                                                                   |  |
| Q <sub>C</sub>                                                                                                                                         | 2  | 0                   | Q <sub>C</sub> output                                                                                   |  |
| Q <sub>D</sub>                                                                                                                                         | 3  | 0                   | Q <sub>D</sub> output                                                                                   |  |
| Q <sub>E</sub>                                                                                                                                         | 4  | 0                   | Q <sub>E</sub> output                                                                                   |  |
| Q <sub>F</sub>                                                                                                                                         | 5  | 0                   | Q <sub>F</sub> output                                                                                   |  |
| Q <sub>G</sub>                                                                                                                                         | 6  | 0                   | Q <sub>G</sub> output                                                                                   |  |
| Q <sub>H</sub>                                                                                                                                         | 7  | 0                   | Q <sub>H</sub> output                                                                                   |  |
| GND                                                                                                                                                    | 8  | _                   | Ground                                                                                                  |  |
| Q <sub>H</sub>                                                                                                                                         | 9  | 0                   | Serial output, can be used for cascading                                                                |  |
| SRCLR         10         I         Shift register clear, active low           SRCLK         11         I         Shift register clock, rising edge tri |    | I                   | Shift register clear, active low                                                                        |  |
|                                                                                                                                                        |    | I                   | Shift register clock, rising edge triggered                                                             |  |
| RCLK                                                                                                                                                   | 12 | I                   | Output register clock, rising edge triggered                                                            |  |
| RCLR                                                                                                                                                   | 13 | I                   | Storage register clear, active low                                                                      |  |
| SER                                                                                                                                                    | 14 | I                   | Serial input                                                                                            |  |
| Q <sub>A</sub> 15         O           V <sub>CC</sub> 16         —                                                                                     |    | 0                   | Q <sub>A</sub> output                                                                                   |  |
|                                                                                                                                                        |    | _                   | Positive supply                                                                                         |  |
| Thermal Pad <sup>(1)</sup> —                                                                                                                           |    | _                   | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply. |  |

(1) BQB and WBQB Package, only.

(2) I = input, O = output

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                            |                                                          | MIN  | MAX | UNIT |
|------------------|--------------------------------------------|----------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                             |                                                          | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>         | $V_{\rm I} < -0.5$ V or $V_{\rm I} > V_{\rm CC} + 0.5$ V |      | ±20 | mA   |
| I <sub>ок</sub>  | Output clamp current <sup>(2)</sup>        | $V_{\rm I} < -0.5$ V or $V_{\rm I} > V_{\rm CC} + 0.5$ V |      | ±20 | mA   |
| I <sub>O</sub>   | Continuous output current                  | $V_{O} = 0$ to $V_{CC}$                                  |      | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> | or GND                                                   |      | ±70 | mA   |
| TJ               | Junction temperature <sup>(3)</sup>        |                                                          |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                        |                                                          | -65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) Specified by design.

#### 6.2 ESD Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> HBM ESD Classification<br>Level 2 | ±4000 | V    |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C6              | ±1500 | v    |

(1) AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                     | MIN | NOM | MAX             | UNIT |
|-----------------|---------------------|-----|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage      | 2   | 5   | 6               | V    |
| VI              | Input voltage       | 0   |     | V <sub>CC</sub> | V    |
| Vo              | Output voltage      | 0   |     | V <sub>CC</sub> | V    |
| T <sub>A</sub>  | Ambient temperature | -40 |     | 125             | °C   |



#### 6.4 Thermal Information

|                           |                                                 |            | :        | SN74HCS594-Q | 1         |                |      |
|---------------------------|-------------------------------------------------|------------|----------|--------------|-----------|----------------|------|
|                           | THERMAL METRIC <sup>(1)</sup>                   | PW (TSSOP) | D (SOIC) | BQB (WQFN)   | DYY (SOT) | WBQB<br>(WQFN) | UNIT |
|                           |                                                 | 16 PINS    | 16 PINS  | 16 PINS      | 16 PINS   | 16 PINS        |      |
| R <sub>θJA</sub>          | Junction-to-ambient thermal resistance          | 141.2      | 122.2    | 108.4        | 186.2     | 97.3           | °C/W |
| R <sub>θ</sub><br>JC(top) | Junction-to-case (top) thermal resistance       | 78.8       | 80.9     | 77.3         | 109.1     | 93.8           | °C/W |
| R <sub>θJB</sub>          | Junction-to-board thermal resistance            | 85.8       | 80.6     | 74.4         | 111.0     | 66.4           | °C/W |
| $\Psi_{JT}$               | Junction-to-top characterization parameter      | 27.7       | 40.4     | 12.6         | 18.0      | 14.6           | °C/W |
| $\Psi_{JB}$               | Junction-to-board characterization parameter    | 85.5       | 80.3     | 74.5         | 110.9     | 66.4           | °C/W |
| R <sub>θ</sub><br>JC(bot) | Junction-to-case (bottom)<br>thermal resistance | N/A        | N/A      | 54.3         | N/A       | 44.3           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### **6.5 Electrical Characteristics**

over operating free-air temperature range; typical values measured at  $T_A = 25^{\circ}C$  (unless otherwise noted).

|                 | PARAMETER                                                      | TEST CC                               | NDITIONS                  | V <sub>cc</sub> | MIN                   | TYP                     | MAX   | UNIT |
|-----------------|----------------------------------------------------------------|---------------------------------------|---------------------------|-----------------|-----------------------|-------------------------|-------|------|
|                 |                                                                |                                       |                           | 2 V             | 0.7                   |                         | 1.5   |      |
| V <sub>T+</sub> | Positive switching threshold                                   |                                       |                           | 4.5 V           | 1.7                   |                         | 3.15  | V    |
|                 |                                                                |                                       |                           | 6 V             | 2.1                   |                         | 4.2   |      |
|                 |                                                                |                                       |                           | 2 V             | 0.3                   |                         | 1.0   |      |
| V <sub>T-</sub> | Negative switching threshold                                   |                                       |                           | 4.5 V           | 0.9                   |                         | 2.2   | V    |
|                 |                                                                |                                       |                           | 6 V             | 1.2                   |                         | 3.0   |      |
|                 |                                                                |                                       |                           | 2 V             | 0.2                   |                         | 1.0   |      |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) <sup>(1)</sup> |                                       |                           | 4.5 V           | 0.4                   |                         | 1.4   | V    |
|                 |                                                                |                                       |                           | 6 V             | 0.6                   |                         | 1.6   |      |
|                 |                                                                |                                       | I <sub>OH</sub> = -20 μA  | 2 V to 6 V      | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.002 |       |      |
| V <sub>OH</sub> | High-level output voltage                                      | $V_I = V_{IH} \text{ or } V_{IL}$     | I <sub>OH</sub> = -6 mA   | 4.5 V           | 4.0                   | 4.3                     |       | V    |
|                 |                                                                |                                       | I <sub>OH</sub> = -7.8 mA | 6 V             | 5.4                   | 5.75                    |       |      |
|                 |                                                                |                                       | I <sub>OL</sub> = 20 μA   | 2 V to 6 V      |                       | 0.002                   | 0.1   |      |
| V <sub>OL</sub> | Low-level output voltage                                       | $V_{I} = V_{IH} \text{ or } V_{IL}$   | I <sub>OL</sub> = 6 mA    | 4.5 V           |                       | 0.18                    | 0.30  | V    |
|                 |                                                                |                                       | I <sub>OL</sub> = 7.8 mA  | 6 V             |                       | 0.22                    | 0.33  |      |
| I <sub>I</sub>  | Input leakage current                                          | $V_{I} = V_{CC} \text{ or } 0$        |                           | 6 V             |                       | ±100                    | ±1000 | nA   |
| I <sub>CC</sub> | Supply current                                                 | $V_{I} = V_{CC} \text{ or } 0, I_{C}$ | <sub>D</sub> = 0          | 6 V             |                       | 0.1                     | 2     | μA   |
| Ci              | Input capacitance                                              |                                       |                           | 2 V to 6 V      |                       |                         | 5     | pF   |

(1) Specified by design.



#### 6.6 Timing Characteristics

C<sub>L</sub> = 50 pF; over operating free-air temperature range (unless otherwise noted). See *Parameter Measurement Information*.

|       |                 |                              |       | Operating | j free-air | temperatur | e (T <sub>A</sub> ) | UNIT |
|-------|-----------------|------------------------------|-------|-----------|------------|------------|---------------------|------|
|       | PARAMETEI       | र                            | Vcc   | 25°C      | :          | –40°C to   | 125°C               |      |
|       |                 |                              |       | MIN       | MAX        | MIN        | MAX                 |      |
|       |                 |                              | 2 V   |           | 32         |            | 17                  |      |
| clock | Clock frequency |                              | 4.5 V |           | 100        |            | 54                  |      |
|       |                 |                              | 6 V   |           | 115        |            | 68                  |      |
|       |                 |                              | 2 V   | 8         |            | 12         |                     |      |
|       |                 | SRCLK or RCLK<br>high or low | 4.5 V | 6         |            | 7          |                     |      |
|       | Dulas duration  | night of low                 | 6 V   | 6         |            | 7          |                     |      |
| N     | Pulse duration  |                              | 2 V   | 7         |            | 12         |                     | ns   |
|       |                 | SRCLR or RCLR                | 4.5 V | 6         |            | 7          |                     |      |
|       |                 |                              | 6 V   | 6         |            | 7          |                     |      |
|       |                 |                              | 2 V   | 11        |            | 16         |                     |      |
|       |                 | SER before<br>SRCLK↑         | 4.5 V | 4         |            | 7          |                     |      |
|       |                 | ONOEN                        | 6 V   | 4         |            | 5          |                     | ns   |
|       |                 |                              | 2 V   | 15        |            | 24         |                     |      |
|       |                 | SRCLK↑ before<br>RCLK↑       | 4.5 V | 5         |            | 9          |                     |      |
|       |                 | I CERT                       | 6 V   | 5         |            | 7          |                     |      |
|       |                 |                              | 2 V   | 16        |            | 27         |                     |      |
| su    | Setup time      | SRCLR low before<br>RCLK↑    | 4.5 V | 7         |            | 10         |                     |      |
|       |                 | I CERT                       | 6 V   | 5         |            | 8          |                     |      |
|       |                 | SRCLR high                   | 2 V   | 5         |            | 9          |                     |      |
|       |                 | (inactive) before            | 4.5 V | 3         |            | 5          |                     |      |
|       |                 | SRCLK↑                       | 6 V   | 3         |            | 4          |                     |      |
|       |                 | RCLR high                    | 2 V   | 8         |            | 12         |                     |      |
|       |                 | (inactive) before            | 4.5 V | 4         |            | 5          |                     | 1    |
|       |                 | RCLK↑                        | 6 V   | 3         |            | 4          |                     |      |
|       |                 |                              | 2 V   | 0         |            | 0          |                     |      |
| r     | Hold time       | SER after SRCLK↑             | 4.5 V | 0         |            | 0          |                     | ns   |
|       |                 |                              | 6 V   | 0         |            | 0          |                     |      |



#### 6.7 Switching Characteristics

C<sub>L</sub> = 50 pF; over operating free-air temperature range (unless otherwise noted). See *Parameter Measurement Information*.

|                  |                         |       |                                 |                 | Op  | perating | free-air | temperat | ure (T <sub>A</sub> ) |     |      |
|------------------|-------------------------|-------|---------------------------------|-----------------|-----|----------|----------|----------|-----------------------|-----|------|
|                  | PARAMETER               | FROM  | ТО                              | V <sub>cc</sub> |     | 25°C     |          | -40°     | C to 125              | °C  | UNIT |
|                  |                         |       |                                 |                 | MIN | TYP      | MAX      | MIN      | TYP                   | MAX |      |
|                  |                         |       |                                 | 2 V             | 32  |          |          | 17       |                       |     |      |
| f <sub>max</sub> | Max switching frequency |       |                                 | 4.5 V           | 100 |          |          | 54       |                       |     | MHz  |
|                  |                         |       |                                 | 6 V             | 115 |          |          | 68       |                       |     |      |
|                  |                         |       |                                 | 2 V             |     | 19       | 30       |          |                       | 45  |      |
| t <sub>pd</sub>  |                         | SRCLK | Q <sub>H'</sub>                 | 4.5 V           |     | 7        | 11       |          |                       | 17  |      |
|                  | Propagation delay       |       |                                 | 6 V             |     | 6        | 9        |          |                       | 12  | ns   |
|                  |                         |       | Q <sub>A</sub> - Q <sub>H</sub> | 2 V             |     | 19       | 30       |          |                       | 45  | 115  |
|                  |                         | RCLK  |                                 | 4.5 V           |     | 7        | 11       |          |                       | 17  |      |
|                  |                         |       |                                 | 6 V             |     | 6        | 9        |          |                       | 12  |      |
|                  |                         |       | Q <sub>H'</sub>                 | 2 V             |     | 18       | 27       |          |                       | 55  |      |
|                  |                         | SRCLR |                                 | 4.5 V           |     | 7        | 11       |          |                       | 17  |      |
| t                | Propagation delay       |       |                                 | 6 V             |     | 6        | 9        |          |                       | 15  | ns   |
| t <sub>PHL</sub> | T Topagation delay      |       |                                 | 2 V             |     | 18       | 27       |          |                       | 55  | 115  |
|                  |                         | RCLR  | Q <sub>A</sub> - Q <sub>H</sub> | 4.5 V           |     | 7        | 11       |          |                       | 17  |      |
|                  |                         |       |                                 | 6 V             |     | 6        | 9        |          |                       | 15  |      |
|                  |                         |       |                                 | 2 V             |     |          | 9        |          |                       | 16  |      |
| tt               | Transition-time         |       | Any output                      | 4.5 V           |     |          | 5        |          |                       | 9   | ns   |
|                  |                         |       |                                 | 6 V             |     |          | 4        |          |                       | 8   |      |

#### 6.8 Operating Characteristics

over operating free-air temperature range; typical values measured at  $T_A = 25^{\circ}C$  (unless otherwise noted).

| PARAMETER                                            | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP M | AX | UNIT |
|------------------------------------------------------|-----------------|-----------------|-----|-------|----|------|
| C <sub>pd</sub> Power dissipation capacitan per gate | Ce No load      | 2 V to 6 V      |     | 40    |    | pF   |



#### **6.9 Typical Characteristics**

T<sub>A</sub> = 25°C





#### 7 Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>t</sub> < 2.5 ns.

For clock inputs,  $f_{max}$  is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.







(1) C<sub>L</sub> includes probe and test-fixture capacitance. Figure 7-1. Load Circuit for Push-Pull Outputs



Figure 7-3. Voltage Waveforms, Setup and Hold Times



(1) The greater between t<sub>PLH</sub> and t<sub>PHL</sub> is the same as t<sub>pd</sub>. Figure 7-4. Voltage Waveforms Propagation Delays



(1) The greater between  $t_r$  and  $t_f$  is the same as  $t_t$ .

Figure 7-5. Voltage Waveforms, Input and Output Transition Times



#### 8 Detailed Description

#### 8.1 Overview

The SN74HCS594-Q1 is an 8-bit shift register that feeds an 8-bit D-type storage register. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register. All inputs include Schmitt-triggers allowing for slow input transitions and providing more noise margin.

#### 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic) for SN74HCS594-Q1

#### 8.3 Feature Description

#### 8.3.1 Balanced CMOS Push-Pull Outputs

This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

Unused push-pull CMOS outputs should be left disconnected.

#### 8.3.2 CMOS Schmitt-Trigger Inputs

This device includes inputs with the Schmitt-trigger architecture. These inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics* table from the input to ground. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings* table, and the maximum input leakage current, given in the *Electrical Characteristics* table, using Ohm's law ( $R = V \div I$ ).



The Schmitt-trigger input architecture provides hysteresis as defined by  $\Delta V_T$  in the *Electrical Characteristics* table, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs with slow transitioning signals will increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see *Understanding Schmitt Triggers*.

#### 8.3.3 Clamp Diode Structure

As shown in Figure 8-2, the inputs and outputs to this device have both positive and negative clamping diodes.

# **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 8-2. Electrical Placement of Clamping Diodes for Each Input and Output

#### 8.3.4 Wettable Flanks

This device includes wettable flanks for at least one package. See the *Features* section on the front page of the data sheet for which packages include this feature.



## Figure 8-3. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After Soldering

Wettable flanks help improve side wetting after soldering, which makes QFN packages easier to inspect with automatic optical inspection (AOI). As shown in Figure 8-3, a wettable flank can be dimpled or step-cut to provide additional surface area for solder adhesion which assists in reliably creating a side fillet. See the mechanical drawing for additional details.

#### Copyright © 2023 Texas Instruments Incorporated



#### 8.4 Device Functional Modes

Table 8-1 lists the functional modes of the SN74HCS594-Q1.

|     |         | INPUTS <sup>(1</sup> | )       |      | FUNCTION                                                                                                                                                                                                                               |
|-----|---------|----------------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SER | SRCLK   | SRCLR                | RCLK    | RCLR | FUNCTION                                                                                                                                                                                                                               |
| Х   | Х       | Х                    | Х       | L    | Output register is cleared                                                                                                                                                                                                             |
| Х   | Х       | L                    | Х       | Х    | Internal shift register is cleared                                                                                                                                                                                                     |
| H/L | 1       | Н                    | Х       | Х    | SER Data is loaded into first shift bit as H/L, data shifts from bit to bit within the internal shift register                                                                                                                         |
| Х   | Х       | Н                    | Ť       | Н    | Data is transferred from internal shift register to output register                                                                                                                                                                    |
| H/L | Ť       | Н                    | Ť       | Н    | When SRCLK and RCLK are synchronous, Data is transferred from internal shift register to output register, internal shift register first bit is loaded with SER data H/L and data shifts from bit to bit within internal shift register |
| Х   | ↓, L, H | Н                    | х       | Х    | Internal shift register remains in previous state                                                                                                                                                                                      |
| Х   | Х       | Н                    | ↓, L, H | Н    | Output register remains in previous state                                                                                                                                                                                              |

#### Table 8-1. Function Table

(1) H = High Voltage Level, L = Low Voltage Level, X = Do Not Care



#### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

In this application, the SN74HCS594-Q1 is used to control seven-segment displays. Utilizing the serial output and combining a few of the input signals, this implementation reduces the number of I/O pins required to control the displays from sixteen to four. Unlike other I/O expanders, the SN74HCS594-Q1 does not need a communication interface for control. It can be easily operated with simple GPIO pins.

There is no practical limitation to how many SN74HCS594-Q1 devices can be cascaded. To add more, the serial output will need to be connected to the following serial input and the clocks will need to be connected accordingly. With separate control for the shift registers and output registers, the desired digit can be displayed while the data for the next digit is loaded into the shift register.

At power-up, the initial state of the shift registers and output registers are unknown. To give them a defined state, both registers need to be cleared. An RC can be connected to the  $\overline{SRCLR}$  and  $\overline{RCLR}$  pins as shown in the Figure 9-1 to initialize the shift and output registers to all zeros.

#### 9.2 Typical Application



Figure 9-1. Typical Application Block Diagram



#### 9.2.1 Design Requirements

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCS594-Q1 plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HCS594-Q1 plus the maximum supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74HCS594-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74HCS594-Q1 can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.* 

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.2.1.2 Input Considerations

Input signals must cross  $V_{t-(min)}$  to be considered a logic LOW, and  $V_{t+(max)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74HCS594-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$  resistor value is often used due to these factors.

The SN74HCS594-Q1 has no input signal transition rate requirements because it has Schmitt-Trigger inputs.

Another benefit to having Schmitt-Trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the  $\Delta V_{T(min)}$  in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit.

Unlike what happens with standard CMOS inputs, Schmitt-Trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than  $V_{CC}$  or ground is plotted in the *Typical Characteristics*.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.



#### 9.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.

#### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; by design, however, it will
  optimize performance. This can be accomplished by providing short, appropriately sized traces from the
  SN74HCS594-Q1 to one or more of the receiving devices.
- Ensure the resistive load at the output is larger than (V<sub>CC</sub> / I<sub>O(max)</sub>) Ω. Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in MΩ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.



#### 9.2.3 Application Curves

Figure 9-2. Simplified Functional Diagram Showing Clock Operation



#### **10 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

#### 11.2 Layout Example



Figure 11-1. Example Layout for the SN74HCS594-Q1 in the PW Package



#### **12 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, HCMOS Design Considerations application report
- Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, Designing With Logic application report

#### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | •       | Pins | Package |              | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
| SN74HCS594QBQBRQ1  | ACTIVE | WQFN         | BQB     | 16   | 3000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CS594Q         | Samples |
| SN74HCS594QDRQ1    | ACTIVE | SOIC         | D       | 16   | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS594Q        | Samples |
| SN74HCS594QDYYRQ1  | ACTIVE | SOT-23-THIN  | DYY     | 16   | 3000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS594Q        | Samples |
| SN74HCS594QPWRQ1   | ACTIVE | TSSOP        | PW      | 16   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS594Q        | Samples |
| SN74HCS594QWBQBRQ1 | ACTIVE | WQFN         | BQB     | 16   | 3000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CS594Q         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

## PACKAGE OPTION ADDENDUM

16-Jun-2023

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74HCS594-Q1 :

• Catalog : SN74HCS594

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74HCS594QBQBRQ1           | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |
| SN74HCS594QDRQ1             | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HCS594QDYYRQ1           | SOT-23-<br>THIN | DYY                | 16 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| SN74HCS594QPWRQ1            | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HCS594QWBQBRQ1          | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

16-Jun-2023



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HCS594QBQBRQ1  | WQFN         | BQB             | 16   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74HCS594QDRQ1    | SOIC         | D               | 16   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74HCS594QDYYRQ1  | SOT-23-THIN  | DYY             | 16   | 3000 | 336.6       | 336.6      | 31.8        |
| SN74HCS594QPWRQ1   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCS594QWBQBRQ1 | WQFN         | BQB             | 16   | 3000 | 210.0       | 185.0      | 35.0        |

## **BQB 16**

## **GENERIC PACKAGE VIEW**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

2.5 x 3.5, 0.5 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **BQB0016A**

## **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## **BQB0016A**

## **EXAMPLE BOARD LAYOUT**

#### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **BQB0016A**

## **EXAMPLE STENCIL DESIGN**

#### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## BQB0016B

## PACKAGE OUTLINE WQFN - 0.8 mm max height

INDSTNAME



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## BQB0016B

## **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

INDSTNAME



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## BQB0016B

## **EXAMPLE STENCIL DESIGN**

### WQFN - 0.8 mm max height

INDSTNAME



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **DYY0016A**

## PACKAGE OUTLINE SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AA



## DYY0016A

## EXAMPLE BOARD LAYOUT SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DYY0016A**

## **EXAMPLE STENCIL DESIGN** SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## **PW0016A**



## **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0016A

## **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0016A

## **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated