







SN74LV4066A SCLS427J - APRIL 1999 - REVISED FEBRUARY 2024

# SN74LV4066A Quadruple Bilateral Analog Switches

#### 1 Features

- 1.65V to 5.5V V<sub>CC</sub> operation
- Support mixed-mode voltage operation on all ports
- High on-off output-voltage ratio
- Low crosstalk between switches
- Individual switch controls
- Extremely low input current
- ESD protection exceeds JESD 22:
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 750-V Charged-Device Model (C101)

## 2 Applications

- **Telecommunications**
- eCall
- Infotainment

## 3 Description

This quadruple silicon-gate CMOS analog switch is designed for 1.65V to 5.5V V<sub>CC</sub> operation.

These switches are designed to handle both analog and digital signals. Each switch permits signals with amplitudes up to 5.5V (peak) to be transmitted in either direction.

Each switch section has its own enable-input control (C). A high-level voltage applied to C turns on the associated switch section.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |
|-------------|------------------------|-----------------------------|--|
|             | D (SOIC, 14)           | 8.65mm × 6mm                |  |
| SN74LV4066A | PW (TSSOP, 14)         | 5mm × 6.4mm                 |  |
|             | RGY (QFN, 14)          | 3.5mm × 3.5mm               |  |

- For more information, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 Features1                                               | 6 Parameter Measurement Information10                 | ) |
|-----------------------------------------------------------|-------------------------------------------------------|---|
| 2 Applications1                                           | 7 Detailed Description14                              | ŀ |
| 3 Description1                                            | 7.1 Functional Block Diagram14                        | ŀ |
| 4 Pin Configuration and Functions3                        | 7.2 Device Functional Modes14                         | ŀ |
| 5 Specifications 4                                        | 8 Device and Documentation Support15                  | 5 |
| 5.1 Absolute Maximum Ratings4                             | 8.1 Receiving Notification of Documentation Updates15 | 5 |
| 5.2 ESD Ratings4                                          | 8.2 Support Resources15                               | 5 |
| 5.3 Thermal Information: SN74LV4066A4                     | 8.3 Trademarks15                                      | 5 |
| 5.4 Recommended Operating Conditions5                     | 8.4 Electrostatic Discharge Caution15                 | 5 |
| 5.5 Electrical Characteristics (LV)5                      | 8.5 Glossary15                                        | 5 |
| 5.6 Timing Characteristics V <sub>CC</sub> = 2.5V ± 0.2V7 | 9 Revision History15                                  | 5 |
| 5.7 Timing Characteristics V <sub>CC</sub> = 3.3V ± 0.3V7 | 10 Mechanical, Packaging, and Orderable               |   |
| 5.8 Timing Characteristics V <sub>CC</sub> = 5V ± 0.5V8   | Information15                                         | 5 |
| 5.9 AC Characteristics8                                   |                                                       |   |



# **4 Pin Configuration and Functions**



Figure 4-1. D or PW Package, 14-Pin SOIC or TSSOP (Top View)



Figure 4-2. RGY Package, 14- Pin QFN (Top View)

**Table 4-1. Pin Functions** 

| PIN             |     |                     |                                                                                                                                                                                     |
|-----------------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                         |
| 1A              | 1   | I/O                 | Input/Output to switch channel 1                                                                                                                                                    |
| 1B              | 2   | I/O                 | Input/Output to switch channel 1                                                                                                                                                    |
| 2B              | 3   | I/O                 | Input/Output to switch channel 2                                                                                                                                                    |
| 2A              | 4   | I/O                 | Input/Output to switch channel 2                                                                                                                                                    |
| 2C              | 5   | 1                   | Control line for channel 2. Switch is ON when control pin is high.                                                                                                                  |
| 3C              | 6   | 1                   | Control line for channel 3. Switch is ON when control pin is high.                                                                                                                  |
| GND             | 7   | _                   | Ground (0V) reference                                                                                                                                                               |
| 3A              | 8   | I/O                 | Input/Output to switch channel 3                                                                                                                                                    |
| 3B              | 9   | I/O                 | Input/Output to switch channel 3                                                                                                                                                    |
| 4B              | 10  | I/O                 | Input/Output to switch channel 4                                                                                                                                                    |
| 4A              | 11  | I/O                 | Input/Output to switch channel 4                                                                                                                                                    |
| 4C              | 12  | 1                   | Control line for channel 4. Switch is ON when control pin is high.                                                                                                                  |
| 1C              | 13  | I                   | Control line for channel 1. Switch is ON when control pin is high.                                                                                                                  |
| V <sub>CC</sub> | 14  | _                   | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1µF to 10µF between VDD and GND. |
| Thermal pad     |     | _                   | It is recommended to tie the pad to GND for the best performance.                                                                                                                   |

<sup>(1)</sup> Signal types: I = input, O = output, I/O = input or output.

## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)(3)

|                  |                                               |                                                          | MIN  | MAX                   | UNIT |
|------------------|-----------------------------------------------|----------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                |                                                          | -0.5 | 7.0                   | V    |
| VI               | Logic input voltage range                     | ogic input voltage range                                 |      |                       | V    |
| V <sub>IO</sub>  | Switch I/O voltage range <sup>(2) (3)</sup>   | Switch I/O voltage range <sup>(2) (3)</sup>              |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Logic input clamp current                     | V <sub>I</sub> < 0                                       | -20  |                       | mA   |
| I <sub>IOK</sub> | Switch path diode clamp current               | V <sub>IO</sub> < 0 or V <sub>IO</sub> > V <sub>CC</sub> | -50  | 50                    | mA   |
| I <sub>T</sub>   | Switch continuous current                     | $V_{IO} = 0$ to $V_{CC}$                                 |      | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> of | r GND                                                    |      | ±50                   | mA   |
| TJ               | Junction temperature                          | Junction temperature                                     |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                           |                                                          | -65  | 150                   | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.
- (3) This value is limited to 5.5V maximum

#### 5.2 ESD Ratings

|                                            |                                                                                          |                                                                                 | VALUE | UNIT |
|--------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------|
| V                                          | Electrostatic discharge                                                                  | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000                                                                           | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 5.3 Thermal Information: SN74LV4066A

|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | RGY (VQFN) | UNIT |
|------------------------|----------------------------------------------|----------|------------|------------|------|
|                        |                                              | 14 PINS  | 14 PINS    | 14 PINS    |      |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance       | 128.8    | 150.6      | 91.9       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 81.8     | 78.2       | 91.8       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 84.2     | 93.7       | 66.5       | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 39.5     | 24.6       | 20.0       | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 83.7     | 93.1       | 66.3       | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | N/A      | N/A        | 50.0       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: SN74LV4066A

## **5.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                          |                                  | MIN                   | NOM MAX               | UNIT |
|-----------------|------------------------------------------|----------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                           |                                  | 1.65                  | 5.5                   | V    |
|                 |                                          | V <sub>CC</sub> = 2V             | 1.5                   | 5.5                   |      |
| V               | High-level input voltage,                | $V_{CC} = 2.3V \text{ to } 2.7V$ | V <sub>CC</sub> x 0.7 | 5.5                   | V    |
| $V_{IH}$        | logic control inputs                     | V <sub>CC</sub> = 3V to 3.6V     | V <sub>CC</sub> x 0.7 | 5.5                   | V    |
|                 |                                          | V <sub>CC</sub> = 4.5V to 5.5V   | V <sub>CC</sub> x 0.7 | 5.5                   |      |
|                 |                                          | V <sub>CC</sub> = 2V             | 0                     | 0.5                   |      |
| .,              | Low-level input voltage,                 | V <sub>CC</sub> = 2.3V to 2.7V   | 0                     | V <sub>CC</sub> x 0.3 | V    |
| V <sub>IL</sub> | logic control inputs                     | V <sub>CC</sub> = 3V to 3.6V     | 0                     | V <sub>CC</sub> x 0.3 | V    |
|                 |                                          | $V_{CC} = 4.5V \text{ to } 5.5V$ | 0                     | V <sub>CC</sub> x 0.3 |      |
| VI              | Logic control input voltage              |                                  | 0                     | 5.5                   | V    |
| V <sub>IO</sub> | Switch input or output voltage           | <u>'</u>                         | 0                     | V <sub>CC</sub>       | V    |
|                 |                                          | V <sub>CC</sub> = 2.3V to 2.7V   |                       | 200                   |      |
| Δt/ΔV           | Logic input transition rise or fall rate | V <sub>CC</sub> = 3V to 3.6V     |                       | 100                   | ns/V |
|                 |                                          | $V_{CC} = 4.5V \text{ to } 5.5V$ |                       | 20                    |      |
| T <sub>A</sub>  | Ambient temperature                      | ,                                | -40                   | 125                   | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. Refer to TI application report *Implications of Slow or Floating CMOS Inputs*, SCBA004.

## 5.5 Electrical Characteristics (LV)

over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER       | CONDITIONS                                                                          | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-----------------|-------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------|
|                 |                 |                                                                                     | 25°C           |                 |     | 60  | 150 |      |
|                 |                 |                                                                                     | -40°C to 85°C  | 1.65V           |     |     | 225 |      |
|                 |                 |                                                                                     | -40°C to 125°C |                 |     |     | 225 | Ω    |
|                 |                 |                                                                                     | 25°C           |                 |     | 38  | 180 | 12   |
|                 | ON-state switch | $I_{T} = 2mA,$ $V_{I} = V_{CC} \text{ or GND},$ $V_{INH} = V_{IL}$ (see Figure 6-1) | -40°C to 85°C  | 2.3V            |     |     | 225 | Ω    |
|                 |                 |                                                                                     | -40°C to 125°C |                 |     |     | 225 |      |
| r <sub>ON</sub> | resistance      |                                                                                     | 25°C           |                 |     | 29  | 150 |      |
|                 |                 |                                                                                     | -40°C to 85°C  | 3V              |     |     | 190 |      |
|                 |                 |                                                                                     | -40°C to 125°C |                 |     |     | 190 |      |
|                 |                 |                                                                                     | 25°C           |                 |     | 21  | 75  |      |
|                 |                 |                                                                                     | -40°C to 85°C  | 4.5V            |     |     | 100 | Ω    |
|                 |                 |                                                                                     | -40°C to 125°C |                 |     |     | 100 |      |



# 5.5 Electrical Characteristics (LV) (continued)

over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                 | CONDITIONS                                                 | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP  | MAX  | UNIT |
|---------------------|-----------------------------------------------------------|------------------------------------------------------------|----------------|-----------------|-----|------|------|------|
|                     |                                                           |                                                            | 25°C           |                 |     | 130  | 600  |      |
|                     |                                                           |                                                            | –40°C to 85°C  | 1.65V           |     |      | 700  |      |
|                     |                                                           |                                                            | -40°C to 125°C |                 |     |      | 700  |      |
|                     |                                                           |                                                            | 25°C           |                 |     | 143  | 500  | Ω    |
|                     |                                                           |                                                            | -40°C to 85°C  | 2.3V            |     |      | 600  |      |
|                     | Peak ON-state                                             | $I_T = 2mA$ ,                                              | -40°C to 125°C |                 |     |      | 600  |      |
| r <sub>ON(p)</sub>  | resistance                                                | $V_I = GND \text{ to } V_{CC},$<br>$V_{INH} = V_{IL}$      | 25°C           |                 |     | 57   | 180  |      |
|                     |                                                           | *INH *IL                                                   | -40°C to 85°C  | 3V              |     |      | 225  | Ω    |
|                     |                                                           |                                                            | -40°C to 125°C |                 |     |      | 225  |      |
|                     |                                                           |                                                            | 25°C           |                 |     | 31   | 100  |      |
|                     |                                                           |                                                            | -40°C to 85°C  | 4.5V            |     |      | 125  | Ω    |
|                     |                                                           |                                                            | -40°C to 125°C |                 |     |      | 125  |      |
|                     |                                                           |                                                            | 25°C           |                 |     | 2.5  |      |      |
|                     |                                                           |                                                            | -40°C to 85°C  | 1.65V           |     | 3    |      |      |
|                     |                                                           | nce $V_I = GND$ to $V_{CC}$ ,                              | -40°C to 125°C |                 |     | 3    |      |      |
|                     | Difference in ON-<br>state resistance<br>between switches |                                                            | 25°C           | 2.3V            |     | 3    | 30   | Ω    |
|                     |                                                           |                                                            | -40°C to 85°C  | 2.3V            |     |      | 40   |      |
| _                   |                                                           |                                                            | -40°C to 125°C | 2.3V            |     |      | 40   |      |
| ∆r <sub>ON</sub>    |                                                           |                                                            | 25°C           |                 |     | 3    | 20   | Ω    |
|                     |                                                           | TINH TIL                                                   | -40°C to 85°C  | 3V              |     |      | 30   |      |
|                     |                                                           |                                                            | -40°C to 125°C |                 |     |      | 30   |      |
|                     |                                                           |                                                            | 25°C           |                 |     | 2    | 15   | Ω    |
|                     |                                                           |                                                            | -40°C to 85°C  | 4.5V            |     |      | 20   |      |
|                     |                                                           |                                                            | -40°C to 125°C |                 |     |      | 20   |      |
|                     |                                                           |                                                            | 25°C           |                 |     |      | 0.1  |      |
| I <sub>IH</sub>     | Control input current                                     | V <sub>I</sub> = 5.5V or GND                               | -40°C to 85°C  | 0 to 5.5V       |     |      | 1    | μA   |
| I <sub>IL</sub>     |                                                           |                                                            | -40°C to 125°C |                 |     |      | 1    |      |
|                     |                                                           | V <sub>I</sub> = V <sub>CC</sub> and V <sub>O</sub> =      | 25°C           |                 |     |      | ±0.1 |      |
|                     | OFF state switch                                          | GND,                                                       | -40°C to 85°C  |                 |     |      | ±1   |      |
| I <sub>S(off)</sub> | OFF-state switch leakage current                          | or $V_I$ = GND and $V_O$ = $V_{CC}$ , $V_{INH}$ = $V_{IH}$ | -40°C to 125°C | 5.5V            |     |      | ±1   | μΑ   |
|                     |                                                           | (see Figure 6-2)                                           | 25°C           |                 |     |      | ±0.1 |      |
| I <sub>S(on)</sub>  | ON-state switch                                           | $V_I = V_{CC}$ or GND,<br>$V_{INH} = V_{IL}$               | -40°C to 85°C  | 5.5V            |     |      | ±1   | μA   |
| 0(011)              | leakage current                                           | (see Figure 6-3)                                           | -40°C to 125°C |                 |     |      | ±1   | •    |
|                     |                                                           |                                                            | 25°C           |                 |     | 0.01 |      |      |
| I <sub>cc</sub>     | Supply current                                            | $V_I = V_{CC}$ or GND                                      | -40°C to 85°C  | 5.5V            | ,   |      | 20   | μA   |
| 00                  |                                                           | V <sub>INH</sub> = 0V                                      | -40°C to 125°C |                 |     |      | 20   | 1.5  |
| C <sub>IC</sub>     | Control input capacitance                                 | f = 10MHz                                                  | 25°C           | 3.3V            |     | 4    |      | pF   |
| C <sub>IS</sub>     | Switch terminal capacitance                               | f = 10MHz                                                  | 25°C           | 3.3V            |     | 5.5  |      | pF   |
| C <sub>OS(on)</sub> | Common terminal ON-capacitance                            | f = 10MHz                                                  | 25°C           | 3.3V            |     | 5.5  |      | pF   |
| C <sub>F</sub>      | Feedthrough capacitance                                   | f = 10MHz                                                  | 25°C           | 3.3V            |     | 0.5  |      | pF   |

## 5.5 Electrical Characteristics (LV) (continued)

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                               | CONDITIONS                       | TA   | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------|----------------------------------|------|-----------------|-----|-----|-----|------|
| C <sub>PD</sub> | Power dissipation capacitance | C <sub>L</sub> = 50pF, f = 10MHz | 25°C | 3.3V            |     | 4.5 |     | pF   |

# 5.6 Timing Characteristics $V_{CC} = 2.5V \pm 0.2V$

over recommended operating free-air temperature range (unless otherwise noted)

 $V_{cc} = 2V \pm 0.2V$  (unless otherwise noted)

| ı                                    | PARAMETER              | FROM (INPUT) | TO (OUTPUT) | CONDITIONS                                | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------------|------------------------|--------------|-------------|-------------------------------------------|----------------|-----|-----|-----|------|
|                                      |                        |              |             |                                           | 25°C           |     | 1.2 | 10  |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | COM or Yn    | Yn or COM   | C <sub>L</sub> = 15pF<br>(see Figure 6-4) | –40°C to 85°C  |     |     | 16  | ns   |
| PHL                                  | dolay linio            |              |             | (See Figure 6 4)                          | -40°C to 125°C |     |     | 18  |      |
|                                      |                        |              |             |                                           | 25°C           |     | 3.3 | 15  |      |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time      | INH          | COM or Yn   | C <sub>L</sub> = 15pF<br>(see Figure 6-5) | –40°C to 85°C  |     |     | 20  | ns   |
| ₽ZL                                  | umo                    |              |             | (See Figure 6-6)                          | -40°C to 125°C |     |     | 20  |      |
|                                      |                        |              |             |                                           | 25°C           |     | 6   | 15  |      |
|                                      | Disable delay time     | INH          | COM or Yn   | C <sub>L</sub> = 15pF<br>(see Figure 6-5) | –40°C to 85°C  |     |     | 23  | -    |
|                                      | ume                    |              |             |                                           | -40°C to 125°C |     |     | 23  |      |
|                                      |                        |              |             |                                           | 25°C           |     | 2.6 | 12  |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | COM or Yn    | Yn or COM   | C <sub>L</sub> = 50pF<br>(see Figure 6-4) | –40°C to 85°C  |     |     | 18  | -    |
| PHL                                  | dolay amo              |              |             | (SSS Figure S T)                          | -40°C to 125°C |     |     | 18  |      |
|                                      |                        |              |             |                                           | 25°C           |     | 4.2 | 25  |      |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time      | INH          | COM or Yn   | C <sub>L</sub> = 50pF<br>(see Figure 6-5) | –40°C to 85°C  |     |     | 32  | ns   |
| 'PZL                                 | unic                   |              |             | (See Figure 0-5)                          | -40°C to 125°C |     |     | 32  | .    |
|                                      |                        |              |             |                                           | 25°C           |     | 9.6 | 25  |      |
| t <sub>PHZ</sub>                     | Disable delay time     | ' INH ICO    | COM or Yn   | C <sub>L</sub> = 50pF<br>(see Figure 6-5) | –40°C to 85°C  |     |     | 32  | ns l |
| $t_{PLZ}$                            | unic                   |              |             |                                           | –40°C to 125°C |     |     | 32  |      |

# 5.7 Timing Characteristics $V_{CC} = 3.3V \pm 0.3V$

over recommended operating free-air temperature range (unless otherwise noted)

 $V_{cc}$  = 3.3V ± 0.3V (unless otherwise noted)

|                                      | PARAMETER              | FROM (INPUT)                                       | TO (OUTPUT)                                | CONDITIONS                                | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------------|------------------------|----------------------------------------------------|--------------------------------------------|-------------------------------------------|----------------|-----|-----|-----|------|
|                                      |                        |                                                    |                                            |                                           | 25°C           |     | 8.0 | 6   |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | COM or Yn                                          | Yn or COM                                  | C <sub>L</sub> = 15pF<br>(see Figure 6-4) | -40°C to 85°C  |     |     | 10  | ns   |
| PHL                                  | dolay time             |                                                    |                                            | (SSS Figure S F)                          | -40°C to 125°C |     |     | 10  |      |
|                                      |                        |                                                    |                                            |                                           | 25°C           |     | 2.3 | 11  |      |
| $t_{PZH}$                            | Enable delay time      | INH                                                | COM or Yn $C_L = 15pF$<br>(see Figure 6-5) | -40°C to 85°C                             |                |     | 15  | ns  |      |
| <sup>L</sup> PZL                     |                        |                                                    |                                            | (555) (94.55)                             | -40°C to 125°C |     |     | 15  |      |
|                                      |                        |                                                    |                                            |                                           | 25°C           |     | 4.5 | 11  |      |
| $t_{PHZ}$                            | Disable delay time     | INH                                                | COM or Yn                                  | C <sub>L</sub> = 15pF<br>(see Figure 6-5) | -40°C to 85°C  |     |     | 15  | ns   |
| 712                                  |                        |                                                    |                                            | (                                         | -40°C to 125°C |     |     | 15  |      |
|                                      |                        |                                                    |                                            |                                           | 25°C           |     | 1.5 | 9   |      |
| t <sub>PLH</sub>                     | Propagation delay time | COM or Yn Yn or COM $C_L = 50$ pF (see Figure 6-4) | $C_L = 50pF$<br>(see Figure 6-4)           | -40°C to 85°C                             |                |     | 12  | ns  |      |
|                                      | ,                      |                                                    |                                            |                                           | -40°C to 125°C |     |     | 12  |      |

# 5.7 Timing Characteristics $V_{CC} = 3.3V \pm 0.3V$ (continued)

over recommended operating free-air temperature range (unless otherwise noted)

 $V_{cc} = 3.3V \pm 0.3V$  (unless otherwise noted)

| PARAMETER                            |                   | FROM (INPUT) | TO (OUTPUT) | CONDITIONS                                | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------------|-------------------|--------------|-------------|-------------------------------------------|----------------|-----|-----|-----|------|
|                                      |                   |              |             |                                           | 25°C           |     | 8   | 18  |      |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time | INH          | COM or Yn   | C <sub>L</sub> = 50pF<br>(see Figure 6-5) | –40°C to 85°C  |     |     | 22  | ns   |
| PZL                                  | , FZL             |              |             | (,                                        | -40°C to 125°C |     |     | 22  |      |
|                                      |                   |              |             | 25°C                                      |                | 7.2 | 18  |     |      |
| t <sub>PHZ</sub>                     |                   | INH          | COM or Yn   | C <sub>L</sub> = 50pF<br>(see Figure 6-5) | –40°C to 85°C  |     |     | 22  | ns   |
|                                      |                   |              |             | (333 ) 1941 3 3 3                         |                |     |     | 22  |      |

# 5.8 Timing Characteristics $V_{CC} = 5V \pm 0.5V$

over recommended operating free-air temperature range (unless otherwise noted)

 $V_{cc} = 5V \pm 0.5V$  (unless otherwise noted)

| ı                                    | PARAMETER              | FROM (INPUT)     | TO (OUTPUT)                               | CONDITIONS                                | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------------|------------------------|------------------|-------------------------------------------|-------------------------------------------|----------------|-----|-----|-----|------|
|                                      |                        |                  |                                           |                                           | 25°C           |     | 0.6 | 4   |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | COM or Yn        | Yn or COM                                 | C <sub>L</sub> = 15pF<br>(see Figure 6-4) | -40°C to 85°C  |     |     | 7   | ns   |
| YPIL                                 | dolay iiiilo           |                  |                                           | (SSS Figure S F)                          | -40°C to 125°C |     |     | 7   |      |
|                                      |                        |                  |                                           |                                           | 25°C           |     | 3.5 | 8   |      |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time      | INH              | COM or Yn                                 | C <sub>L</sub> = 15pF<br>(see Figure 6-5) | -40°C to 85°C  |     |     | 10  | ns   |
| *PZL                                 |                        |                  |                                           | (ccc rigare c c)                          | -40°C to 125°C |     |     | 11  |      |
|                                      |                        |                  |                                           | 25°C                                      |                | 4.4 | 8   |     |      |
| t <sub>PHZ</sub> Disable delay time  | INH                    | COM or Yn        | C <sub>L</sub> = 15pF<br>(see Figure 6-5) | -40°C to 85°C                             |                |     | 10  | ns  |      |
|                                      | umo                    |                  |                                           | ( - 1 19 - 1 3 0)                         | -40°C to 125°C |     |     | 10  |      |
|                                      |                        | COM or Yn        | Yn or COM                                 | C <sub>L</sub> = 50pF<br>(see Figure 6-4) | 25°C           |     | 0.8 | 6   |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time |                  |                                           |                                           | -40°C to 85°C  |     |     | 8   | ns   |
| PHL                                  | delay lime             |                  |                                           | (SCC Figure C 4)                          | -40°C to 125°C |     |     | 8   |      |
|                                      |                        |                  |                                           |                                           | 25°C           |     | 7   | 13  |      |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Enable delay time      | INH              | COM or Yn                                 | $C_L = 50pF$<br>(see Figure 6-5)          | -40°C to 85°C  |     |     | 16  | ns   |
| 4PZL                                 | uille (See Figure 6-   | (SCC Figure C C) | -40°C to 125°C                            |                                           |                | 16  |     |     |      |
|                                      |                        |                  |                                           | 25°C                                      |                | 6.2 | 13  |     |      |
| t <sub>PHZ</sub>                     |                        | , IIVH           | COM or Yn                                 | $C_L = 50pF$<br>(see Figure 6-5)          | -40°C to 85°C  |     |     | 16  | ns   |
| t <sub>PLZ</sub>                     | ume                    |                  | (See Figure 6-5)                          |                                           | -40°C to 125°C |     |     | 16  |      |

## 5.9 AC Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                      | FROM (INPUT) | TO (OUTPUT) | Device | CONDIT                                  | TONS                   | MIN | TYP | MAX | UNIT |
|--------------------------------|--------------|-------------|--------|-----------------------------------------|------------------------|-----|-----|-----|------|
| Frequency response (switch on) | COM or Yn    |             |        | C <sub>L</sub> = 50pF, R <sub>L</sub> = | V <sub>CC</sub> = 2.3V |     | 60  |     |      |
|                                |              |             |        | $ 50\Omega$ , $ F_{in} = 1MHz$ (sine    | V <sub>CC</sub> = 3V   |     | 75  |     |      |
|                                |              | Yn or COM   | 4066   | wave) (see Figure 6-6) (1)              | V <sub>CC</sub> = 4.5V |     | 100 |     | MHz  |
| Charge Injection               |              | COM or Yn   | ALL    | C <sub>L</sub> = 50pF                   | V <sub>CC</sub> = 2.3V |     | 15  |     |      |
| control input to               | INH          |             |        | F <sub>in</sub> = 1MHz (sine wave)      | V <sub>CC</sub> = 3V   |     | 20  |     | mV   |
| signal output)                 |              |             |        | (see Figure 6-7)                        | V <sub>CC</sub> = 4.5V |     | 50  |     |      |

Product Folder Links: SN74LV4066A

## **5.9 AC Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                   | FROM (INPUT) | TO (OUTPUT) | Device | CONDIT                                  | IONS                                | MIN | TYP         | MAX | UNIT |  |
|-----------------------------|--------------|-------------|--------|-----------------------------------------|-------------------------------------|-----|-------------|-----|------|--|
|                             |              |             |        | C <sub>L</sub> = 50pF, R <sub>L</sub> = | V <sub>CC</sub> = 2.3V              |     | -40         |     |      |  |
| Feedthrough                 |              |             |        | $50Ω$ , $F_{in} = 1MHz$ (sine           | V <sub>CC</sub> = 3V                |     | -40         |     |      |  |
| attenuation<br>(switch off) | COM or Yn    | Yn or COM   | ALL    | wave) (see Figure 6-8(2)                | V <sub>CC</sub> = 4.5V              |     | -40         |     | dB   |  |
| Crosstalk                   |              |             |        |                                         | V <sub>CC</sub> = 2.3V              |     | <b>-45</b>  |     |      |  |
|                             | COM or Yn    | Yn or COM   | ALL    | $ 50\Omega$ , $ F_{in}  = 1MHz$ (sine   | V <sub>CC</sub> = 3V                |     | <b>-45</b>  |     |      |  |
| (between any switches)      |              |             |        | wave)<br>(see Figure<br>6-9(2)          | V <sub>CC</sub> = 4.5V              |     | <b>–</b> 45 |     | dB   |  |
|                             |              |             |        |                                         | $V_{I} = 2V_{p-p}$ $V_{CC} = 2.3V$  |     | 0.1         |     |      |  |
| Sine-wave distortion        | COM or Yn    | Yn or COM   | ALL    | 10kΩ,<br>$F_{in} = 1kHz$ (sine wave)    | $V_I = 2.5V_{p-p}$<br>$V_{CC} = 3V$ |     | 0.1         |     | %    |  |
|                             |              |             |        | (see Figure 6-10)                       | $V_{I} = 4V_{p-p}$ $V_{CC} = 4.5V$  |     | 0.1         |     |      |  |



#### **6 Parameter Measurement Information**



Figure 6-1. ON-State Resistance Test Circuit



 $\begin{array}{l} \text{Condition 1: V}_{\text{I}} = 0, \, \text{V}_{\text{O}} = \text{V}_{\text{CC}} \\ \text{Condition 2: V}_{\text{I}} = \text{V}_{\text{CC}}, \, \text{V}_{\text{O}} = 0 \\ \end{array}$ 

Figure 6-2. OFF-State Switch Leakage-Current Test Circuit



Figure 6-3. ON-State Leakage-Current Test Circuit

· VOL



VOLTAGE WAVEFORMS
Figure 6-4. Propagation Delay Time, Signal Input to Signal Output





| L | TEST             | <b>S</b> 1      | S2              |
|---|------------------|-----------------|-----------------|
|   | t <sub>PZL</sub> | GND             | V <sub>CC</sub> |
|   | t <sub>PZH</sub> | V <sub>CC</sub> | GND             |
|   | t <sub>PLZ</sub> | GND             | V <sub>CC</sub> |
|   | t <sub>PHZ</sub> | V <sub>CC</sub> | GND             |

**TEST CIRCUIT** 









#### **VOLTAGE WAVEFORMS**

Figure 6-5. Switching Time ( $t_{PZL}$ ,  $t_{PLZ}$ ,  $t_{PZH}$ ,  $t_{PHZ}$ ), Control to Signal Output



Figure 6-6. Frequency Response (Switch ON)

Submit Document Feedback



Figure 6-7. Crosstalk Between Any Two Switches



Figure 6-8. Crosstalk (Control Input - Switch Output)



Figure 6-9. Feed-Through Attenuation (Switch OFF)





Figure 6-10. Sine-Wave Distortion

# 7 Detailed Description

# 7.1 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)

#### 7.2 Device Functional Modes

**Table 7-1. Function Table** 

| Input Control<br>(C) | Switch |  |  |  |
|----------------------|--------|--|--|--|
| L                    | OFF    |  |  |  |
| Н                    | ON     |  |  |  |

Submit Document Feedback

#### 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision I (April 2006) to Revision J (February 2024)                                                                            | Page         |
|---|----------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                               | 1            |
| • | Removed the SN54LV4066A information from the data sheet                                                                                      |              |
| • | Increased V <sub>CC</sub> operation from: 2V to 5.5V to: 1.65V to 5.5V, and updated specifications such as r <sub>ON</sub> , r <sub>OI</sub> | <b>V</b> (p) |
|   | $\Delta r_{ON}$ accordingly                                                                                                                  | 1            |
| • | Changed RL value from: $600\Omega$ to: $50\Omega$ for frequency response, crosstalk, and feed-through attenuation                            | , and        |
|   | their associated figures                                                                                                                     | 10           |
|   |                                                                                                                                              |              |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 6-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| SN74LV4066AD      | LIFEBUY    | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LV4066A                 |         |
| SN74LV4066ADBR    | ACTIVE     | SSOP         | DB                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW066A                  | Samples |
| SN74LV4066ADGVR   | ACTIVE     | TVSOP        | DGV                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW066A                  | Samples |
| SN74LV4066ADR     | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LV4066A                 | Samples |
| SN74LV4066AN      | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | SN74LV4066AN            | Samples |
| SN74LV4066ANSR    | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 74LV4066A               | Samples |
| SN74LV4066APW     | LIFEBUY    | TSSOP        | PW                 | 14   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW066A                  |         |
| SN74LV4066APWR    | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW066A                  | Samples |
| SN74LV4066APWT    | LIFEBUY    | TSSOP        | PW                 | 14   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW066A                  |         |
| SN74LV4066ARGYR   | ACTIVE     | VQFN         | RGY                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | LW066A                  | Samples |
| SN74LV4066ARGYRG4 | ACTIVE     | VQFN         | RGY                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | LW066A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Apr-2024

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 23-Jun-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV4066ADBR  | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV4066ADGVR | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4066ADR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV4066ANSR  | so              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV4066APWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4066APWT  | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4066ARGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |



www.ti.com 23-Jun-2023



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV4066ADBR  | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4066ADGVR | TVSOP        | DGV             | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4066ADR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74LV4066ANSR  | SO           | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4066APWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4066APWT  | TSSOP        | PW              | 14   | 250  | 356.0       | 356.0      | 35.0        |
| SN74LV4066ARGYR | VQFN         | RGY             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2023

#### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LV4066AD  | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN74LV4066AN  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LV4066AN  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LV4066APW | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (S-PVQFN-N14)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-2/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated