









SN74LV595B-EP SCLS949 - AUGUST 2023

# SN74LV595B-EP Enhanced Product, 2-V to 5.5-V, Low-Noise, 8-bit Shift Register With **3-State Outputs**

#### 1 Features

- 2 V to 5.5 V V<sub>CC</sub> operation
- Supports mixed-mode voltage operation on all
- I<sub>off</sub> supports partial-power-down mode operation
- Latch-up performance exceeds 250 mA per JESD 17
- Operating ambient temperature: -55°C to +125°C
- Supports defense, aerospace, and medical applications:
  - Controlled baseline
  - One assembly and test site
  - One fabrication site
  - Extended product life cycle
  - Product traceability

## 2 Applications

- Output expansion
- LED matrix control
- 7-segment display control

## 3 Description

The SN74LV595B-EP contains an 8-bit serial-in. parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output for cascading. When the output-enable (OE) input is high, all outputs except Q<sub>H'</sub> are in the high-impedance state.

The device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

### **Package Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | PACKAGE SIZE (2)  |
|---------------|------------------------|-------------------|
| SN74LV595B-EP | PW (TSSOP, 16)         | 5.00 mm × 6.40 mm |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 Features1                                                        | 7 Parameter Measurement Information                   | . 10 |
|--------------------------------------------------------------------|-------------------------------------------------------|------|
| 2 Applications1                                                    | 8 Detailed Description                                |      |
| 3 Description1                                                     | 8.1 Overview                                          |      |
| 4 Revision History2                                                | 8.2 Functional Block Diagram                          | . 11 |
| 5 Pin Configuration and Functions3                                 | 8.3 Feature Description                               | .12  |
| 6 Specifications4                                                  | 8.4 Device Functional Modes                           | .13  |
| 6.1 Absolute Maximum Ratings4                                      | 9 Application and Implementation                      | . 14 |
| 6.2 ESD Ratings4                                                   | 9.1 Application Information                           | . 14 |
| 6.3 Recommended Operating Conditions5                              | 9.2 Typical Application                               |      |
| 6.4 Thermal Information5                                           | 9.3 Power Supply Recommendations                      |      |
| 6.5 Electrical Characteristics6                                    | 9.4 Layout                                            | . 18 |
| 6.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V6          | 10 Device and Documentation Support                   | .19  |
| 6.7 Timing Requirements, V <sub>CC</sub> = 3.3 V ± 0.3 V6          | 10.1 Documentation Support                            | . 19 |
| 6.8 Timing Requirements, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}7$ | 10.2 Receiving Notification of Documentation Updates. | .19  |
| 6.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V8    | 10.3 Support Resources                                | . 19 |
| 6.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V8   | 10.4 Trademarks                                       | . 19 |
| 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V9     | 10.5 Electrostatic Discharge Caution                  | .19  |
| 6.12 Noise Characteristics9                                        | 10.6 Glossary                                         | .19  |
| 6.13 Operating Characteristics9                                    | 11 Mechanical, Packaging, and Orderable               |      |
| 6.14 Typical Characteristics9                                      | Information                                           | . 19 |
|                                                                    |                                                       |      |

# **4 Revision History**

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2023 | *        | Initial Release |

# **5 Pin Configuration and Functions**



Figure 5-1. SN74LV595B-EP: PW Package, 16-Pin TSSOP (Top View)

**Table 5-1. Pin Functions** 

| PIN              |     | TYPE <sup>(1)</sup> | DESCRIPTION           |
|------------------|-----|---------------------|-----------------------|
| NAME             | NO. | I I PEV             | DESCRIPTION           |
| GND              | 8   | G                   | Ground                |
| ŌĒ               | 13  | I                   | Output Enable Pin     |
| Q <sub>A</sub>   | 15  | 0                   | Q <sub>A</sub> Output |
| Q <sub>B</sub>   | 1   | 0                   | Q <sub>B</sub> Output |
| Q <sub>C</sub>   | 2   | 0                   | Q <sub>C</sub> Output |
| Q <sub>D</sub>   | 3   | 0                   | Q <sub>D</sub> Output |
| Q <sub>E</sub>   | 4   | 0                   | Q <sub>E</sub> Output |
| Q <sub>F</sub>   | 5   | 0                   | Q <sub>F</sub> Output |
| $Q_G$            | 6   | 0                   | Q <sub>G</sub> Output |
| Q <sub>H</sub>   | 7   | 0                   | Q <sub>H</sub> Output |
| Q <sub>H</sub> ' | 9   | 0                   | Q <sub>H</sub> Output |
| SRCLR            | 10  | I                   | SRCLR Input           |
| SRCLK            | 11  | I                   | SRCLK Input           |
| RCLK             | 12  | I                   | RCLK Input            |
| SER              | 14  | I                   | SER Input             |
| V <sub>CC</sub>  | 16  | Р                   | Positive Supply       |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                             |                       | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                                                              |                       | -0.5 | 7                     | V    |
| VI               | V <sub>I</sub> Input voltage <sup>(2)</sup>                                                 |                       | -0.5 | 7                     | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                       | -0.5 | 7                     | V    |
| Vo               | Output voltage (2) (3)                                                                      |                       | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                         | V <sub>I</sub> < 0    |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                        | V <sub>O</sub> < 0    |      | -50                   | mA   |
| Io               | Continuous output current                                                                   | $V_O = 0$ to $V_{CC}$ |      | ±35                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                           |                       |      | ±70                   | mA   |
| T <sub>stg</sub> | Storage temperature                                                                         |                       | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) This value is limited to 5.5 V maximum.

## 6.2 ESD Ratings

|                    |               |                                                                       | VALUE | UNIT |
|--------------------|---------------|-----------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | \/   |
| V <sub>(ESD)</sub> | discharge CI  | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    |                                  | MIN                   | MAX                   | UNIT |
|-----------------|------------------------------------|----------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                  | 2                     | 5.5                   | V    |
| \/              | High level input voltage           | V <sub>CC</sub> = 2 V            | 1.5                   |                       | V    |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 5.5 V | V <sub>CC</sub> × 0.7 |                       | V    |
| \ /             | Laveland innet vale                | V <sub>CC</sub> = 2 V            |                       | 0.5                   | V    |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 5.5 V | \                     | / <sub>CC</sub> × 0.3 | V    |
| V <sub>I</sub>  | Input voltage                      |                                  | 0                     | 5.5                   | V    |
| \/              | Output voltage                     | High or low state                | 0                     | V <sub>CC</sub>       | V    |
| Vo              | Output voltage                     | 3-state                          | 0                     | 5.5                   | V    |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | -50                   | μΑ   |
|                 | High-level output current          | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | -2                    |      |
| I <sub>OH</sub> |                                    | V <sub>CC</sub> = 3 V to 3.6 V   |                       | -6                    | mA   |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | -12                   |      |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 50                    | μA   |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 2                     |      |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 6                     | mA   |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 12                    |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 200                   |      |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 100                   | ns/V |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 20                    |      |
| T <sub>A</sub>  | Operating free-air temperature     |                                  | -55                   | 125                   | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. See *Implications of Slow or Floating CMOS Inputs*.

## **6.4 Thermal Information**

|                       |                                              | SN74LV595B-EP |      |
|-----------------------|----------------------------------------------|---------------|------|
| THERMAL METRIC(1)     |                                              | PW (TSSOP)    | UNIT |
|                       |                                              | 16 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 131.2         | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 69.4          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 75.8          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 21.0          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 75.4          | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | _             | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted).

|                  | PARAMETER                               | V <sub>CC</sub> | MIN                   | TYP | MAX  | UNIT |
|------------------|-----------------------------------------|-----------------|-----------------------|-----|------|------|
|                  | I <sub>OH</sub> = -50 mA                | 2 V to 5.5 V    | V <sub>CC</sub> - 0.1 |     |      |      |
| V <sub>OH</sub>  | I <sub>OH</sub> = -2 mA                 | 2.3 V           | 2                     |     |      | V    |
| VOH              | I <sub>OH</sub> = -6 mA                 | 3 V             | 2.48                  |     |      | v    |
|                  | I <sub>OH</sub> = -12 mA                | 4.5 V           | 3.8                   |     |      |      |
| .,               | I <sub>OL</sub> = 50 mA                 | 2 V to 5.5 V    |                       |     | 0.1  |      |
|                  | I <sub>OL</sub> = 2 mA                  | 2.3 V           |                       |     | 0.4  | V    |
| V <sub>OL</sub>  | I <sub>OL</sub> = 6 mA                  | 3 V             |                       |     | 0.44 | v    |
|                  | I <sub>OL</sub> = 12 mA                 | 4.5 V           |                       |     | 0.55 |      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND           | 0 V to 5.5 V    |                       |     | ±1   | μA   |
| I <sub>OZ</sub>  | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V           |                       |     | ±5   | μA   |
| I <sub>CC</sub>  | $V_I = V_{CC}$ or GND, $I_O = 0$        | 5.5 V           |                       |     | 20   | μA   |
| I <sub>off</sub> | $V_I$ or $V_O = 0$ to 5.5 V             | 0 V             |                       |     | 5    | μA   |
| Ci               | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V           |                       | 3.5 |      | pF   |

## 6.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

|                               |                |                                     | T <sub>A</sub> = 25 | s°C     | T <sub>A</sub> = −55°C<br>TO 125°C |     | UNIT |
|-------------------------------|----------------|-------------------------------------|---------------------|---------|------------------------------------|-----|------|
|                               |                |                                     | MIN                 | MIN MAX |                                    | MAX |      |
| t <sub>w</sub> Pulse duration |                | SRCLK high or low                   | 7                   |         | 8.5                                |     |      |
|                               | Pulse duration | RCLK high or low                    | 7                   |         | 8.5                                |     | ns   |
|                               |                | SRCLR low                           | 6                   |         | 7.5                                |     |      |
|                               |                | SER before SRCLK↑                   | 5.5                 |         | 6.5                                |     |      |
|                               | Catua tima     | SRCLK↑ before RCLK↑ <sup>(1)</sup>  | 8                   |         | 10                                 |     |      |
| t <sub>su</sub> Se            | Setup time     | SRCLR low before RCLK↑              | 8.5                 |         | 10.5                               |     | ns   |
|                               |                | SRCLR high (inactive) before SRCLK↑ | 4                   |         | 5                                  |     |      |
| t <sub>h</sub>                | Hold time      | SER after SRCLK↑                    | 1.5                 |         | 2.5                                |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

## 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

|                               |                |                                     | T <sub>A</sub> = 25 | °C  | T <sub>A</sub> = −55°C<br>TO 125°C |     | UNIT |
|-------------------------------|----------------|-------------------------------------|---------------------|-----|------------------------------------|-----|------|
|                               |                |                                     | MIN                 | MAX | MIN                                | MAX |      |
| t <sub>w</sub> Pulse duration |                | SRCLK high or low                   | 5.5                 |     | 6.5                                |     |      |
|                               | Pulse duration | RCLK high or low                    | 5.5                 |     | 6.5                                |     | ns   |
|                               |                | SRCLR low                           | 5                   |     | 6                                  |     |      |
|                               |                | SER before SRCLK↑                   | 3.5                 |     | 4.5                                |     |      |
|                               | Catua tima     | SRCLK↑ before RCLK↑ <sup>(1)</sup>  | 8                   |     | 9.5                                |     |      |
| t <sub>su</sub>               | Setup time     | SRCLR low before RCLK↑              | 8                   |     | 10                                 |     | ns   |
|                               |                | SRCLR high (inactive) before SRCLK↑ | 3                   |     | 4                                  |     |      |
| t <sub>h</sub>                | Hold time      | SER after SRCLK↑                    | 1.5                 |     | 2.5                                |     | ns   |

<sup>1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.



# 6.8 Timing Requirements, $V_{CC}$ = 5 V ± 0.5 V

over operating free-air temperature range (unless otherwise noted)

|                             |                |                                     | T <sub>A</sub> = 25 | 5°C | T <sub>A</sub> = -55°C<br>TO 125°C |     | UNIT |
|-----------------------------|----------------|-------------------------------------|---------------------|-----|------------------------------------|-----|------|
|                             |                |                                     | MIN                 | MAX | MIN                                | MAX |      |
| t <sub>w</sub> Pulse durati |                | SRCLK high or low                   | 5                   |     | 6                                  |     |      |
|                             | Pulse duration | RCLK high or low                    | 5                   |     | 6                                  |     | ns   |
|                             |                | SRCLR low                           | 5.2                 |     | 6.2                                |     |      |
|                             |                | SER before SRCLK↑                   | 3                   |     | 4                                  |     |      |
|                             | Catura tima    | SRCLK↑ before RCLK↑ <sup>(1)</sup>  | 5                   |     | 6                                  |     |      |
| t <sub>su</sub>             | Setup time     | SRCLR low before RCLK↑              | 5                   |     | 6                                  |     | ns   |
|                             |                | SRCLR high (inactive) before SRCLK↑ | 2.5                 |     | 3.5                                |     |      |
| t <sub>h</sub>              | Hold time      | SER after SRCLK↑                    | 2                   |     | 3                                  |     | ns   |

(1) This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.



Figure 6-1. Timing Diagram

# 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V $\pm$ 0.2 V

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                 | T   | ( = 25°C |      | T <sub>A</sub> = -5<br>TO 125 |      | UNIT |  |
|------------------|-----------------|--------------------------------|-----|----------|------|-------------------------------|------|------|--|
|                  | (INFOI)         | (001701)                       | MIN | TYP      | MAX  | MIN                           | MAX  |      |  |
| f <sub>max</sub> |                 |                                | 60  | 70       |      | 30                            |      | MHz  |  |
| t <sub>PLH</sub> | RCLK            | 0 -0                           |     | 11.2     | 17.2 | 1                             | 22.3 | ns   |  |
| t <sub>PHL</sub> | KOLK            | Q <sub>A</sub> -Q <sub>H</sub> |     | 11.2     | 17.2 | 1                             | 22.3 | ns   |  |
| t <sub>PLH</sub> | SRCLK           | 0                              |     | 13.1     | 22.5 | 1                             | 28.5 | ns   |  |
| t <sub>PHL</sub> | SNOLK           | $Q_{H'}$                       |     | 13.1     | 22.5 | 1                             | 28.5 | ns   |  |
| t <sub>PHL</sub> | SRCLR           | Q <sub>H</sub> '               |     | 12.4     | 18.8 | 1                             | 24.1 | ns   |  |
| t <sub>PZH</sub> | ŌĒ              | 0 -0                           |     | 10.8     | 17   | 1                             | 21.3 | ns   |  |
| t <sub>PZL</sub> | ) OE            | Q <sub>A</sub> -Q <sub>H</sub> |     | 13.4     | 21   | 1                             | 26   | ns   |  |
| t <sub>PHZ</sub> | ŌĒ              | 0 -0                           |     | 12.2     | 18.3 | 1                             | 22.5 | ns   |  |
| t <sub>PLZ</sub> | ) OE            | $Q_A - Q_H$                    |     | 14       | 20.9 | 1                             | 25.6 | ns   |  |

# 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted)

| PARAMETER        | FROM    | TO (OUTPUT)                    | T     | T <sub>A</sub> = 25°C TO 125°C |      |         |      | UNIT |  |
|------------------|---------|--------------------------------|-------|--------------------------------|------|---------|------|------|--|
|                  | (INPUT) | (OUTPUT)                       | MIN   | TYP                            | MAX  | MIN     | MAX  |      |  |
| f <sub>max</sub> |         |                                | 55    | 105                            |      | 40      |      | MHz  |  |
| t <sub>PLH</sub> | - RCLK  | 0 -0                           |       | 7.9                            | 15.4 | 1       | 20   | ns   |  |
| t <sub>PHL</sub> | KOLK    | Q <sub>A</sub> -Q <sub>H</sub> |       | 7.9                            | 15.4 | 1       | 20   | ns   |  |
| t <sub>PLH</sub> | SRCLK   | 0                              |       | 9.2                            | 16.5 | 1       | 21.5 | ns   |  |
| t <sub>PHL</sub> | SKULK   | Q <sub>H</sub> '               |       | 9.2                            | 16.5 | 1       | 21.5 | ns   |  |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H</sub> '               |       | 9                              | 16.3 | 1       | 20.2 | ns   |  |
| t <sub>PZH</sub> | - OE    | 0 0                            |       | 7.8                            | 15   | 15 1 20 |      |      |  |
| t <sub>PZL</sub> | - OE    | Q <sub>A</sub> -Q <sub>H</sub> |       | 9.6                            | 15   | 1       | 20   | ns   |  |
| t <sub>PHZ</sub> | - ŌĒ    | 0.0                            | 8.1 1 |                                | 15.7 | 1       | 19.2 | ns   |  |
| t <sub>PLZ</sub> | - OE    | Q <sub>A</sub> -Q <sub>H</sub> |       | 9.3                            | 15.7 | 1       | 19.2 | ns   |  |



# 6.11 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                 | T                              | T <sub>A</sub> = 25°C TO 125°C |      |     |      | UNIT |
|------------------|-----------------|--------------------------------|--------------------------------|--------------------------------|------|-----|------|------|
|                  | (INFOI)         | (001701)                       | MIN                            | TYP                            | MAX  | MIN | MAX  |      |
| f <sub>max</sub> |                 |                                | 95                             | 140                            |      | 75  |      | MHz  |
| t <sub>PLH</sub> | RCLK            | Q <sub>A</sub> -Q <sub>H</sub> |                                | 5.6                            | 9.4  | 1   | 13.5 | ns   |
| t <sub>PHL</sub> | KOLK            |                                |                                | 5.6                            | 9.4  | 1   | 13.5 | ns   |
| t <sub>PLH</sub> | SRCLK           | 0                              |                                | 6.4                            | 10.2 | 1   | 14.4 | ns   |
| t <sub>PHL</sub> | SNOLK           | Q <sub>H</sub> '               |                                | 6.4                            | 10.2 | 1   | 14.4 | ns   |
| t <sub>PHL</sub> | SRCLR           | Q <sub>H</sub> '               |                                | 6.4                            | 10   | 1   | 14.1 | ns   |
| t <sub>PZH</sub> | - OE            | 0 -0                           |                                | 5.7                            | 10.6 | 1   | 15   | ns   |
| t <sub>PZL</sub> | ) OE            | QA <sup>-</sup> QH             | Q <sub>A</sub> -Q <sub>H</sub> |                                |      | 1   | 15   | ns   |
| t <sub>PHZ</sub> | OE              | 0 -0                           |                                | 3.5                            | 10.3 | 1   | 14   | ns   |
| t <sub>PLZ</sub> | ) OE            | Q <sub>A</sub> -Q <sub>H</sub> |                                | 3.4                            | 10.3 | 1   | 14   | ns   |

#### **6.12 Noise Characteristics**

 $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|------|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.3  |      | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.2 |      | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.8  |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |      |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |      | 0.99 | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## **6.13 Operating Characteristics**

T<sub>A</sub> = 25°C

| i A | PARAMETER                     | TEST C                | ONDITIONS  | V <sub>CC</sub> | TYP | UNIT |
|-----|-------------------------------|-----------------------|------------|-----------------|-----|------|
| _   | Dower dissination conscitance | $C_1 = 50 \text{ pF}$ | f = 10 MHz | 3.3 V           | 111 | nE   |
| Opd | Power dissipation capacitance | CL = 50 pr            | 1 - 10 MHZ | 5 V             | 114 | pF   |

## **6.14 Typical Characteristics**





### 7 Parameter Measurement Information



- A.  $C_L$  includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq$  3 ns, and  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>.
- H. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The SN74LV595B-EP contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear  $(\overline{SRCLR})$  input, serial (SER) input, and a serial output for cascading. When the output-enable  $(\overline{OE})$  input is high, all outputs except  $Q_{H'}$  are in the high-impedance state.

Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register.

For the high-impedance state during power up or power down, tie  $\overline{OE}$  to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

## 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a  $10-k\Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

#### 8.3.2 Latching Logic

This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory.

When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up.

The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table.

#### 8.3.3 Partial Power Down (Ioff)

This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the loff specification in the *Electrical Characteristics* table.

#### 8.3.4 Clamp Diode Structure

Figure 8-1 shows the inputs and outputs to this device have negative clamping diodes only.

### CAUTION

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 8-1. Electrical Placement of Clamping Diodes for Each Input and Output

### **8.4 Device Functional Modes**

Table 8-1 list the functional modes of the SN74LV595B-EP.

**Table 8-1. Function Table** 

|     |       | (1)                   |      |    |                                                                                                           |
|-----|-------|-----------------------|------|----|-----------------------------------------------------------------------------------------------------------|
|     |       | INPUTS <sup>(1)</sup> |      |    | FUNCTION                                                                                                  |
| SER | SRCLK | SRCLR                 | RCLK | ŌĒ | TONOTION                                                                                                  |
| Х   | х     | х                     | Х    | Н  | Outputs Q <sub>A</sub> -Q <sub>H</sub> are disabled.<br>Q <sub>H'</sub> remains enabled.                  |
| Х   | Х     | Х                     | Х    | L  | Outputs Q <sub>A</sub> -Q <sub>H</sub> are enabled.                                                       |
| Х   | Х     | L                     | Х    | Х  | Shift register is cleared.                                                                                |
| L   | 1     | Н                     | Х    | х  | First stage of the shift register goes low. Other stages store the data of previous stage, respectively.  |
| Н   | 1     | Н                     | Х    | х  | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. |
| Х   | Х     | Х                     | 1    | Х  | Shift-register data is stored in the storage register.                                                    |

<sup>(1)</sup> H = High Voltage Level, L = Low Voltage Level, X = Do Not Care,  $\uparrow$  = Low to High transition, Z = High Impedance

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LV595B-EP can be used to drive seven-segment displays from a singular serialized input. Utilizing the serial output and combining a few of the input signals, this implementation reduces the number of I/O pins required to control the displays from sixteen to four. Unlike other I/O expanders, the SN74LV595B-EP does not need a communication interface for control. It can be easily operated with simple GPIO pins.

The  $\overline{\text{OE}}$  pin is used to easily disable the outputs when the displays need to be turned off or connected to a PWM signal to control brightness. However, this pin can be tied low and the outputs of the SN74LV595B-EP can be controlled accordingly to turn off all the outputs reducing the I/O needed to three. There is no practical limitation to how many SN74LV595B-EP devices can be cascaded. To add more, the serial output will need to be connected to the following serial input and the clocks will need to be connected accordingly. With separate control for the shift registers and output registers, the desired digit can be displayed while the data for the next digit is loaded into the shift register.

# 9.2 Typical Application



Figure 9-1. Input Expansion with Shift Registers



#### 9.2.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV595B-EP plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV595B-EP plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74LV595B-EP can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74LV595B-EP can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices.

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.2.2 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV595B-EP (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$  resistor value is often used due to these factors.

The SN74LV595B-EP has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.



#### 9.2.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.

#### 9.2.4 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV595B-EP to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ , which will not violate the maximum output current from the *Absolute Maximum Ratings*. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

#### 9.2.5 Application Curves



SRCLK rising edge shifts data in the serial registers only



RCLK rising edge shifts data to the output registers

Figure 9-2. Application Curve



#### 9.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* section. Each  $V_{CC}$  terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor; if there are multiple  $V_{CC}$  terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results.

### 9.4 Layout

#### 9.4.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient.

#### 9.4.2 Layout Example



Figure 9-3. Layout Example for the SN74LV595B-EP in the PW Package

## 10 Device and Documentation Support

## **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation
- Texas Instruments, Introduction to Logic
- Texas Instruments, Power-Up Behavior of Clocked Devices
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices

## 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

### 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 17-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74LV595BMPWREP | ACTIVE        | TSSOP        | PW                 | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | LV595EP                 | Samples |
| V62/23622-01XE   | ACTIVE        | TSSOP        | PW                 | 16   | 3000           | TBD          | Call TI                       | Call TI            |              |                         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Apr-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ' | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| SN74LV595BMPWREP | TSSOP           | PW                 | 16 | 3000 | 330.0                    | 12.4                     | 6.9 | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2023



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV595BMPWREP | TSSOP        | PW              | 16   | 3000 | 356.0       | 356.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated