









SN65LBC180A, SN75LBC180A

SLLS378E - MAY 2000 - REVISED JANUARY 2023

# SNx5LBC180A Low-Power Differential Line Driver and Receiver Pairs

#### 1 Features

- High-speed low-power LinBICMOS™ circuitry designed for signaling rates<sup>(1)</sup> of up to 30 Mbps
- Bus-Pin ESD protection 15 kV HBM
- Low disabled supply-current requirements: 700 µA maximum
- Designed for high-speed multipoint data transmission over long cables
- Common-mode voltage range of -7 V to 12 V
- Low supply current: 15 mA Max
- Compatible with ANSI standard TIA/EIA-485-A and ISO 8482:1987(E)
- Positive and negative output current limiting
- Driver thermal shutdown protection <sup>1</sup>

## 2 Description

The SN65LBC180A and SN75LBC180A differential driver and receiver pairs are monolithic integrated circuits designed for bidirectional data communication over long cables that take on the characteristics of transmission lines. They are balanced, or differential, voltage mode devices that are compatible with ANSI standard TIA/EIA-485-A and ISO 8482:1987(E). The A version offers improved switching performance over SN65LBC180A

its predecessors without sacrificing significantly more power.

These devices combine a differential line driver and differential input line receiver and operate from a single 5-V power supply. The driver differential outputs and the receiver differential inputs are connected to separate terminals for full-duplex operation and are designed to present minimum loading to the bus when powered off  $(V_{CC} = 0)$ . These parts feature wide positive and negative common-mode voltage ranges, making them suitable for point-to-point or multipoint data bus applications. The devices also provide positive and negative current limiting for protection from line fault conditions. The SN65LBC180A is characterized for operation from -40°C to 85°C, and the SN75LBC180A is characterized for operation from 0°C to 70°C.

### **Package Information**

| PART NUMBER                | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|----------------------------|------------------------|-------------------|
| SN65LBC180ASN75<br>LBC180A | D (SOIC)               | 4.9 mm x 3.91 mm  |
|                            | N (PDIP)               | 9.81 mm x 6.35 mm |

For all available packages, see the orderable addendum at the end of the data sheet.

SN65LBC180A

SN75LBC180A SN75LBC180A  $R_T$ Up to 32 **Unit Loads** 

Typical Application

Signaling rate by TIA/EIA-485-A definition restrict transition times to 30% of the bit duration, and much higher signaling rates may be achieved without this requirement as displayed in the Typical Characteristics of this device.



# **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision D (April 2009) to Revision E (January 2023)                                                                                        | Page   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Changed the document to the latest TI format                                                                                                             | 1      |
| Added the Pin Configuration and Functions                                                                                                                | 3      |
| Added the Thermal Information table                                                                                                                      |        |
| Changed the Typical Characteristics graphs                                                                                                               |        |
| Changes from Revision C (June 2002) to Revision D (April 2009)                                                                                           | Page   |
|                                                                                                                                                          |        |
| <ul> <li>Deleted exceeds from features, and changed 12 kV. To 15 kV.</li> </ul>                                                                          | 1      |
| Deleted exceeds from features, and changed 12 kV To 15 kV      Deleted storage temperature and lead temperature from the absolute maximum ratings table. |        |
| Deleted storage temperature and lead temperature from the absolute maximum ratings table                                                                 | 4      |
|                                                                                                                                                          | 4<br>4 |



# **4 Pin Configuration and Functions**

SN65LBC180AD (Marked as BL180A) SN65LBC180AN (Marked as 65LBC180A) SN75LBC180AD (Marked as LB180A) SN75LBC180AN (Marked as 75LBC180A)



NC-No internal connection

Pins 6 and 7 are connected together internally Pins 13 and 14 are connected together internally

**Table 4-1. Pin Functions** 

| PIN             |        | TYPE           | DESCRIPTION                       |  |  |  |  |
|-----------------|--------|----------------|-----------------------------------|--|--|--|--|
| NAME            | NO.    | 1115           | DESCRIPTION                       |  |  |  |  |
| NC              | 1, 8   | No Connect     | Not electrically connected        |  |  |  |  |
| R               | 2      | Digital Output | Logic output RS485 data           |  |  |  |  |
| RE              | 3      | Digital Input  | Receiver enable, active low       |  |  |  |  |
| DE              | 4      | Digital Input  | Driver enable, active high        |  |  |  |  |
| D               | 5      | Digital Input  | Driver data input                 |  |  |  |  |
| GND             | 6, 7   | Ground         | Device ground                     |  |  |  |  |
| Υ               | 9      | Bus Output     | Bus Output Y (Complementary to Z) |  |  |  |  |
| Z               | 10     | Bus Output     | Bus Output Z (Complementary to Y) |  |  |  |  |
| В               | 11     | Bus Input      | Bus Input B (Complementary to A)  |  |  |  |  |
| Α               | 12     | Bus Input      | Bus Input A (Complementary to B)  |  |  |  |  |
| V <sub>CC</sub> | 13, 14 | Power          | 5 V Supply                        |  |  |  |  |



### **5 Reference**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                 |                                     |                                                       | UNIT                              |
|-----------------|-------------------------------------|-------------------------------------------------------|-----------------------------------|
| V <sub>CC</sub> | Supply voltage range <sup>(2)</sup> | upply voltage range <sup>(2)</sup>                    |                                   |
| VI              | Input voltage range                 | A, B                                                  | –10 V to 15 V                     |
|                 | Voltage range                       | D, R, DE, RE                                          | -0.3 V to V <sub>CC</sub> + 0.5 V |
| Io              | Receiver output current             | eceiver output current                                |                                   |
|                 | Continuous total power dissi        | pation <sup>(3)</sup>                                 | Internally limited                |
|                 | Total power dissipation             |                                                       | See Dissipation Rating Table      |
|                 | Bus terminals and GND               | HBM (Human Body Model) EIA/JESD22-A114 <sup>(4)</sup> | ±15 kV                            |
| ESD             | All pins                            | HBM (Human Body Model) EIA/JESD22-A114 <sup>(4)</sup> | ±3 kV                             |
| ESD             |                                     | MM (Machine Model) EIA/JESD22-A115                    | ±400 V                            |
|                 |                                     | CDM (Charge Device Model) EIA/JESD22-C101             | ±1.5 kV                           |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|---------------------------------------|--|
| D       | 950 mW                                | 7.6 mW/°C                                                     | 608 mW                                | 494 mW                                |  |
| N       | 1150 mW                               | 9.2 mW/°C                                                     | 736 mW                                | 598 mW                                |  |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

### **5.3 RECOMMENDED OPERATING CONDITIONS**

|                 |                                                         |                                           | MIN  | NOM | MAX             | UNIT |
|-----------------|---------------------------------------------------------|-------------------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                                          |                                           | 4.75 | 5   | 5.25            | V    |
| V <sub>IH</sub> | High-level input voltage                                | D, DE, and RE                             | 2    |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub> | Low-level input voltage                                 | D, DE, and RE                             | 0    |     | 0.8             | V    |
| V <sub>ID</sub> | Differential input voltage <sup>(1)</sup>               | Differential input voltage <sup>(1)</sup> |      |     |                 | V    |
| Vo              |                                                         |                                           |      |     |                 |      |
| VI              | Voltage at any bus terminal (separately or common mode) | A, B, Y, or Z                             | -7   |     | 12              | V    |
| V <sub>IC</sub> |                                                         |                                           |      |     |                 |      |
|                 | High lovel output ourrent                               | Y or Z                                    | -60  |     |                 | mA   |
| Іон             | High-level output current                               | R                                         | -8   |     |                 | ША   |
|                 | Law level output current                                | Y or Z                                    |      |     | 60              | mA   |
| I <sub>OL</sub> | Low-level output current                                | R                                         |      |     | 8               | ША   |
| т               | Operating free air temperature                          | SN65LBC180A                               | -40  |     | 85              | °C   |
| T <sub>A</sub>  | Operating free-air temperature                          | SN75LBC180A                               | 0    |     | 70              | C    |
|                 |                                                         |                                           | -    |     |                 |      |

<sup>(1)</sup> Differential input/output bus voltage is measured at the noninverting terminal with respect to the inverting terminal.

<sup>(2)</sup> All voltage values are with respect to GND except for differential input or output voltages.

<sup>(3)</sup> The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature.

<sup>(4)</sup> Tested in accordance with MIL-STD-883C, Method 3015.7.

<sup>2)</sup> The algebraic convention, where the least positive (more negative) limit is designated minimum, is used in this data sheet.



### **5.4 Thermal Information**

|                       | THERMAL METRIC <sup>(1)</sup>                | N (PDIP) | D (SOIC)<br>SN75 Devices | D (SOIC)<br>SN65 Devices | UNIT |
|-----------------------|----------------------------------------------|----------|--------------------------|--------------------------|------|
|                       |                                              | 14-Pins  | 14-Pins                  | 14-Pins                  |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 54.2     | 88.6                     | 93.2                     | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 41.6     | 49.12                    | 49.4                     | °C/W |
| Ψ JT                  | Junction-to-top characterization parameter   | 34.0     | 14.17                    | 11.2                     | °C/W |
| Ψ ЈВ                  | Junction-to-board characterization parameter | 21.1     | 48.6                     | 48.9                     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A                      | N/A                      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

#### 5.5 Driver Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                         | TES                                                | T CONDITIONS                          | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|-------------------------------------------------------------------|----------------------------------------------------|---------------------------------------|------|--------------------|-----|------|
| V <sub>IK</sub>     | Input clamp voltage                                               | I <sub>I</sub> = -18 mA                            |                                       | -1.5 | -0.8               |     | V    |
|                     |                                                                   | $R_L = 54 \Omega$ ,                                | SN65LBC180A                           | 1    | 1.5                | 3   | V    |
| N/ 1                | Differential output voltage magnitude                             | See Figure 6-1                                     | SN75LBC180A                           | 1.1  | 1.5                | 3   | V    |
| $ V_{OD} $          | Differential output voltage magnitude                             | R <sub>L</sub> = 60 Ω,                             | SN65LBC180A                           | 1    | 1.5                | 3   | V    |
|                     |                                                                   | See Figure 6-2                                     | SN75LBC180A                           | 1.1  | 1.5                | 3   | V    |
| Δ  V <sub>OD</sub>  | Change in magnitude of differential output voltage <sup>(2)</sup> | See Figure 6-1 and Figure 6-2                      |                                       | -0.2 |                    | 0.2 | V    |
| V <sub>OC(ss)</sub> | Steady-state common-mode output voltage                           | 2 5: 04                                            |                                       | 1.8  | 2.4                | 2.8 | V    |
| ΔV <sub>OC</sub>    | Change in steady-state common-mode output voltage <sup>(2)</sup>  | See Figure 6-1                                     | -0.1                                  |      | 0.1                | V   |      |
| Io                  | Output current with power off                                     | V <sub>CC</sub> = 0 ,                              | $V_0 = -7 \text{ V to } 12 \text{ V}$ | -10  |                    | 10  | μΑ   |
| I <sub>IH</sub>     | High-level input current                                          | V <sub>I</sub> = 2 V                               |                                       | -100 |                    |     | μΑ   |
| I <sub>IL</sub>     | Low-level input current                                           | V <sub>I</sub> = 0.8 V                             |                                       | -100 |                    |     | μΑ   |
| I <sub>OS</sub>     | Short-circuit output current                                      | -7 V ≤ V <sub>O</sub> ≤ 12 V                       |                                       | -250 | ±70                | 250 | mA   |
|                     |                                                                   | V <sub>I</sub> = 0 or V <sub>CC</sub> ,<br>No load | Receiver disabled and driver enabled  |      | 5.5                | 9   |      |
| I <sub>CC</sub>     | Supply current                                                    |                                                    | Receiver disabled and driver disabled |      | 0.5                | 1   | mA   |
|                     |                                                                   |                                                    | Receiver enabled and driver enabled   |      | 8.5                | 15  |      |

All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.  $\Delta \mid V_{OD} \mid$  and  $\Delta \mid V_{OC} \mid$  are the changes in the steady-state magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

## 5.6 Driver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                   | TEST CONDITIONS                                       | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output            |                                                       | 2   | 6   | 12  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output            |                                                       | 2   | 6   | 12  | ns   |
| t <sub>sk(p)</sub> | Pulse skew (   t <sub>PLH</sub> - t <sub>PHL</sub>   )      | $R_L = 54 \Omega$ , $C_L = 50 pF$ ,<br>See Figure 6-3 |     | 0.3 | 1   | ns   |
| t <sub>r</sub>     | Differential output signal rise time                        |                                                       | 4   | 7.5 | 11  | ns   |
| t <sub>f</sub>     | Differential output signal fall time                        |                                                       | 4   | 7.5 | 11  | ns   |
| t <sub>PZH</sub>   | Propagation delay time, high-impedance-to-high-level output | $R_L$ = 110 Ω, See Figure 6-4                         |     | 12  | 22  | ns   |
| t <sub>PZL</sub>   | Propagation delay time, high-impedance-to-low-level output  | $R_L$ = 110 Ω, See Figure 6-5                         |     | 12  | 22  | ns   |
| t <sub>PHZ</sub>   | Propagation delay time, high-level-to-high-impedance output | $R_L$ = 110 Ω, See Figure 6-4                         |     | 12  | 22  | ns   |
| t <sub>PLZ</sub>   | Propagation delay time, low-level-to-high-impedance output  | $R_L$ = 110 Ω, See Figure 6-5                         |     | 12  | 22  | ns   |

## **5.7 Receiver Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                  |                                                 | TEST CONDITIONS                       | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|------------------------------------------------------------|-------------------------------------------------|---------------------------------------|------|--------------------|-----|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                     | I <sub>O</sub> = -8 mA                          |                                       |      |                    | 0.2 | V    |
| V <sub>IT-</sub> | Negative-going input threshold voltage                     | I <sub>O</sub> = 8 mA                           |                                       | -0.2 |                    |     | V    |
| V <sub>hys</sub> | Hysteresis voltage ( V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                 |                                       |      | 50                 |     | mV   |
| V <sub>IK</sub>  | Enable-input clamp voltage                                 | I <sub>I</sub> = -18 mA                         |                                       | -1.5 | -0.8               |     | V    |
| V <sub>OH</sub>  | High-level output voltage                                  | V <sub>ID</sub> = 200 mV,                       | I <sub>OH</sub> = -8 mA               | 4    | 4.9                |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                                   | V <sub>ID</sub> = -200 m\                       | /, I <sub>OL</sub> = 8 mA             |      | 0.1                | 8.0 | V    |
| I <sub>OZ</sub>  | High-impedance-state output current                        | $V_O = 0 \text{ V to } V_C$                     | cc                                    | -1   |                    | 1   | μΑ   |
| I <sub>IH</sub>  | High-level enable-input current                            | V <sub>IH</sub> = 2.4 V                         |                                       | -100 |                    |     | μΑ   |
| I <sub>IL</sub>  | Low-level enable-input current                             | V <sub>IL</sub> = 0.4 V                         |                                       | -100 |                    |     | μΑ   |
|                  |                                                            | V <sub>I</sub> = 12 V,<br>V <sub>CC</sub> = 5 V |                                       |      | 0.4                | 1   |      |
|                  | Bus input current                                          | V <sub>I</sub> = 12 V,<br>V <sub>CC</sub> = 0   | Other input at 0 V                    |      | 0.5                | 1   | mA   |
| l <sub>l</sub>   | Bus input current                                          | $V_I = -7 \text{ V},$<br>$V_{CC} = 5 \text{ V}$ | Other input at 0 V                    | -0.8 | -0.4               |     | IIIA |
|                  |                                                            | $V_{I} = -7 \text{ V},$ $V_{CC} = 0$            |                                       | -0.8 | -0.3               |     |      |
|                  |                                                            |                                                 | Receiver enabled and driver disabled  |      | 4.5                | 7.5 |      |
| I <sub>CC</sub>  | Supply current                                             | $V_I = 0$ or $V_{CC}$ ,<br>No load              | Receiver disabled and driver disabled |      | 0.5                | 1   | mA   |
|                  |                                                            |                                                 | Receiver enabled and driver enabled   |      | 8.5                | 15  |      |

(1) All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.



### 5.8 Receiver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                              | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output       |                                                   | 7   | 13  | 20  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output       | V <sub>ID</sub> = -1.5 V to 1.5 V, See Figure 6-7 |     | 13  | 20  | ns   |
| t <sub>sk(p)</sub> | Pulse skew (   t <sub>PHL</sub> - t <sub>PLH</sub>   ) |                                                   |     | 0.5 | 1.5 | ns   |
| t <sub>r</sub>     | Output signal rise time                                |                                                   |     | 2.1 | 3.3 | ns   |
| t <sub>f</sub>     | Output signal fall time                                | See Figure 6-7                                    |     | 2.1 | 3.3 | ns   |
| t <sub>PZH</sub>   | Output enable time to high level                       |                                                   |     | 30  | 45  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level                        | C <sub>I</sub> = 10 pF, See Figure 6-8            |     | 30  | 45  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level                    | OL - 10 pr, See rigule 0-0                        |     | 20  | 40  | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level                     |                                                   |     | 20  | 40  | ns   |

## **Typical Characteristics**





Figure 5-1. Typical Waveform of Nonreturn-to-Zero (NRZ), Pseudorandom Binary Sequence (PRBS) Data at 100 Mbps Through 15m, of CAT 5 Unshielded Twisted Pair (UTP) Cable

TIA/EIA-485-A defines a maximum signaling rate as that in which the transition time of the voltage transition of a logic-state change remains less than or equal to 30% of the bit length. Transition times of greater length perform quite well even though they do not meet the standard by definition.







### **Parameter Measurement Information**



Figure 6-1. Driver  $V_{OD}$  and  $V_{OC}$ 



Figure 6-2. Driver V<sub>OD</sub>



- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50 O
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-3. Driver Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-4. Driver Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50 O
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-5. Driver Test Circuit and Voltage Waveforms



Figure 6-6. Receiver VOH and VOL



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50 \Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-7. Receiver Test Circuit and Voltage Waveforms





#### **VOLTAGE WAVEFORMS**

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50 \Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-8. Receiver Output Enable and Disable Times



## **6 Detailed Description**

## **6.1 Device Functional Modes**

### 6.1.1 Functional Tables

| DRIVER <sup>(1)</sup> | DRIVER <sup>(1)</sup> |         |   | IVER <sup>(1)</sup> RECEIVER     |              |             |  |  |  |
|-----------------------|-----------------------|---------|---|----------------------------------|--------------|-------------|--|--|--|
| INPUT ENABLE<br>D DE  |                       | OUTPUTS |   | DIFFERENTIAL INPUTS<br>A – B     | ENABLE<br>RE | OUTPUT<br>R |  |  |  |
| D                     | DE                    | Y       | Z | V <sub>ID</sub> ≥ 0.2 V          | L            | Н           |  |  |  |
| Н                     | Н                     | Н       | L | -0.2 V < V <sub>ID</sub> < 0.2 V | L            | ?           |  |  |  |
| L                     | Н                     | L       | Н | V <sub>ID</sub> ≤ -0.2 V         | L            | L           |  |  |  |
| Х                     | L                     | Z       | Z | X                                | Н            | Z           |  |  |  |
| OPEN                  | Н                     | Н       | L | Open circuit                     | L            | Н           |  |  |  |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

## 6.1.2 Schematics of Inputs and Outputs





# 7 Application Information

# 7.1 Typical Application Circuit



A. The line should be terminated at both ends in its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible. One SN65LBC180A typically represents less than one unit load.

## 8 Device and Documentation Support

## 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **8.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

LinBICMOS<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (0)          |
| SN65LBC180ADR         | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BL180A       |
| SN65LBC180ADR.A       | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BL180A       |
| SN65LBC180ADRG4       | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BL180A       |
| SN65LBC180ADRG4.A     | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BL180A       |
| SN65LBC180AN          | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | 65LBC180A    |
| SN65LBC180AN.A        | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | 65LBC180A    |
| SN75LBC180AN          | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | 75LBC180A    |
| SN75LBC180AN.A        | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | 75LBC180A    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LBC180ADR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LBC180ADRG4 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 25-Jul-2025



## \*All dimensions are nominal

| Device          | Device Package Type |   | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|---------------------|---|----------|------|-------------|------------|-------------|--|
| SN65LBC180ADR   | SOIC                | D | 14       | 2500 | 340.5       | 336.1      | 32.0        |  |
| SN65LBC180ADRG4 | SOIC                | D | 14       | 2500 | 353.0       | 353.0      | 32.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LBC180AN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN65LBC180AN.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75LBC180AN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75LBC180AN.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025