

# FOUR-CHANNEL AUTOMOTIVE DIGITAL AMPLIFIER

Check for Samples: TAS5514B-Q1

## **FEATURES**

- Single-Ended Input
- Four-Channel Digital Power Amplifier
- Four Analog Inputs, Four BTL Power Outputs
- Typical Output Power at 10% THD+N
  - 28 W/Ch Into 4 Ω at 14.4 V
  - 50 W/Ch Into 2 Ω at 14.4 V
  - 79 W/Ch Into 4 Ω at 24 V
  - 150 W/Ch Into 2 Ω at 24 V (PBTL)
- Channels Can Be Paralleled (PBTL) for High-Current Applications
- THD+N < 0.02%, 1 kHz, 1 W Into 4 Ω
- Patented Pop- and Click-Reduction Technology
  - Soft Muting With Gain Ramp Control
  - Common-Mode Ramping
- Patented AM Interference Avoidance
- Patented Cycle-by-Cycle Current Limit
- 75-dB PSRR
- Master/Slave Capability to Synchronize Clocks
- Load Diagnostic Functions:
  - Output Open and Shorted Load
  - Output-to-Power and -to-Ground Shorts
- Protection and Monitoring Functions:
  - Short-Circuit Protection
  - Load-Dump Protection to 50 V
  - Fortuitous Open-Ground and -Power Tolerant
  - Patented Output DC Level Detection While Music Playing
  - Overtemperature Protection
  - Over- and Undervoltage Conditions
  - Clip Detection

- 36-Pin PSOP3 (DKD) Power SOP Package With Heat Slug
- Designed for Automotive EMC Requirements
- Qualified According to AEC-Q100
- ISO9000:2002 TS16949 Certified
- –40°C to 105°C Ambient Temperature Range

## **APPLICATIONS**

OEM/Retail Head Units and Amplifier Modules Where Feature Densities and System Configurations Require Reduction in Heat From the Audio Power Amplifier

#### DESCRIPTION

The TAS5514B-Q1 is a four-channel digital audio amplifier designed for use in automotive head units and external amplifier modules. It provides four channels at 23 W continuously into 4  $\Omega$  at less than 1% THD+N from a 14.4-V supply. Each channel can also deliver 38 W into 2 Ω at 1% THD+N. The digital PWM topology of the device provides dramatic improvements in efficiency over traditional linear amplifier solutions. This reduces the power dissipated by the amplifier by a factor of ten under typical music playback conditions. The device incorporates all the functionality needed to perform in the demanding OEM applications area. The TAS5514B-Q1 has builtin load diagnostic functions for detecting and diagnosing misconnected outputs to help to reduce test time during the manufacturing process.







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **FUNCTIONAL BLOCK DIAGRAM**





## PIN ASSIGNMENTS AND FUNCTIONS

The pin assignments are shown as follows.

TAS5514B DKD Package (Top View)



## **Table 1. PIN FUNCTIONS**

| PIN      |                    |       |                                                                                               |  |  |  |  |
|----------|--------------------|-------|-----------------------------------------------------------------------------------------------|--|--|--|--|
|          | DKD PACKAGE TYPE   |       | DESCRIPTION                                                                                   |  |  |  |  |
| NAME     | TAS5514B-Q1<br>NO. |       | DESCRIPTION                                                                                   |  |  |  |  |
| A_BYP    | 13                 | PBY   | Bypass pin for the AVDD analog regulator                                                      |  |  |  |  |
| CLIP_OTW | 9                  | DO    | Reports CLIP, OTW, or both. It also reports tweeter detection during tweeter mode. Open-drain |  |  |  |  |
| СР       | 28                 | СР    | Top of main storage capacitor for charge pump (bottom goes to PVDD)                           |  |  |  |  |
| CPC_BOT  | 27                 | СР    | Bottom of flying capacitor for charge pump                                                    |  |  |  |  |
| CPC_TOP  | 29                 | СР    | Top of flying capacitor for charge pump                                                       |  |  |  |  |
| D_BYP    | 8                  | PBY   | Bypass pin for DVDD regulator output                                                          |  |  |  |  |
| FAULT    | 5                  | DO    | Global fault output (open-drain): UV, OV, OTSD, OCSD, DC                                      |  |  |  |  |
| GND      | 10, 11, 23, 26, 32 | GND   | Ground                                                                                        |  |  |  |  |
| CS       | 2                  | Al    | Chip select                                                                                   |  |  |  |  |
| IN1_P    | 14                 | Al    | Non-inverting analog input for channel 1                                                      |  |  |  |  |
| IN2_P    | 15                 | Al    | Non-inverting analog input for channel 2                                                      |  |  |  |  |
| IN3_P    | 17                 | Al    | Non-inverting analog input for channel 3                                                      |  |  |  |  |
| IN4_P    | 18                 | Al    | Non-inverting analog input for channel 4                                                      |  |  |  |  |
| IN_M     | 16                 | ARTN  | Signal return for the four analog channel inputs                                              |  |  |  |  |
| MUTE     | 6                  | Al    | Gain ramp control: mute (low), play (high)                                                    |  |  |  |  |
| OSC_SYNC | 1                  | DI/DO | Oscillator input from master or output to slave amplifiers                                    |  |  |  |  |
| OUT1_M   | 34                 | РО    | - polarity output for bridge 1                                                                |  |  |  |  |
| OUT1_P   | 33                 | РО    | + polarity output for bridge 1                                                                |  |  |  |  |
| OUT2_M   | 31                 | РО    | - polarity output for bridge 2                                                                |  |  |  |  |
| OUT2_P   | 30                 | PO    | + polarity output for bridge 2                                                                |  |  |  |  |
| OUT3_M   | 25                 | PO    | - polarity output for bridge 3                                                                |  |  |  |  |
| OUT3_P   | 24                 | РО    | + polarity output for bridge 3                                                                |  |  |  |  |
| OUT4_M   | 22                 | РО    | - polarity output for bridge 4                                                                |  |  |  |  |
| OUT4_P   | 21                 | РО    | + polarity output for bridge 4                                                                |  |  |  |  |
| PVDD     | 19, 20, 35, 36     | PWR   | PVDD supply                                                                                   |  |  |  |  |
| REXT     | 12                 | Al    | Precision resistor pin to set analog reference                                                |  |  |  |  |
| RESERVED | 3, 4               |       |                                                                                               |  |  |  |  |
| STANDBY  | 7                  | DI    | Active-low STANDBY pin. Standby (low), power up (high)                                        |  |  |  |  |



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                                   |                                                                                     |                                            | VALUE       | UNIT |
|-----------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------|-------------|------|
| PVDD                              | DC supply-voltage range                                                             | Relative to GND                            | -0.3 to 30  | V    |
| PVDD <sub>MAX</sub>               | Pulsed supply-voltage range                                                         | t ≤ 100 ms exposure                        | -1 to 50    | V    |
| PVDD <sub>RAMP</sub>              | Supply-voltage ramp rate                                                            |                                            | 15          | V/ms |
| I <sub>PVDD</sub>                 | Externally imposed dc supply current per PVDD or GND pin                            |                                            | ±12         | Α    |
| I <sub>PVDD_MAX</sub>             | Pulsed supply current per PVDD pin (one shot)                                       | t < 100 ms                                 | 17          | Α    |
| Io                                | Maximum allowed dc current per output pin                                           |                                            | ±13.5       | Α    |
| I <sub>O_MAX</sub> <sup>(1)</sup> | Pulsed output current per output pin (single pulse)                                 | t < 100 ms                                 | ±17         | Α    |
| I <sub>IN_MAX</sub>               | Maximum current, all digital and analog input pins (2)                              | DC or pulsed                               | ±1          | mA   |
| I <sub>MUTE_MAX</sub>             | Maximum current on MUTE pin                                                         | DC or pulsed                               | ±20         | mA   |
| I <sub>IN_ODMAX</sub>             | Maximum sink current for open-drain pins                                            |                                            | 7           | mA   |
| V <sub>LOGIC</sub>                | Input voltage range for pin relative to GND (SCL, SDA, CS pins)                     | Supply voltage range:<br>6V < PVDD < 24 V  | -0.3 to 6   | ٧    |
| V <sub>MUTE</sub>                 | Voltage range for MUTE pin relative to GND                                          | Supply voltage range:<br>6 V < PVDD < 24 V | -0.3 to 7.5 | V    |
| V <sub>STANDBY</sub>              | Input voltage range for STANDBY pin                                                 | Supply voltage range:<br>6 V < PVDD < 24 V | -0.3 to 5.5 | V    |
| V <sub>OSC_SYNC</sub>             | Input voltage range for OSC_SYNC pin relative to GND                                | Supply voltage range:<br>6 V < PVDD < 24 V | -0.3 to 3.6 | V    |
| $V_{GND}$                         | Maximum voltage between GND pins                                                    |                                            | ±0.3        | V    |
| V <sub>AIN_AC_MAX_5514</sub>      | Maximum ac-coupled input voltage for TAS5514B-Q1 <sup>(2)</sup> , analog input pins | Supply voltage range:<br>6 V < PVDD < 24 V | 1.9         | Vrms |
| TJ                                | Maximum operating junction temperature range                                        |                                            | -55 to 150  | °C   |
| T <sub>stg</sub>                  | Storage temperature range                                                           |                                            | -55 to 150  | °C   |

Pulsed current ratings are maximum survivable currents externally applied to the device. High currents may be encountered during reverse battery, fortuitous open-ground, and fortuitous open-supply fault conditions.
 See Application Information section for information on analog input voltage and ac coupling.

## THERMAL CHARACTERISTICS

|                 | MIAE OHAMAOTEMOTIO                                           |                                                                                                                                                     |      |
|-----------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|
| PARAMETER       |                                                              | VALUE (Typical)                                                                                                                                     |      |
| $R_{\theta JC}$ | Junction-to-case (heat slug) thermal resistance, DKD package | 1                                                                                                                                                   |      |
| $R_{\theta JC}$ | Junction-to-case (heat slug) thermal resistance, PHD package | 1.2                                                                                                                                                 | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance                       | This device is not intended to be used without a heatsink. Therefore, $R_{\theta JA}$ is not specified. See the <i>Thermal Information</i> section. |      |
|                 | Exposed pad dimensions, DKD package                          | 13.8 × 5.8                                                                                                                                          | mm   |



# **ELECTROSTATIC DISCHARGE (ESD)**

| PARAMETER                                 | Package | Pins                                              | VALUE<br>(Typical) | UNIT |
|-------------------------------------------|---------|---------------------------------------------------|--------------------|------|
| Human-body model<br>(HBM)<br>AEC-Q100-002 | All     | All                                               | 3000               |      |
|                                           |         | Corner pins excluding OSC_SYNC                    | 1000               |      |
|                                           | DKD/DKE | All other pins (including OSC_SYNC) except CP pin | 500                |      |
| Charged-device model (CDM)                |         | CP pin (non-corner Pin)                           | 400                | V    |
| AEC-Q100-011                              |         | Corner pins excluding SCL                         | 750                |      |
|                                           | PHD     | All pins (including SCL) except CP and CP_TOP     | 600                |      |
|                                           |         | CP and CP_TOP pins                                |                    |      |
| Machine model (MM)                        | DKD/DKE |                                                   | 150                |      |
| AEC-Q100-003                              | PHD     |                                                   | 100                |      |

## **RECOMMENDED OPERATING CONDITIONS(1)**

|                             |                                                                                                                           |                                                                                      | MIN  | TYP      | MAX                   | UNIT |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|----------|-----------------------|------|
| PVDD <sub>OP</sub>          | DC supply-voltage range relative to GND                                                                                   |                                                                                      | 6    | 14.4     | 24                    | V    |
| V <sub>AIN_5514</sub> (2)   | Analog audio input signal level (TAS5514B-Q1)                                                                             | AC-coupled input voltage                                                             | 0    |          | 0.25-1 <sup>(3)</sup> | Vrms |
| T <sub>A</sub>              | Ambient temperature                                                                                                       |                                                                                      | -40  |          | 105                   | °C   |
| T <sub>J</sub>              | Junction temperature                                                                                                      | An adequate heat sink is required to keep T <sub>J</sub> within the specified range. | -40  |          | 115                   | °C   |
| $R_L$                       | Nominal speaker load impedance                                                                                            |                                                                                      | 2    | 4        |                       | Ω    |
| V <sub>PU</sub>             | Pullup voltage supply (for open-drain logic outputs)                                                                      |                                                                                      | 3    | 3.3 or 5 | 5.5                   | V    |
| R <sub>PU_I2C</sub>         | I <sup>2</sup> C pullup resistance on SDA and SCL pins                                                                    |                                                                                      | 1    | 4.7      | 10                    | kΩ   |
| R <sub>CS</sub>             | Total resistance of voltage divider for I <sup>2</sup> C address slave 1 or slave 2, connected between D_BYP and GND pins |                                                                                      | 10   |          | 50                    | kΩ   |
| R <sub>REXT</sub>           | External resistance on REXT pin                                                                                           | 1% tolerance required                                                                | 19.8 | 20       | 20.2                  | kΩ   |
| $C_{D\_BYP}$ , $C_{A\_BYP}$ | External capacitance on D_BYP and A_BYP pins                                                                              |                                                                                      | 10   |          | 120                   | nF   |
| C <sub>OUT</sub>            | External capacitance to GND on OUT_X pins                                                                                 |                                                                                      |      | 150      | 680                   | nF   |
| C <sub>IN</sub>             | External capacitance to analog input pin in series with input signal                                                      |                                                                                      |      | 0.47     |                       | μF   |
| C <sub>FLY</sub>            | Flying capacitor on charge pump                                                                                           |                                                                                      | 0.47 | 1        | 1.5                   | μF   |
| C <sub>P</sub>              | Charge pump capacitor                                                                                                     | 50 V needed for load dump                                                            | 0.47 | 1        | 1.5                   | μF   |
| C <sub>MUTE</sub>           | MUTE pin capacitor                                                                                                        |                                                                                      | 100  | 220      | 1000                  | nF   |
| C <sub>OSCSYNC_MAX</sub>    | Allowed loading capacitance on OSC_SYNC pin                                                                               |                                                                                      |      | 75       |                       | pF   |

<sup>(1)</sup> The Recommended Operating Conditions table specifies only that the device is functional in the given range. See the Electrical Characteristics table for specified performance limits.

<sup>(2)</sup> Signal input for full unclipped output with gains of 32 dB, 26 dB, 20 dB, and 12 dB

<sup>(3)</sup> Maximum recommended input voltage is determined by the gain setting.



## **ELECTRICAL CHARACTERISTICS**

Test conditions (unless otherwise noted):  $T_{Case} = 25^{\circ}C$ , PVDD = 14.4 V,  $R_{L} = 4 \Omega$ ,  $f_{S} = 417$  kHz,  $P_{out} = 1$  W/ch, Rext = 20 k $\Omega$ , AES17 Filter, default  $I^{2}C$  settings, master mode operation (see application diagram)

|                             | PARAMETER                                         | TEST CONDITIONS                                                                        | MIN  | TYP   | MAX  | UNIT |
|-----------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------|------|-------|------|------|
| OPERATING CU                | RRENT                                             |                                                                                        |      |       |      |      |
| I <sub>PVDD_IDLE</sub>      | PVDD idle current  All four channels in MUTE mode |                                                                                        |      | 170   | 220  |      |
| I <sub>PVDD_Hi-Z</sub>      | PVDD Idle current                                 | All four channels in Hi-Z mode                                                         |      | 93    |      | mA   |
| I <sub>PVDD_STBY</sub>      | PVDD standby current                              | STANDBY mode, T <sub>J</sub> ≤ 85°C                                                    |      | 2     | 10   | μA   |
| OUTPUT POWER                | ?                                                 |                                                                                        |      |       |      |      |
|                             |                                                   | $4 \Omega$ , PVDD = 14.4 V, THD+N ≤ 1%, 1 kHz, $T_c = 75$ °C                           |      | 23    |      |      |
|                             |                                                   | 4 Ω, PVDD = 14.4 V, THD+N = 10%, 1 kHz, T <sub>c</sub> = 75°C                          | 25   | 28    |      |      |
|                             |                                                   | $4 \Omega$ , PVDD = 24 V, THD+N = 10%, 1 kHz, $T_c = 75$ °C                            | 63   | 79    |      |      |
|                             |                                                   | 2 Ω, PVDD = 14.4 V, THD+N = 1%, 1 kHz, T <sub>c</sub> = 75°C                           |      | 38    |      |      |
| P <sub>OUT</sub>            | Output power per channel                          | 2 Ω, PVDD = 14.4 V, THD+N = 10%, 1 kHz, T <sub>c</sub> = 75°C                          | 40   | 50    |      | W    |
|                             |                                                   | PBTL 2-Ω operation, PVDD = 24 V, THD+N = 10%, 1 kHz, $T_c$ = 75°C                      |      | 150   |      |      |
|                             |                                                   | PBTL 1- $\Omega$ operation, PVDD = 14.4 V, THD+N = 10%, 1 kHz, $T_c$ = 75°C            |      | 90    |      |      |
| EFF <sub>P</sub>            | Power efficiency                                  | 4 channels operating, 23-W output power/ch, L = 10 $\mu$ H, T <sub>J</sub> $\leq$ 85°C |      | 90%   |      |      |
| AUDIO PERFOR                | MANCE                                             |                                                                                        |      |       |      |      |
| V <sub>NOISE</sub>          | Noise voltage at output                           | Zero input, and A-weighting                                                            |      | 60    | 100  | μV   |
| Crosstalk                   | Channel crosstalk                                 | $P = 1W$ , $f = 1$ kHz, enhanced crosstalk enabled via $I^2C$ (reg 0x10)               | 70   | 85    |      | dB   |
| PSRR                        | Power-supply rejection ratio                      | PVDD = 14.4 Vdc + 1 Vrms, f = 1 kHz                                                    | 60   | 75    |      | dB   |
| THD+N                       | Total harmonic distortion + noise                 | P = 1W, f = 1 kHz                                                                      |      | 0.02% | 0.1% |      |
| f <sub>S</sub>              | Switching frequency                               |                                                                                        | 336  | 357   | 378  | kHz  |
|                             |                                                   | Switching frequency selectable for AM interference avoidance                           | 392  | 417   | 442  |      |
|                             |                                                   | avoidance                                                                              | 470  | 500   | 530  |      |
| R <sub>AIN</sub>            | Analog input resistance                           | Internal shunt resistance on each input pin                                            | 63   | 85    | 106  | kΩ   |
| V <sub>IN_CM</sub>          | Common-mode input voltage                         | AC-coupled common-mode input voltage (zero differential input)                         |      | 1.3   |      | Vrms |
| V <sub>CM_INT</sub>         | Internal common-mode input bias voltage           | Internal bias applied to IN_M pin                                                      |      | 3.3   |      | ٧    |
|                             |                                                   |                                                                                        | 11   | 12    | 13   |      |
| _                           |                                                   | Source impedance = 0 $\Omega$ , gain measurement taken at 1 W of power per channel     |      | 20    | 21   | dB   |
| G                           | Voltage gain (V <sub>O</sub> /V <sub>IN</sub> )   |                                                                                        |      | 26    | 27   |      |
|                             |                                                   |                                                                                        |      | 32    | 33   |      |
| G <sub>CH</sub>             | Channel-to-channel variation                      | Any gain commanded                                                                     | -1   | 0     | 1    | dB   |
| PWM OUTPUT S                | TAGE                                              |                                                                                        |      |       |      |      |
| R <sub>DSon</sub>           | FET drain-to-source resistance                    | Not including bond wire resistance, T <sub>.I</sub> = 25°C                             |      | 65    | 90   | mΩ   |
| V <sub>O_OFFSET</sub>       | Output offset voltage                             | Zero input signal, G = 26 dB                                                           |      | ±10   | ±50  | mV   |
|                             | TAGE (OV) PROTECTION                              |                                                                                        |      |       |      |      |
| V <sub>OV_SET</sub>         | PVDD overvoltage shutdown set                     |                                                                                        | 24.6 | 26.4  | 28.2 |      |
| V <sub>OV CLEAR</sub>       | PVDD overvoltage shutdown clear                   |                                                                                        | 24.4 | 25.9  | 27.4 | V    |
|                             | DLTAGE (UV) PROTECTION                            |                                                                                        |      |       |      | 1    |
| V <sub>UV_SET</sub>         | PVDD undervoltage shutdown set                    |                                                                                        | 4.9  | 5.3   | 5.6  | V    |
| V <sub>UV_CLEAR</sub>       | PVDD undervoltage shutdown clear                  |                                                                                        | 6.2  | 6.6   | 7.0  | V    |
| AVDD                        | 0                                                 | <u> </u>                                                                               |      |       | • •  |      |
| V <sub>A_BYP</sub>          | A_BYP pin voltage                                 |                                                                                        |      | 6.5   |      | V    |
| V <sub>A_BYP_UV_SET</sub>   | A_BYP UV voltage                                  |                                                                                        |      | 4.8   |      | V    |
| V <sub>A BYP UV CLEAR</sub> | Recovery voltage A_BYP UV                         |                                                                                        |      | 5.3   |      | V    |
|                             |                                                   | 1                                                                                      |      | 3.0   |      | •    |
| DVDD                        |                                                   |                                                                                        |      |       |      |      |



# **ELECTRICAL CHARACTERISTICS (continued)**

Test conditions (unless otherwise noted):  $T_{Case} = 25^{\circ}C$ , PVDD = 14.4 V,  $R_{L} = 4~\Omega$ ,  $f_{S} = 417$  kHz,  $P_{out} = 1$  W/ch, Rext = 20 k $\Omega$ , AES17 Filter, default  $I^{2}C$  settings, master mode operation (see application diagram)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                   | MIN  | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| POWER-ON RE                         | ```                                                                        | 1                                                                 |      |      |      |      |
| $V_{POR}$                           | PVDD voltage for POR                                                       | State machine active above this voltage                           |      |      | 3.5  | V    |
| $V_{POR\_HY}$                       | PVDD recovery hysteresis voltage for POR                                   |                                                                   |      | 0.1  |      | V    |
| REXT                                |                                                                            |                                                                   |      |      |      |      |
| $V_{REXT}$                          | Rext pin voltage                                                           |                                                                   |      | 1.27 |      | V    |
| CHARGE PUMP                         | P (CP)                                                                     |                                                                   | _    |      |      |      |
| $V_{CPUV\_SET}$                     | CP undervoltage                                                            |                                                                   |      | 4.8  |      | V    |
| V <sub>CPUV_CLEAR</sub>             | Recovery voltage for CP UV                                                 |                                                                   |      | 4.9  |      | V    |
| OVERTEMPER/                         | ATURE (OT) PROTECTION                                                      |                                                                   |      |      |      |      |
| T <sub>OTW_CLEAR</sub>              | Junction temperature for overtemperature                                   |                                                                   | 96   | 112  | 128  | °C   |
| T <sub>OTW_SET</sub>                | warning                                                                    |                                                                   | 106  | 122  | 138  | °C   |
| T <sub>OTSD_CLEAR</sub>             | Junction temperature for overtemperature                                   |                                                                   | 126  | 142  | 158  | °C   |
| T <sub>OTSD</sub>                   | shutdown                                                                   |                                                                   | 136  | 152  | 168  | °C   |
| T <sub>FB</sub>                     | Junction temperature for overtemperature foldback                          | Per channel                                                       | 130  | 150  | 170  | °C   |
| CURRENT LIMI                        | TING PROTECTION                                                            |                                                                   |      |      |      |      |
|                                     |                                                                            | Level 1                                                           | 5.5  | 7.3  | 9    |      |
| I <sub>LIM</sub>                    | Current limit (load current)                                               | Level 2 (default)                                                 | 10.6 | 12.7 | 15   | Α    |
| OVERCURREN.                         | T (OC) SHUTDOWN PROTECTION                                                 |                                                                   |      |      |      |      |
| I <sub>MAX</sub>                    | Maximum current (peak output current)                                      | Level 2 (default), Any short to supply, ground, or other channels | 11.9 | 14.8 | 17.7 | Α    |
| STANDBY MOD                         | DE .                                                                       |                                                                   |      |      |      |      |
| V <sub>IH STBY</sub>                | STANDBY input voltage for logic-level high                                 |                                                                   | 2    |      |      | V    |
| V <sub>IL_STBY</sub>                | STANDBY input voltage for logic-level low                                  |                                                                   |      |      | 0.7  | V    |
| I <sub>STBY_PIN</sub>               | STANDBY pin current                                                        |                                                                   |      | 0.1  | 0.2  | μA   |
| MUTE MODE                           |                                                                            |                                                                   |      |      |      | -    |
| G <sub>MUTE</sub>                   | Output attenuation                                                         | MUTE pin ≤ 0.5 V + 200mS                                          |      | 100  |      | dB   |
| DC DETECT                           |                                                                            |                                                                   |      |      |      |      |
| V <sub>TH DC TOL</sub>              | DC detect threshold tolerance                                              |                                                                   |      | 25   |      | %    |
| · IH_DC_IOL                         | DC detect step response time for four                                      |                                                                   |      |      |      |      |
| t <sub>DCD</sub>                    | channels                                                                   |                                                                   |      |      | 5.3  | S    |
| CLIP_OTW REP                        | PORT                                                                       |                                                                   |      |      |      |      |
| V <sub>OH_CLIPOTW</sub>             | CLIP_OTW pin output voltage for logic level high (open-drain logic output) | Figure 147 to pulling assistants QV 5 5 V                         | 2.4  |      |      | ٧    |
| V <sub>OL_CLIPOTW</sub>             | CLIP_OTW pin output voltage for logic level low (open-drain logic output)  | External 47-kΩ pullup resistor to 3 V–5.5 V                       |      |      | 0.5  | ٧    |
| t <sub>DELAY_CLIPDET</sub>          | CLIP_OTW signal delay when output clipping detected                        |                                                                   |      |      | 20   | μs   |
| FAULT REPOR                         | т                                                                          |                                                                   |      |      |      |      |
| V <sub>OH_FAULT</sub>               | FAULT pin output voltage for logic-level high (open-drain logic output)    |                                                                   | 2.4  |      |      | .,   |
| V <sub>OL_FAULT</sub>               | FAULT pin output voltage for logic-level low (open-drain logic output)     | External 47-kΩ pullup resistor to 3 V–5.5 V                       |      |      | 0.5  | V    |
| OPEN/SHORT D                        | DIAGNOSTICS                                                                |                                                                   |      |      |      |      |
| R <sub>S2P</sub> , R <sub>S2G</sub> | Maximum resistance to detect a short from OUT pin(s) to PVDD or ground     |                                                                   |      |      | 200  | Ω    |
|                                     | Minimum load resistance to detect open                                     | Including speaker wires                                           | 300  | 740  | 1300 | Ω    |
| R <sub>OPEN_LOAD</sub>              | circuit                                                                    | including speaker wires                                           | 300  | 740  | 1300 |      |



# **ELECTRICAL CHARACTERISTICS (continued)**

Test conditions (unless otherwise noted):  $T_{Case} = 25^{\circ}C$ , PVDD = 14.4 V,  $R_{L} = 4~\Omega$ ,  $f_{S} = 417$  kHz,  $P_{out} = 1$  W/ch, Rext = 20 k $\Omega$ , AES17 Filter, default  $I^{2}C$  settings, master mode operation (see application diagram)

| PARAMETER               |                                                      | TEST CONDITIONS                                       |      | TYP  | MAX  | UNIT               |
|-------------------------|------------------------------------------------------|-------------------------------------------------------|------|------|------|--------------------|
| Chip Select DE          | CODER                                                |                                                       |      |      |      |                    |
| t <sub>LATCH_CS</sub>   | Time delay to latch CS after POR                     |                                                       |      | 300  |      | μs                 |
|                         | Voltage on CS pin for address 0                      | Connect to GND                                        | 0%   | 0%   | 15%  |                    |
| .,                      | Voltage on CS pin for address 1                      | External resistors in series between D_BYP and GND as | 25%  | 35%  | 45%  | V                  |
| V <sub>CS</sub>         | Voltage on CS pin for address 2                      | a voltage divider                                     |      | 65%  | 75%  | V <sub>D_BYP</sub> |
|                         | Voltage on CS pin for address 3 Connect to D_BYP     |                                                       | 85%  | 100% | 100% |                    |
| OSCILLATOR              |                                                      |                                                       |      |      |      |                    |
| V <sub>OH_OSCSYNC</sub> | OSC_SYNC pin output voltage for logic-<br>level high | CO sis set to MACTER and                              | 2.4  |      |      | V                  |
| V <sub>OL_OSCSYNC</sub> | OSC_SYNC pin output voltage for logic-<br>level low  | CS pin set to MASTER mode                             |      |      | 0.5  | V                  |
| V <sub>IH_OSCSYNC</sub> | OSC_SYNC pin input voltage for logic-level high      | CS pin set to SLAVE mode                              |      |      |      | V                  |
| V <sub>IL_OSCSYNC</sub> | OSC_SYNC pin input voltage for logic-level low       |                                                       |      |      | 0.8  | V                  |
| f <sub>OSC_SYNC</sub>   | OSC_SYNC pin clock frequency                         | CS pin set to MASTER mode, f <sub>S</sub> = 417 kHz   | 3.13 | 3.33 | 3.63 | MHz                |

# TEXAS INSTRUMENTS

## TYPICAL CHARACTERISTICS



Figure 1. Figure 2.



Figure 3. Figure 4.



# **TYPICAL CHARACTERISTICS (continued)**

Power Dissipation - W





Figure 5.



Figure 6.



Figure 8.



#### **DESCRIPTION OF OPERATION**

#### **OVERVIEW**

The TAS5514B-Q1 is a single-chip, four-channel, analog-input audio amplifier for use in the automotive environment. The design uses an ultra-efficient class-D technology developed by Texas Instruments, but with changes needed by the automotive industry. This technology allows for reduced power consumption, reduced heat, and reduced peak currents in the electrical system. The device realizes an audio sound system design with smaller size and lower weight than traditional class-AB solutions.

There are eight core design blocks:

- Preamplifier
- PWM
- Gate drive
- Power FETs
- Diagnostics
- Protection
- Power supply
- · State machine

## **Preamplifier**

The preamplifier is a high-input-impedance, low-noise, low-offset-voltage input stage with adjustable gain. The high input impedance allows the use of low-cost input capacitors while still achieving extended low-frequency response. The preamplifier is powered by a dedicated, internally regulated supply, which gives it excellent noise immunity and channel separation. Also included in the preamplifier is **Mute Pop-and-Click Control**—The device ramps the gain gradually when a mute or play command is received. Another form of click and pop can be caused by the start or stopping of switching in a class-D amplifier. The TAS5514B-Q1 incorporates a patented method to reduce the pop energy during the switching startup and shutdown sequences. Fault conditions require rapid protection response by the TAS5514B-Q1, which do not have time to ramp the gain down in a pop-free manner. The device transitions into Hi-Z mode when an OV, UV, OC, OT, or dc fault is encountered.

## **Pulse-Width Modulator (PWM)**

The PWM converts the analog signal from the preamplifier into a switched signal of varying duty cycle. This is the critical stage that defines the class-D architecture. In the TAS5514B-Q1, the modulator is an advanced design with high bandwidth, low noise, low distortion, excellent stability, and full 0–100% modulation capability. The patented PWM uses clipping recovery circuitry to eliminate the deep saturation characteristic of PWMs when the input signal exceeds the modulator waveform.

#### **Gate Drive**

The gate driver accepts the low-voltage PWM signal and level-shifts it to drive a high-current, full-bridge, power FET stage. The device uses proprietary techniques to optimize EMI and audio performance.

#### **Power FETs**

The BTL output for each channel comprises four rugged N-channel 30-V 65-m $\Omega$  FETs for high efficiency and maximum power transfer to the load. These FETs are designed to handle large voltage transients during load dump.

## **Load Diagnostics**

The device incorporates load diagnostic circuitry designed to help pinpoint the nature of output misconnections or faulty loads. The TAS5514B-Q1 includes functions for detecting and determining the status of output connections. The following diagnostics are performed when the device transitions from standby to play mode.

- Short to GND
- Short to PVDD
- Short across load

#### Open load

The presence of any of the short or open conditions does not allow the channel with the fault to transition to play mode. Only an open load is allowed to transition to play mode.

**Output Short and Open Diagnostics**—The device contains circuitry designed to detect shorts and open conditions on the outputs. There are four phases of test during load diagnostics and two levels of test. All four phases are tested on each channel, all four channels at the same time. The diagnostics are performed as shown in Figure 9. Figure 10 shows the impedance ranges for the open-load and shorted-load diagnostics. With the default value of the MUTE capacitor the S2G and S2P phase take approximately 20 ms each, the OL phase takes approximately 100 ms, and the SL phase takes approximately 230 ms.



Figure 9. Load Diagnostics Sequence of Events



Figure 10. Open- and Shorted-Load Detection

M0067-01



#### **Protection and Monitoring**

Cycle-By-Cycle Current Limit (CBC)—The CBC current-limiting circuit terminates each PWM pulse to limit
the output current flow when the average current limit (I<sub>LIM</sub>) threshold is exceeded. The overall effect on the
audio in the case of a current overload is quite similar to a voltage-clipping event, where power is temporarily
limited at the peaks of the musical signal and normal operation continues without disruption when the
overload is removed. The TAS5514B-Q1 does not prematurely shut down in this condition. All four channels
continue in play mode and pass signal.

- Overcurrent Shutdown (OCSD)—Under severe short-circuit events, such as a short to PVDD or ground, a peak-current detector is used, and the affected channel shuts down in 200 µs to 390 µs if the conditions are severe enough. The shutdown speed depends on a number of factors, such as the impedance of the short circuit, supply voltage, and switching frequency. Only the shorted channels are shut down in such a scenario. An OCSD event activates the fault pin, and the affected channel(s) are placed in Hi-Z mode. Normal operation is restored 1 second after the short is removed. If the supply or ground short is strong enough to exceed the peak current threshold but not severe enough to trigger the OCSD, the peak current limiter prevents excess current from damaging the output FETs, and operation returns to normal after the short is removed.
- **DC Detect**—This circuit detects a dc offset continuously during normal operation at the output of the <u>amplifier</u>. If the dc offset reaches the trip level for 1 second, the circuit triggers and latches off the output. The <u>FAULT</u> pin is asserted. The only method to recover is to cycle the device into standby mode and back to play mode. If the dc offset is still present, it latches off again after 1 second.
- Clip Detect—The clip detect circuit alerts the user to the presence of a 100% duty-cycle PWM due to a clipped waveform. When this occurs, a signal is passed to the CLIP\_OTW pin, and this pin is asserted until the 100% duty-cycle PWM signal is no longer present. All four channels are connected to the same CLIP OTW pin.
- Overtemperature Warning (OTW), Overtemperature Shutdown (OTSD), and Thermal Foldback—By default, the CLIP\_OTW pin is set to indicate an OTW. The CLIP\_OTW pin is asserted when the die temperature reaches the warning level as shown in the electrical characteristics. The device still functions until the temperature reaches the OTSD threshold, at which time the outputs are placed into Hi-Z mode and the FAULT pin is asserted. After the OTSD recovers at the OTSD clear value, the device automatically returns to play mode. The OTW is still indicated until the temperature drops below warning level value. The thermal foldback decreases the channel gain.
- Undervoltage (UV) and Power-On-Reset (POR)—The undervoltage (UV) protection detects low voltages on PVDD, AVDD, and CP. In the event of an undervoltage, the FAULT pin is asserted. Power-on-reset (POR) occurs when PVDD drops low enough. Recovery from a POR event is the same as a transition from standby to play mode.
- Overvoltage (OV) and Load Dump—The OV protection detects high voltages on PVDD. If PVDD reaches
  the overvoltage threshold, the FAULT pin is asserted. The device can withstand 50-V load-dump voltage
  spikes. Also depicted in this graph are the voltage thresholds for normal operation region, overvoltage
  operation region, and load-dump protection region. Figure 9 shows the regions of operating voltage and the
  profile of the load dump event.

## **Power Supply**

The power for the device is most commonly provided by a car battery that can have a large voltage range. PVDD is a filtered battery voltage, and it is the supply for the output FETS and the low-side FET gate driver. The high-side FET gate driver is supplied by a charge pump (CP) supply. The charge pump supplies the gate-drive voltage for all four channels. The analog circuitry is powered by AVDD, which is provided by an internal linear regulator. A 0.1-μF/10V external bypass capacitor is needed at the A\_BYP pin for this supply. It is recommended that no external components except the bypass capacitor be attached to this pin. The digital circuitry is powered by DVDD, which is provided by an internal linear regulator. A 0.1-μF/10V external bypass capacitor is needed at the D\_BYP pin. It is recommended that no external components except the bypass capacitor and CS encoding resistors be attached to this pin.

The TAS5514B-Q1 can withstand fortuitous open-ground and power conditions. Fortuitous open ground usually occurs when a speaker wire is shorted to ground, allowing for a second ground path through the body diode in the output FETs. The diagnostic capability allows the speakers and speaker wires to be debugged, eliminating the need to remove the amplifier to diagnose the problem.



## **Oscillator Master/Slave Operation**

The TAS5514B includes a single pin that allows for multiple devices to work together in a system with no additional hardware required for synchronization. The CS pin sets the device in master or slave mode. Connect the CS pin to GND for master mode, but no clock is on available on the OSC\_SYNC pin. Connect the CS pin to 1.2 Vdc for a master mode with a clock on the OSC\_SYNC pin, and to D\_BYP for slave mode. In slave mode, the OSC\_SYNC pin accepts a clock signal from a master device or external clock. The outputs cease to switch if an oscillator is not present on the OSC\_SYNC pin while in slave mode.

Table 2. Table 7. CS Pin Connection

| DESCRIPTION                        | CS PIN CONNECTION                                                       |
|------------------------------------|-------------------------------------------------------------------------|
| TAS5514B-Q1 (master without clock) | To SGND pin                                                             |
| TAS5514B-Q1 (master with clock)    | 35% DVDD (resistive voltage divider between D_BYP pin and SGND pin) (1) |
| TAS5514B-Q1 (slave)                | To D_BYP pin                                                            |

<sup>(1)</sup> R<sub>CS</sub> with 5% or better tolerance is recommended.

## **Hardware Control Pins**

There are four discrete hardware pins for real-time control and indication of device status.

FAULT pin: This active-low open-drain output pin indicates the presence of a fault condition that requires the device to go into the Hi-Z mode or standby mode. When this pin is asserted, the device has protected itself and the system from potential damage. However, the fault is still indicated due to the fact that the FAULT pin is asserted. When the fault is removed, the device transitions from standby mode to play mode.

CLIP\_OTW pin: This active-low open-drain pin is configured to indicate both overtemperature warning and the detection of clipping.

 $\overline{\text{MUTE}}$  pin: This active-low pin is used for hardware control of the mute/unmute function for all four channels. Capacitor  $C_{\text{MUTE}}$  is used to control the time constant for the gain ramp needed to produce a pop- and click-free mute function. The use of a hard mute with an external transistor does not ensure pop- and click-free operation, and is not recommended unless an *emergency hard mute* function is required. The  $C_{\text{MUTE}}$  capacitor may not be shared between multiple devices.

STANDBY pin: When this active-low pin is asserted, the device goes into a complete shutdown, and current draw is limited to 2 µA, typical. It can be used to shut down the device rapidly. If all channels are in Hi-Z, the device enters standby in approximately 1 ms, and if not, a quick rampdown occurs that takes approximately 20 ms. The outputs are ramped down quickly if not already in Hi-Z, so externally biasing the MUTE pin prevents the device from entering standby.

## **EMI Considerations**

Automotive-level EMI performance depends on both careful integrated circuit design and good system-level design. Controlling sources of electromagnetic interference (EMI) was a major consideration in all aspects of the design.

The design has minimal parasitic inductances due to the short leads on the package. This dramatically reduces the EMI that results from current passing from the die to the system PCB. Each channel also operates at a different phase to reduce EMI caused by high-current switching. The design also incorporates circuitry that optimizes output transitions that cause EMI.

## **Operating Modes and Faults**

The operating modes and faults are depicted in the following tables.



# **Table 3. Operating Modes**

| STATE NAME       | OUTPUT FETS          | CHARGE PUMP | OSCILLATOR | AVDD and DVDD |
|------------------|----------------------|-------------|------------|---------------|
| STANDBY          | Hi-Z, floating       | Stopped     | Stopped    | OFF           |
| Hi-Z             | Hi-Z, weak pulldown  | Active      | Active     | ON            |
| Mute             | Switching at 50%     | Active      | Active     | ON            |
| Normal operation | Switching with audio | Active      | Active     | ON            |

## **Table 4. Global Faults and Actions**

| FAULT/<br>EVENT | FAULT/EVENT<br>CATEGORY | MONITORING<br>MODES | REPORTING<br>METHOD | ACTION<br>TYPE      | ACTION<br>RESULT | LATCHED/<br>SELF-<br>CLEARING |
|-----------------|-------------------------|---------------------|---------------------|---------------------|------------------|-------------------------------|
| POR             | Voltage fault           | All                 | FAULT pin           | Hard mute (no ramp) | Standby          | Self-clearing                 |
| UV              |                         | Hi-Z, mute, normal  | FAULT pin           |                     | Hi-Z             |                               |
| CP UV           |                         |                     |                     |                     |                  |                               |
| OV              |                         |                     |                     |                     |                  |                               |
| Load dump       |                         | All                 | FAULT pin           |                     | Standby          |                               |
| OTW             | Thermal warning         | Hi-Z, mute, normal  | CLIP_OTW pin        | None                | None             |                               |
| OTSD            | Thermal fault           | Hi-Z, mute, normal  | FAULT pin           | Hard mute (no ramp) | Standby          |                               |

## **Table 5. Channel Faults and Actions**

| FAULT/<br>EVENT        | FAULT/EVENT<br>CATEGORY | MONITORING<br>MODES | REPORTING<br>METHOD   | ACTION<br>TYPE | ACTION<br>RESULT | LATCHED/<br>SELF-<br>CLEARING |
|------------------------|-------------------------|---------------------|-----------------------|----------------|------------------|-------------------------------|
| Open/short diagnostic  | Diagnostic at turnon    | Hi-Z                | Channel does not play | None           | None             | Self-clearing                 |
| Clipping               | Warning                 | Play                | CLIP_OTW pin          | None           | None             |                               |
| CBC load current limit | Online protection       |                     |                       | Current Limit  | Start OC timer   |                               |
| OC fault               | Output channel fault    |                     | FAULT pin             | Hard mute      | Hi-Z             |                               |
| DC detect              |                         |                     |                       | Hard mute      | Hi-Z             | Latched                       |
| OT Foldback            | Warning                 |                     | CLIP_OTW pin          | Reduce Gain    | None             | Self-clearing                 |



## **Audio Shutdown and Restart Sequence**

The gain ramp of the filtered output signal corresponds to the MUTE pin voltage during the ramping process. The length of time that the MUTE pin takes to complete its ramp is dictated by the value of the external capacitor on the MUTE pin. With the default 220-nF capacitor, the turnon common-mode ramp takes approximately 26ms and the gain ramp takes approximately 76 ms.



Figure 11. Click- and Pop-Free Shutdown and Restart Sequence Timing Diagram

## **Fault Shutdown and Restart Sequence Control**



Figure 12. Global Fault Shutdown and Restart Diagram (UV Shutdown and Auto-Recovery)





Figure 13. Channel-Fault Shutdown and Individual Channel Restart Diagram



#### **APPLICATION INFORMATION**



Figure 14. TAS5514B-Q1 Typical Application Schematic



## **Parallel Operation (PBTL)**

The device can drive more current paralleling BTL channels on the load side of the LC output filter. For parallel operation, identical I<sup>2</sup>C settings are required for any two paralleled channels in order to have reliable system performance and even power dissipation on multiple channels. For smooth power up, power down, and mute operation, the same control commands (such as mute, play, Hi-Z, etc.) should be sent to the paralleled channels at the same time. Load diagnostic is also supported for parallel connection. Paralleling on the device side of the LC output filter is not supported, and can result in device failure. When paralleling channels, it is important to monitor channels for thermal foldback and lower the system gain for paralleled channels.

## Input Filter Design

The input filter for the TAS5514B-Q1 IN\_M pin should have an impedance to GND that is equivalent to the parallel combination of the input impedances of all IN\_P channels combined, including any source impedance from the previous stage in the system design. For example, if each of the four IN\_P channels has a 1- $\mu$ F dc blocking capacitor, 1 k $\Omega$  of series resistance due to an input RC filter, and 1 k $\Omega$  of source resistance from the DAC supplying the audio signal, then the IN\_M channel should have a 4- $\mu$ F capacitor in series with a 500- $\Omega$  resistor to GND (4 × 1  $\mu$ F in parallel = 4  $\mu$ F; 4 × 2 k $\Omega$  in parallel = 500  $\Omega$ ).

## **Demodulation Filter Design**

The amplifier outputs are driven by high-current LDMOS transistors in an H-bridge configuration. These transistors are either fully off or on. The result is a square-wave output signal with a duty cycle that is proportional to the amplitude of the audio signal. It is recommended that a second-order LC filter be used to recover the audio signal. The main purpose of the demodulation filter is to attenuate the high-frequency components of the output signals that are out of the audio band. Design of the demodulation filter significantly affects the audio performance of the power amplifier. Therefore, to meet the system THD+N needs, the selection of the inductors used in the output filter should be carefully considered. The rule is that the inductance should stay above 10% of the inductance value within the range of peak current seen at maximum output power in the system design.

## **Line Driver Applications**

In many automotive audio applications, the end user would like to use the same head unit to drive either a speaker (with several ohms of impedance) or an external amplifier (with several kilohms of impedance). The design is capable of supporting both applications; however, the output filter and system must be designed to handle the expected output load conditions.

#### Thermal Information

The thermally augmented package is designed to interface directly to heat sinks using a thermal interface compound (for example, Arctic Silver or Ceramique thermal compound). The heat sink then absorbs heat from the ICs and couples it to the local air. If proper thermal management is applied, a proper operating temperature can be maintained the heat can be continually removed from the ICs. Because of the device efficiency, heat sinks can be smaller than those required for linear amplifiers of equivalent performance.

 $R_{\theta JA}$  is a system thermal resistance from junction to ambient air. As such, it is a system parameter with the following components:

- R<sub>B,IC</sub> (the thermal resistance from junction to case, or in this case the heat slug)
- · Thermal grease thermal resistance
- · Heat sink thermal resistance

The thermal grease thermal resistance can be calculated from the exposed heat slug area and the thermal grease manufacturer's area thermal resistance (expressed in °C-in²/W or °C-mm²/W). The area thermal resistance of the example thermal grease with a 0.001-inch (0.0254-mm) thick layer is about 0.007°C-in²/W (4.52°C-mm²/W). The approximate exposed heat slug size is as follows:

36-pin PSOP3

0.124 in<sup>2</sup> (80 mm<sup>2</sup>)



Dividing the example thermal grease area resistance by the area of the heat slug gives the actual resistance through the thermal grease for both parts:

36-pin PSOP3 0.06°C/W

The thermal resistance of thermal pads is generally considerably higher than that of a thin thermal grease layer. Thermal tape has an even higher thermal resistance and should not be used at all. Heat sink thermal resistance generally is predicted by the heat sink vendor, modeled using a continuous flow dynamics (CFD) model, or measured.

Thus, for a single monaural channel in the IC, the system  $R_{\theta JA} = R_{\theta JC}$  + thermal grease resistance + heat sink resistance.

The following table indicates modeled parameters for one device on a heat sink. The junction temperature is set at 115°C while delivering 20 Wrms per channel into  $4-\Omega$  loads with no clipping. It is assumed that the thermal grease is about 0.001 inches (0.0254 mm) thick.

| Device                               | 36-Pin PSOP3 |  |  |  |
|--------------------------------------|--------------|--|--|--|
| Ambient temperature                  | 25°C         |  |  |  |
| Power to load                        | 20 W × 4     |  |  |  |
| Power dissipation                    | 1.90 W × 4   |  |  |  |
| ΔT inside package                    | 7.6°C        |  |  |  |
| ΔT through thermal grease            | 0.46°C       |  |  |  |
| Required heatsink thermal resistance | 10.78°C/W    |  |  |  |
| Junction temperature                 | 115°C        |  |  |  |
| System R <sub>0JA</sub>              | 11.85°C/W    |  |  |  |
| R <sub>0JA</sub> × power dissipation | 90°C         |  |  |  |

## **Electrical Connection of Heat Slug and Heat Sink**

The heat sink connected to the heat slug of the device should be connected to GND or left floating. The heat slug should not be connected to any other electrical node.

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |          |               |                  |                       |      | (4)                           | (5)                        |              |                  |
| TAS5514BTDKDRQ1       | Obsolete | Production    | HSSOP (DKD)   36 | -                     | -    | Call TI                       | Call TI                    | -40 to 105   | TAS5514BQ1       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025