1 Features

- Ultra Low Power:
  - Voltage: 2.5 V to 5.5 V
  - Current: 250 µA
  - Power-Down Mode: 0.5 µA (typical)
- Fully-Differential Architecture
- Bandwidth: 36 MHz
- Slew Rate: 200 V/µs
- THD: –120 dBc at 1 kHz (1 V_{RMS}, R_L = 2 kΩ)
- Input Voltage Noise: 10 nV/√Hz (f = 1 kHz)
- High DC Accuracy:
  - V_{OS} Drift: ±4 µV/˚C (–40°C to +125°C)
  - A_{OL}: 114 dB
- Rail-to-Rail Output (RRO)
- Negative Rail Input (NRI)
- Output Common-Mode Control

2 Applications

- Low-Power SAR, ΔΣ ADC Driver
- Low Power, High Performance:
  - Differential to Differential Amplifier
  - Single-Ended to Differential Amplifier
- Low-Power, Wide-Bandwidth Differential Driver
- Low-Power, Wide-Bandwidth Differential Signal Conditioning
- High Channel Count and Power Dense Systems

3 Description

The THS4531 is a low-power, fully-differential op amp with input common-mode range below the negative rail and rail-to-rail output. The device is designed for low-power data acquisition systems and high density applications where power consumption and dissipation is critical.

The device features accurate output common-mode control that allows for dc coupling when driving analog-to-digital converters (ADCs). This control, coupled with the input common-mode range below the negative rail and rail-to-rail output, allows for easy interface from single-ended ground-referenced signal sources to successive-approximation registers (SARs), and delta-sigma (ΔΣ) ADCs using only single-supply 2.5 V to 5 V power. The THS4531 is also a valuable tool for general-purpose, low-power differential signal conditioning applications.

The THS4531 is characterized for operation over the extended industrial temperature range from –40°C to +125°C. The following package options are available:

<table>
<thead>
<tr>
<th>DEVICE NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531</td>
<td>SOIC (8)</td>
<td>4.90 mm × 3.91 mm</td>
</tr>
<tr>
<td>VSSOP (8)</td>
<td>3.00 mm × 3.00 mm</td>
<td></td>
</tr>
<tr>
<td>WQFN (10)</td>
<td>2.00 mm × 2.00 mm</td>
<td></td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Table 1. Device Comparison

<table>
<thead>
<tr>
<th>DEVICE</th>
<th>BW (MHz)</th>
<th>I_{Q} (mA)</th>
<th>THD (dBc) at 100 kHz</th>
<th>V_{N} (nV/√Hz)</th>
<th>RAIL-TO-RAIL</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4521</td>
<td>145</td>
<td>1.14</td>
<td>–120</td>
<td>4.6</td>
<td>–In/Out</td>
</tr>
<tr>
<td>THS4121</td>
<td>100</td>
<td>16</td>
<td>–79</td>
<td>5.4</td>
<td>In/Out</td>
</tr>
<tr>
<td>THS4131</td>
<td>150</td>
<td>16</td>
<td>–107</td>
<td>1.3</td>
<td>No</td>
</tr>
<tr>
<td>THS4561</td>
<td>60</td>
<td>0.78</td>
<td>–116</td>
<td>4</td>
<td>–In/Out</td>
</tr>
<tr>
<td>THS4551</td>
<td>150</td>
<td>1.37</td>
<td>–128</td>
<td>3.3</td>
<td>–In/Out</td>
</tr>
<tr>
<td>THS4541</td>
<td>850</td>
<td>10.1</td>
<td>–137</td>
<td>2.2</td>
<td>–In/Out</td>
</tr>
</tbody>
</table>
Table of Contents

1 Features ............................................................................. 1
2 Applications ...................................................................... 1
3 Description ........................................................................ 1
4 Revision History .................................................................. 2
5 Electrical Specifications ...................................................... 4
   5.1 Absolute Maximum Ratings ......................................... 4
   5.2 Thermal Information .................................................. 4
   5.3 Electrical Characteristics: \( V_S = 2.7 \) V .................. 5
   5.4 Electrical Characteristics: \( V_S = 5 \) V ....................... 8
6 Device Information ............................................................. 11
   6.1 PIN Configurations .................................................... 11
   6.2 Table of Graphs .......................................................... 12
7 Typical Characteristics: \( V_S = 2.7 \) V ............................. 13
8 Typical Characteristics: \( V_S = 5 \) V ................................. 19
9 Application Information ...................................................... 25

4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision B (March 2012) to Revision C Page

- Changed the continuous input current, \( I_i \) value in the Absolute Maximum Ratings section From: 7.5-mA To: 10-mA ...... 4

Changes from Revision A (January 2012) to Revision B Page

- Deleted DC Performance, Input-referred offset voltage parameter typical specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 2.7 V Electrical Characteristics table ................................. 6
- Changed DC Performance, Input-referred offset voltage parameter maximum specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 2.7 V Electrical Characteristics table .................................................. 6
- Changed DC Performance, Input offset voltage drift parameter typical and maximum specifications in 2.7 V Electrical Characteristics table .................................................. 6
- Deleted DC Performance, Input bias current parameter typical specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 2.7 V Electrical Characteristics table .................................................. 6
- Deleted DC Performance, Input bias current drift parameter typical specifications in 2.7 V Electrical Characteristics table ................................. 6
- Deleted DC Performance, Input offset current parameter typical specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 2.7 V Electrical Characteristics table .................................................. 6
- Deleted DC Performance, Input-referred offset voltage parameter typical specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 5 V Electrical Characteristics table .................................................. 9
- Changed DC Performance, Input-referred offset voltage parameter maximum specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 5 V Electrical Characteristics table .................................................. 9
- Changed DC Performance, Input offset voltage drift parameter typical specifications in 5 V Electrical Characteristics table .................................................. 9
- Deleted DC Performance, Input bias current parameter typical specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 5 V Electrical Characteristics table .................................................. 9
- Deleted DC Performance, Input offset current parameter typical specifications for \( T_A = 0^\circ \)C to +70°C, –40°C to +85°C, and –40°C to +125°C in 5 V Electrical Characteristics table .................................................. 9

9.1 Typical Characteristics Test Circuits ................................ 25
9.2 Application Circuits ...................................................... 30
9.3 Audio ADC Driver Performance: THS4531 AND PCM4204 Combined Performance .................................................. 36
9.4 SAR ADC Performance ................................................... 38
9.5 EVM and Layout Recommendations ............................... 41
10 Device and Documentation Support ................................. 42
   10.1 Device Support ......................................................... 42
   10.2 Documentation Support .......................................... 42
   10.3 Community Resources ............................................. 42
   10.4 Trademarks ............................................................. 42
   10.5 Electrostatic Discharge Caution .................................. 42
   10.6 Glossary ................................................................. 42
11 Mechanical, Packaging, and Orderable Information .......... 42

Submit Documentation Feedback

Copyright © 2011–2020, Texas Instruments Incorporated

Product Folder Links: THS4531
Changes from Original (September 2011) to Revision A

- Changed status from product preview to production data

Page 1
Table 2. Packaging and Ordering Information(1)

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>CHANNEL COUNT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
<th>PACKAGE MARKING</th>
<th>ORDERING NUMBER</th>
<th>TRANSPORT MEDIA, QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531</td>
<td>1</td>
<td>SOIC-8</td>
<td>D</td>
<td>–40°C to +125°C</td>
<td>T4531</td>
<td>THS4531ID</td>
<td>Rails, 75</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>VSSOP-8</td>
<td>DGK</td>
<td>–40°C to +125°C</td>
<td>4531</td>
<td>THS4531IDDGK</td>
<td>Rails, 80</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>WQFN-10</td>
<td>RUN</td>
<td>–40°C to +125°C</td>
<td>4531</td>
<td>THS4531IRUNT</td>
<td>Tape and reel, 250</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td>4531</td>
<td>THS4531IRUNR</td>
<td>Tape and reel, 3000</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

5 Electrical Specifications

5.1 Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage, ( V_{S-} ) to ( V_{S+} )</td>
<td>5.5 V</td>
</tr>
<tr>
<td>Input/output voltage, ( V_{IN\pm} ), ( V_{OUT\pm} ), and ( V_{OCM} ) pins</td>
<td>( (V_{S-}) - 0.7 ) to ( (V_{S+}) + 0.7 ) V</td>
</tr>
<tr>
<td>Differential input voltage, ( V_{ID} )</td>
<td>1 V</td>
</tr>
<tr>
<td>Continuous output current, ( I_O )</td>
<td>50 mA</td>
</tr>
<tr>
<td>Continuous input current, ( I_i )</td>
<td>10 mA</td>
</tr>
<tr>
<td>Continuous power dissipation</td>
<td>See Thermal Information</td>
</tr>
<tr>
<td>Maximum junction temperature, ( T_J )</td>
<td>150 °C</td>
</tr>
<tr>
<td>Operating free-air temperature range, ( T_A )</td>
<td>–40 to +125 °C</td>
</tr>
<tr>
<td>Storage temperature range, ( T_{stg} )</td>
<td>–65 to +150 °C</td>
</tr>
<tr>
<td>Electrostatic discharge (ESD) ratings:</td>
<td></td>
</tr>
<tr>
<td>Human body model (HBM)</td>
<td>3000 V</td>
</tr>
<tr>
<td>Charge device model (CDM)</td>
<td>500 V</td>
</tr>
<tr>
<td>Machine model (MM)</td>
<td>200 V</td>
</tr>
</tbody>
</table>

5.2 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>THS4531</th>
<th>THS4531</th>
<th>THS4531</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>SOIC (P)</td>
<td>VSSOP (MSOP) (DGK)</td>
<td>WQFN (RUN)</td>
</tr>
<tr>
<td></td>
<td>8 PINS</td>
<td>8 PINS</td>
<td>10 PINS</td>
</tr>
</tbody>
</table>

| \( \theta_{JA} \) | Junction-to-ambient thermal resistance | 133 °C/W |
| \( \theta_{JC\text{top}} \) | Junction-to-case (top) thermal resistance | 78 °C/W |
| \( \theta_{JB} \) | Junction-to-board thermal resistance | 73 °C/W |
| \( \psi_{JT} \) | Junction-to-top characterization parameter | 26 °C/W |
| \( \psi_{JB} \) | Junction-to-board characterization parameter | 73 °C/W |
| \( \theta_{JC\text{bot}} \) | Junction-to-case (bottom) thermal resistance | N/A °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).
5.3 Electrical Characteristics: $V_S = 2.7 \text{ V}$

Test conditions at $T_A = 25^\circ\text{C}$, $V_{S+} = 2.7 \text{ V}$, $V_{S–} = 0 \text{ V}$, $V_{OCM} =$ open, $V_{OUT} = 2 \text{ V}_{PP}$, $R_F = 2 \text{ k}\Omega$, $R_L = 2 \text{ k}\Omega$ differential, $G = 1 \text{ V/V}$, single-ended input, differential output, and input and output referenced to mid-supply, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>AC PERFORMANCE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Small-signal bandwidth</td>
<td>$V_{OUT} = 100 \text{ mV}_{PP}$, $G = 1$</td>
<td>34</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OUT} = 100 \text{ mV}_{PP}$, $G = 2$</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OUT} = 100 \text{ mV}_{PP}$, $G = 5$</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OUT} = 100 \text{ mV}_{PP}$, $G = 10$</td>
<td>2.7</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain-bandwidth product</td>
<td>$V_{OUT} = 100 \text{ mV}_{PP}$, $G = 10$</td>
<td>27</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Large-signal bandwidth</td>
<td>$V_{OUT} = 2 \text{ V}_{PP}$, $G = 1$</td>
<td>34</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bandwidth for 0.1-dB flatness</td>
<td>$V_{OUT} = 2 \text{ V}_{PP}$, $G = 1$</td>
<td>12</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slew rate, rise/fall, 25% to 75%</td>
<td>$V_{OUT} = 2 \text{ V}$ step</td>
<td>190/320</td>
<td>\text{V}/\mu\text{s}</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rise/fall time, 10% to 90%</td>
<td></td>
<td>5.2/6.1</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Settling time to 1%, rise and fall</td>
<td></td>
<td>25/20</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Settling time to 0.1%, rise and fall</td>
<td></td>
<td>60/60</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Settling time to 0.01%, rise and fall</td>
<td></td>
<td>150/110</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overshoot/undershoot, rise and fall</td>
<td></td>
<td>1/1</td>
<td>%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd-order harmonic distortion</td>
<td>$f = 1 \text{ kHz}$, $V_{OUT} = 1 \text{ V}_{RMS}$</td>
<td>–122</td>
<td>dBC</td>
<td></td>
<td>C</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 10 \text{ kHz}$</td>
<td>–127</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 1 \text{ MHz}$</td>
<td>–59</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3rd-order harmonic distortion</td>
<td>$f = 1 \text{ kHz}$, $V_{OUT} = 1 \text{ V}_{RMS}$</td>
<td>–130</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 10 \text{ kHz}$</td>
<td>–135</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 1 \text{ MHz}$</td>
<td>–70</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd-order intermodulation distortion</td>
<td>$f = 1 \text{ MHz}$, 200 Hz tone spacing, $V_{OUT}$ envelope = 1 V$_{PP}$</td>
<td>–83</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3rd-order intermodulation distortion</td>
<td></td>
<td>–81</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input voltage noise</td>
<td>$f = 1 \text{ kHz}$</td>
<td>10</td>
<td>nV/√Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage noise 1/f corner frequency</td>
<td></td>
<td>45</td>
<td>Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input current noise</td>
<td>$f = 100 \text{ kHz}$</td>
<td>0.25</td>
<td>pA/√Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current noise 1/f corner frequency</td>
<td></td>
<td>6.5</td>
<td>kHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overdrive recovery time</td>
<td>Overdrive = 0.5 V</td>
<td>65</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output balance error</td>
<td>$V_{OUT} = 100 \text{ mV}$, $f = 1 \text{ MHz}$</td>
<td>–65</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Closed-loop output impedance</td>
<td>$f = 1 \text{ MHz}$ (differential)</td>
<td>2.5</td>
<td>Ω</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Test levels (all values set by characterization and simulation): (A) 100% tested at +25°C; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information.
Electrical Characteristics: $V_S = 2.7$ V (continued)

Test conditions at $T_A = 25^\circ$C, $V_{S+} = 2.7$ V, $V_{S–} = 0$ V, $V_{OCM} = \text{open}$, $V_{\text{OUT}} = 2$ V, $R_F = 2$ k$\Omega$, $R_L = 2$ k$\Omega$ differential, $G = 1$ V/V, single-ended input, differential output, and input and output referenced to mid-supply, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Open-loop voltage gain ($A_{OL}$)</td>
<td>$T_A = +25^\circ$C</td>
<td>100</td>
<td>113</td>
<td>dB</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>±200</td>
<td>±1000</td>
<td>μV</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>±1405</td>
<td>±1585</td>
<td>μV</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>Input-referred offset voltage</td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>±1.7</td>
<td>±9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>±1.8</td>
<td>±9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+125^\circ$C</td>
<td>±2</td>
<td>±10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset voltage drift(2)</td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>±1.7</td>
<td>±9</td>
<td>μV/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>±1.8</td>
<td>±9</td>
<td>μV/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+125^\circ$C</td>
<td>±2</td>
<td>±10</td>
<td>μV/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>Input bias current</td>
<td>$T_A = +25^\circ$C</td>
<td>160</td>
<td>210</td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>221</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>222</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+125^\circ$C</td>
<td>233</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input bias current drift(2)</td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>0.25</td>
<td></td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>0.25</td>
<td></td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+125^\circ$C</td>
<td>0.25</td>
<td></td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>Input offset current</td>
<td>$T_A = +25^\circ$C</td>
<td>±5</td>
<td>±50</td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>±59</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>±60</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+125^\circ$C</td>
<td>±75</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset current drift(2)</td>
<td>$T_A = 0^\circ$C to $+70^\circ$C</td>
<td>±0.05</td>
<td>±0.2</td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+85^\circ$C</td>
<td>±0.05</td>
<td>±0.2</td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to $+125^\circ$C</td>
<td>±0.05</td>
<td>±0.2</td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
</tbody>
</table>

### INPUT

| Common-mode input low | $T_A = +25^\circ$C, CMRR > 87 dB | $V_{S–} = 0.2$ | $V_{S–}$ | V | A |
| Common-mode input high | $T_A = +25^\circ$C, CMRR > 87 dB | $V_{S–} = 1.2$ | $V_{S–}$ | V | A |
| Common-mode rejection ratio | $T_A = -40^\circ$C to $+125^\circ$C, CMRR > 87 dB | $V_{S–} = 1.2$ | $V_{S–}$ | V | B |

| Common-mode rejection ratio | $T_A = -40^\circ$C to $+125^\circ$ | 90 | 116 | dB | A |
| Input impedance common-mode | 200 | 1.2 | kΩ | pF | C |
| Input impedance differential mode | 200 | 1 | kΩ | pF | C |

### OUTPUT

| Single-ended output voltage: low | $T_A = +25^\circ$C | $V_{S–} + 0.06$ | $V_{S–} + 0.2$ | V | A |
| Single-ended output voltage: high | $T_A = +25^\circ$C | $V_{S–} = 0.2$ | $V_{S–} = 0.11$ | V | A |
| Output saturation voltage: high and low | $T_A = +25^\circ$C | 110/60 | mV | C |
| Linear output current drive | $T_A = +25^\circ$C | ±15 | ±22 | mA | A |

(2) Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range.
Electrical Characteristics: \( V_S = 2.7 \) V (continued)

Test conditions at \( T_A = 25^\circ C, V_{S+} = 2.7 \) V, \( V_{S-} = 0 \) V, \( V_{OCM} \) open, \( V_{OUT} = 2 \) \( V_{PP} \), \( R_F = 2 \ k\Omega \), \( R_L = 2 \ k\Omega \) differential, \( G = 1 \) V/V, single-ended input, differential output, and input and output referenced to mid-supply, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified operating voltage</td>
<td></td>
<td>2.5</td>
<td>5.5</td>
<td>V</td>
<td></td>
<td>B</td>
</tr>
<tr>
<td>Quiescent operating current/ch</td>
<td></td>
<td>230</td>
<td>330</td>
<td>( \mu A )</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>( T_A = 25^\circ C, PD = V_{S+} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_A = -40^\circ C ) to ( +125^\circ C ), PD = V_{S+}</td>
<td></td>
<td>270</td>
<td>370</td>
<td>( \mu A )</td>
<td></td>
<td>B</td>
</tr>
<tr>
<td>Power-supply rejection (( \pm )PSRR)</td>
<td></td>
<td>87</td>
<td>108</td>
<td>dB</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td><strong>POWER DOWN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable voltage threshold</td>
<td></td>
<td>2.1</td>
<td></td>
<td>V</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Disable voltage threshold</td>
<td></td>
<td>0.7</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Disable pin bias current</td>
<td></td>
<td>50</td>
<td>500</td>
<td>nA</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Power-down quiescent current</td>
<td></td>
<td>0.5</td>
<td>2</td>
<td>( \mu A )</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Turn-on time delay</td>
<td></td>
<td>650</td>
<td></td>
<td>ns</td>
<td></td>
<td>C</td>
</tr>
<tr>
<td>Turn-off time delay</td>
<td></td>
<td>20</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>OUTPUT COMMON-MODE VOLTAGE CONTROL (( V_{OCM} ))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Small-signal bandwidth</td>
<td></td>
<td>23</td>
<td></td>
<td>MHz</td>
<td></td>
<td>C</td>
</tr>
<tr>
<td>Slew rate</td>
<td></td>
<td>14</td>
<td></td>
<td>V/\mu s</td>
<td></td>
<td>C</td>
</tr>
<tr>
<td>Gain</td>
<td></td>
<td>0.99</td>
<td>0.996</td>
<td>1.01</td>
<td>V/V</td>
<td>A</td>
</tr>
<tr>
<td>Common-mode offset voltage</td>
<td>Offset = output common-mode voltage – ( V_{OCM} ) input voltage</td>
<td>( \pm 1 )</td>
<td>( \pm 5 )</td>
<td>V/V</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>( V_{OCM} ) input bias current</td>
<td>( V_{OCM} = (V_{S+} - V_{S-})/2 )</td>
<td>( \pm 20 )</td>
<td>( \pm 100 )</td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>( V_{OCM} ) input voltage range</td>
<td>( 0.8 ) 0.75 to 1.9</td>
<td>1.75</td>
<td>V</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{OCM} ) input impedance</td>
<td>100</td>
<td></td>
<td>1.6</td>
<td>k\Omega</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Default voltage offset from ( (V_{S+} - V_{S-})/2 )</td>
<td>Offset = output common-mode voltage – ( (V_{S+} - V_{S-})/2 )</td>
<td>( \pm 3 )</td>
<td>( \pm 10 )</td>
<td>mV</td>
<td>A</td>
<td></td>
</tr>
</tbody>
</table>
5.4 Electrical Characteristics: $V_S = 5\, V$

Test conditions at $T_A = +25^\circ C$, $V_S = 5\, V$, $V_S = 0\, V$, $V_{COM} = \text{open}$, $V_{OUT} = 2\, V_{PP}$, $R_F = 2\, k\Omega$, $R_L = 2\, k\Omega$ differential, $G = 1\, V/V$, single-ended input, differential output, and input and output referenced to mid-supply, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>TEST LEVEL (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>AC PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Small-signal bandwidth</td>
<td>$V_{OUT} = 100, mV_{PP}$, $G = 1$</td>
<td>36</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OUT} = 100, mV_{PP}$, $G = 2$</td>
<td>17</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OUT} = 100, mV_{PP}$, $G = 5$</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OUT} = 100, mV_{PP}$, $G = 10$</td>
<td>2.7</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain-bandwidth product</td>
<td>$V_{OUT} = 100, mV_{PP}$, $G = 10$</td>
<td>27</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Large-signal bandwidth</td>
<td>$V_{OUT} = 2, V_{PP}$, $G = 1$</td>
<td>36</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bandwidth for 0.1 dB flatness</td>
<td>$V_{OUT} = 2, V_{PP}$, $G = 1$</td>
<td>15</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slew rate, rise/fall, 25% to 75%</td>
<td>$V_{OUT} = 2\cdot V_{Step}$</td>
<td>220/390</td>
<td>V/µs</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rise/fall time, 10% to 90%</td>
<td></td>
<td>4.6/5.6</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setting time to 1%, rise and fall</td>
<td></td>
<td>25/20</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setting time to 0.1%, rise and fall</td>
<td></td>
<td>60/60</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setting time to 0.01%, rise and fall</td>
<td></td>
<td>150/110</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overshoot and undershoot, rise and fall</td>
<td></td>
<td>1/1</td>
<td>%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd-order harmonic distortion</td>
<td>$f = 1, kHz$, $V_{OUT} = 1, V_{RMS}$</td>
<td>–122</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 10, kHz$</td>
<td>–128</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 1, MHz$</td>
<td>–60</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3rd-order harmonic distortion</td>
<td>$f = 1, kHz$, $V_{OUT} = 1, V_{RMS}$</td>
<td>–130</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 10, kHz$</td>
<td>–137</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 1, MHz$</td>
<td>–71</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd-order intermodulation distortion</td>
<td>$f = 1, MHz$, 200 kHz tone spacing, $V_{OUT, envelope} = 2, V_{PP}$</td>
<td>–85</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3rd-order intermodulation distortion</td>
<td>$V_{OUT, envelope} = 2, V_{PP}$</td>
<td>–83</td>
<td></td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input voltage noise</td>
<td>$f = 1, kHz$</td>
<td>10</td>
<td>nV/√Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage noise 1/f corner frequency</td>
<td></td>
<td>45</td>
<td>Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input current noise</td>
<td>$f = 100, kHz$</td>
<td>0.25</td>
<td>pA/√Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current noise 1/f corner frequency</td>
<td></td>
<td>6.5</td>
<td>kHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overdrive recovery time</td>
<td>Overdrive = 0.5 V</td>
<td>65</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output balance error</td>
<td>$V_{OUT} = 100, mV$, $f = 1, MHz$</td>
<td>–67</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Closed-loop output impedance</td>
<td>$f = 1, MHz$ (differential)</td>
<td>2.5</td>
<td>Ω</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Test levels (all values set by characterization and simulation): (A) 100% tested at $+25^\circ C$; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information.
Electrical Characteristics: $V_S = 5$ V (continued)

Test conditions at $T_A = +25^\circ$C, $V_{S+} = 5$ V, $V_{S–} = 0$ V, $V_{\text{OCM}}$ = open, $V_{\text{OUT}} = 2$ V, $R_F = 2$ kΩ, $R_L = 2$ kΩ differential, $G = 1$ V/V, single-ended input, differential output, and input and output referenced to mid-supply, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>TEST LEVEL</th>
<th>(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC PERFORMANCE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Open-loop voltage gain (A_{\text{OL}})</td>
<td></td>
<td>100</td>
<td>114</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Input-referred offset voltage</td>
<td>$T_A = +25^\circ$C</td>
<td>≤200</td>
<td>1400</td>
<td>≤1650</td>
<td>µV</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = 0^\circ$C to +70°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +125°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset voltage drift(^{(2)})</td>
<td>$T_A = 0^\circ$C to +70°C</td>
<td>±1.7</td>
<td>±9</td>
<td></td>
<td>µV/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +85°C</td>
<td>±2</td>
<td>±10</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +125°C</td>
<td>±2</td>
<td>±10</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input bias current</td>
<td>$T_A = +25^\circ$C</td>
<td>160</td>
<td>210</td>
<td></td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = 0^\circ$C to +70°C</td>
<td></td>
<td>222</td>
<td></td>
<td></td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +85°C</td>
<td></td>
<td>223</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +125°C</td>
<td></td>
<td>235</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input bias current drift(^{(2)})</td>
<td>$T_A = 0^\circ$C to +70°C</td>
<td>0.04</td>
<td>0.25</td>
<td></td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +85°C</td>
<td>0.04</td>
<td>0.25</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +125°C</td>
<td>0.04</td>
<td>0.25</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset current</td>
<td>$T_A = +25^\circ$C</td>
<td>±5</td>
<td>±50</td>
<td></td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = 0^\circ$C to +70°C</td>
<td></td>
<td>±59</td>
<td></td>
<td></td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +85°C</td>
<td></td>
<td>±60</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +125°C</td>
<td></td>
<td>±75</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset current drift(^{(2)})</td>
<td>$T_A = 0^\circ$C to +70°C</td>
<td>±0.05</td>
<td>±0.2</td>
<td></td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +85°C</td>
<td>±0.05</td>
<td>±0.2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ$C to +125°C</td>
<td>±0.05</td>
<td>±0.2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**INPUT**

| Common-mode input: low                  | $T_A = +25^\circ$C, CMRR > 87 dB | $V_{S–} = 0.2$ | $V_{S–}$ | V | A |
|                                        | $T_A = -40^\circ$C to +125°C, CMRR > 87 dB | $V_{S–} = 0.2$ | $V_{S–}$ | V | B |
| Common-mode input: high                 | $T_A = +25^\circ$C, CMRR > 87 dB | $V_{S+} = 1.2$ | $V_{S+} = 1.1$ | V | A |
|                                        | $T_A = -40^\circ$C to +125°C, CMRR > 87 dB | $V_{S+} = 1.2$ | $V_{S+} = 1.1$ | V | B |
| Common-mode rejection ratio             |                               | 90   | 116   | dB | A |
| Input impedance common-mode            |                               | 200 || 1.2 | kΩ || pF | C |
| Input impedance differential mode       |                               | 200 || 1     |       | C |

**OUTPUT**

| Linear output voltage: low              | $T_A = +25^\circ$C | $V_{S–} = 0.1$ | $V_{S–} = 0.2$ | V | A |
|                                        | $T_A = -40^\circ$C to +125°C | $V_{S–} = 0.1$ | $V_{S–} = 0.2$ | V | B |
| Linear output voltage: high             | $T_A = +25^\circ$C | $V_{S+} = 0.25$ | $V_{S+} = 0.12$ | V | A |
|                                        | $T_A = -40^\circ$C to +125°C | $V_{S+} = 0.25$ | $V_{S+} = 0.12$ | V | B |
| Output saturation voltage: high/low     |                               | 120/100 | mV    | C |
| Linear output current drive             | $T_A = +25^\circ$C | ±15   | ±25   | mA | A |
|                                        | $T_A = -40^\circ$C to +125°C | ±15   |       | B |

\(^{(2)}\) Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range.
Electrical Characteristics: $V_S = 5\, \text{V}$ (continued)

Test conditions at $T_A = +25^\circ\text{C}$, $V_{S+} = 5\, \text{V}$, $V_{S–} = 0\, \text{V}$, $V_{OCM}$ = open, $V_{OUT} = 2\, \text{V}_{\text{PP}}$, $R_F = 2\, \text{k}\Omega$, $R_L = 2\, \text{k}\Omega$ differential, $G = 1\, \text{V/V}$, single-ended input, differential output, and input and output referenced to mid-supply, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified operating voltage</td>
<td>$T_A = 25^\circ\text{C}, , PD = V_{S+}$</td>
<td>2.5</td>
<td>5.5</td>
<td>V</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>Quiescent operating current/ch</td>
<td>$T_A = 25^\circ\text{C}, , PD = V_{S+}$</td>
<td>250</td>
<td>350</td>
<td>$\mu\text{A}$</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ\text{C}$ to $125^\circ\text{C}, , PD = V_{S+}$</td>
<td>290</td>
<td>390</td>
<td>$\mu\text{A}$</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>Power-supply rejection ($\pm$PSRR)</td>
<td></td>
<td>87</td>
<td>108</td>
<td>dB</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td><strong>POWER DOWN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable voltage threshold</td>
<td>Specified on above 2.1 \text{V}</td>
<td></td>
<td>2.1</td>
<td>V</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Disable voltage threshold</td>
<td>Specified off below 0.7 \text{V}</td>
<td></td>
<td>0.7</td>
<td>V</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Disable pin bias current</td>
<td>$PD = V_{S–} + 0.5 , \text{V}$</td>
<td>50</td>
<td>500</td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Power-down quiescent current</td>
<td>$PD = V_{S–} + 0.5 , \text{V}$</td>
<td>0.5</td>
<td>2</td>
<td>$\mu\text{A}$</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Turn-on time delay</td>
<td>Time from $PD = \text{high}$ to $V_{OUT} = 90%$ of final value, $R_L = 200, \Omega$</td>
<td>600</td>
<td></td>
<td>ns</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>Turn-off time delay</td>
<td>Time from $PD = \text{low}$ to $V_{OUT} = 10%$ of original value, $R_L = 200, \Omega$</td>
<td></td>
<td></td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>OUTPUT COMMON-MODE VOLTAGE CONTROL ($V_{OCM}$)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Small-signal bandwidth</td>
<td>$V_{OCM}$ input = 100 $\text{mV}_{\text{PP}}$</td>
<td></td>
<td>24</td>
<td>MHz</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>Slew rate</td>
<td>$V_{OCM}$ input = 1 V$_{\text{STEP}}$</td>
<td></td>
<td>15</td>
<td>V/µs</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>Gain</td>
<td>$V_{OCM}$ input = 100 $\text{mV}_{\text{PP}}$</td>
<td>0.99</td>
<td>0.996</td>
<td>1.01</td>
<td>V/V</td>
<td>A</td>
</tr>
<tr>
<td>Common-mode offset voltage</td>
<td>Offset = output common-mode voltage – $V_{OCM}$ input voltage</td>
<td>±1</td>
<td>±5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{OCM}$ input bias current</td>
<td>$V_{OCM} = (V_{S+} – V_{S–})/2$</td>
<td>±20</td>
<td>±120</td>
<td>nA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>$V_{OCM}$ input voltage range</td>
<td>$V_{OCM} = (V_{S+} – V_{S–})/2$</td>
<td>0.95</td>
<td>0.75 to 4.15</td>
<td>V</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>$V_{OCM}$ input impedance</td>
<td></td>
<td>65</td>
<td></td>
<td>0.86</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>Default voltage offset from $(V_{S+} – V_{S–})/2$</td>
<td>Offset = output common-mode voltage – $(V_{S+} – V_{S–})/2$</td>
<td>±3</td>
<td>±10</td>
<td>mV</td>
<td>A</td>
<td></td>
</tr>
</tbody>
</table>
## 6 Device Information

### 6.1 PIN Configurations

<table>
<thead>
<tr>
<th>NUMBER</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>THS4531 D, DGK PACKAGE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td><strong>V</strong> <em>IN–</em></td>
<td>Inverted (negative) output feedback</td>
</tr>
<tr>
<td>2</td>
<td><strong>V</strong> <em>OCM</em></td>
<td>Common-mode voltage input</td>
</tr>
<tr>
<td>3</td>
<td><strong>V</strong> <em>S+</em></td>
<td>Amplifier positive power-supply input</td>
</tr>
<tr>
<td>4</td>
<td><strong>V</strong> <em>OUT+</em></td>
<td>Non-inverted amplifier output</td>
</tr>
<tr>
<td>5</td>
<td><strong>V</strong> <em>OUT–</em></td>
<td>Inverted amplifier output</td>
</tr>
<tr>
<td>6</td>
<td><strong>V</strong> <em>S–</em></td>
<td>Amplifier negative power-supply input. Note: <strong>V</strong> <em>S–</em> tied together on multichannel devices.</td>
</tr>
<tr>
<td>7</td>
<td><strong>PD</strong></td>
<td>Power-down, <strong>PD</strong> = logic low = low power mode, <strong>PD</strong> = logic high = normal operation (pin must be driven)</td>
</tr>
<tr>
<td>8</td>
<td><strong>V</strong> <em>IN+</em></td>
<td>Non-inverted amplifier input</td>
</tr>
<tr>
<td><strong>THS4531 RUN PACKAGE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td><strong>V</strong> <em>OUT–</em></td>
<td>Inverted amplifier output</td>
</tr>
<tr>
<td>2, 8</td>
<td>NC</td>
<td>No internal connection</td>
</tr>
<tr>
<td>3</td>
<td><strong>PD</strong></td>
<td>Power-down, <strong>PD</strong> = logic low = low power mode, <strong>PD</strong> = logic high = normal operation (pin must be driven)</td>
</tr>
<tr>
<td>4</td>
<td><strong>V</strong> <em>IN+</em></td>
<td>Noninverted amplifier input</td>
</tr>
<tr>
<td>5</td>
<td><strong>V</strong> <em>S–</em></td>
<td>Amplifier negative power-supply input. Note: <strong>V</strong> <em>S–</em> tied together on multichannel devices.</td>
</tr>
<tr>
<td>6</td>
<td><strong>V</strong> <em>IN–</em></td>
<td>Inverting amplifier input</td>
</tr>
<tr>
<td>7</td>
<td><strong>V</strong> <em>OCM</em></td>
<td>Common-mode voltage input</td>
</tr>
<tr>
<td>9</td>
<td><strong>V</strong> <em>OUT+</em></td>
<td>Noninverted amplifier output</td>
</tr>
<tr>
<td>10</td>
<td><strong>V</strong> <em>S+</em></td>
<td>Amplifier positive power-supply input</td>
</tr>
</tbody>
</table>
### 6.2 Table of Graphs

<table>
<thead>
<tr>
<th>Description</th>
<th>( V_S = 2.7 \text{ V} )</th>
<th>( V_S = 5 \text{ V} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>Small-signal frequency response</td>
<td>Figure 2</td>
<td>Figure 35</td>
</tr>
<tr>
<td>Large-signal frequency response</td>
<td>Figure 4</td>
<td>Figure 37</td>
</tr>
<tr>
<td>Large- and small-signal pulse response</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Single-ended slew rate versus ( V_{OUT} ) step</td>
<td>Figure 5</td>
<td>Figure 38</td>
</tr>
<tr>
<td>Differential slew rate versus ( V_{OUT} ) step</td>
<td>Figure 6</td>
<td>Figure 39</td>
</tr>
<tr>
<td>Overdrive recovery</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10-kHz FFT on audio analyzer</td>
<td>Figure 7</td>
<td>Figure 40</td>
</tr>
<tr>
<td>Harmonic distortion versus frequency</td>
<td>Figure 8</td>
<td>Figure 41</td>
</tr>
<tr>
<td>Harmonic distortion versus output voltage at 1 MHz</td>
<td>Figure 9</td>
<td>Figure 42</td>
</tr>
<tr>
<td>Harmonic distortion versus gain at 1 MHz</td>
<td>Figure 10</td>
<td>Figure 43</td>
</tr>
<tr>
<td>Harmonic distortion versus load at 1 MHz</td>
<td>Figure 11</td>
<td>Figure 44</td>
</tr>
<tr>
<td>Harmonic distortion versus ( V_{OCM} ) at 1 MHz</td>
<td>Figure 12</td>
<td>Figure 45</td>
</tr>
<tr>
<td>Two-tone, 2nd and 3rd order intermodulation distortion versus frequency</td>
<td>Figure 13</td>
<td>Figure 46</td>
</tr>
<tr>
<td>Single-ended output voltage swing versus load resistance</td>
<td>Figure 14</td>
<td>Figure 47</td>
</tr>
<tr>
<td>Single-ended output saturation voltage versus load current</td>
<td>Figure 15</td>
<td>Figure 48</td>
</tr>
<tr>
<td>Main amplifier differential output impedance versus frequency</td>
<td>Figure 16</td>
<td>Figure 49</td>
</tr>
<tr>
<td>Frequency response versus ( C_{LOAD} )</td>
<td>Figure 17</td>
<td>Figure 50</td>
</tr>
<tr>
<td>( R_O ) versus ( C_{LOAD} )</td>
<td>Figure 18</td>
<td>Figure 51</td>
</tr>
<tr>
<td>Rejection ratio versus frequency</td>
<td>Figure 19</td>
<td>Figure 52</td>
</tr>
<tr>
<td>Turn-on time</td>
<td>Figure 20</td>
<td>Figure 53</td>
</tr>
<tr>
<td>Turn-off time</td>
<td>Figure 21</td>
<td>Figure 54</td>
</tr>
<tr>
<td>Input-referred voltage noise and current noise spectral density</td>
<td>Figure 22</td>
<td>Figure 55</td>
</tr>
<tr>
<td>Main amplifier differential open-loop gain and phase versus frequency</td>
<td>Figure 23</td>
<td>Figure 56</td>
</tr>
<tr>
<td>Output balance error versus frequency</td>
<td>Figure 24</td>
<td>Figure 57</td>
</tr>
<tr>
<td>( V_{OCM} ) small signal frequency response</td>
<td>Figure 25</td>
<td>Figure 58</td>
</tr>
<tr>
<td>( V_{OCM} ) large and small signal pulse response</td>
<td>Figure 26</td>
<td>Figure 59</td>
</tr>
<tr>
<td>( V_{OCM} ) input impedance versus frequency</td>
<td>Figure 27</td>
<td>Figure 60</td>
</tr>
<tr>
<td>Count versus input offset current</td>
<td>Figure 28</td>
<td>Figure 61</td>
</tr>
<tr>
<td>Count versus input offset current temperature drift</td>
<td>Figure 29</td>
<td>Figure 62</td>
</tr>
<tr>
<td>Input offset current versus temperature</td>
<td>Figure 30</td>
<td>Figure 63</td>
</tr>
<tr>
<td>Count versus input offset voltage</td>
<td>Figure 31</td>
<td>Figure 64</td>
</tr>
<tr>
<td>Count versus input offset voltage temperature drift</td>
<td>Figure 32</td>
<td>Figure 65</td>
</tr>
<tr>
<td>Input offset voltage versus temperature</td>
<td>Figure 33</td>
<td>Figure 66</td>
</tr>
</tbody>
</table>
7 Typical Characteristics: \( V_S = 2.7 \) V

Test conditions unless otherwise noted: \( V_{S+} = 2.7 \) V, \( V_{S-} = 0 \) -, CM = open, \( V_{OUT} = 2 \) Vpp, \( R_F = 2 \) k\( \Omega \), \( R_L = 2 \) k\( \Omega \) differential, \( G = 1 \) V/V, single-ended input, differential output, input and output referenced to mid-supply unless otherwise noted.
Typical Characteristics: $V_S = 2.7$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 2.7$ V, $V_{S-} = 0$ V, CM = open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ differential, $G = 1$ V/V, single-ended input, differential output, input and output referenced to mid-supply unless otherwise noted.

Figure 8. 10 kHz FFT On Audio Analyzer

Figure 9. Harmonic Distortion vs Frequency

Figure 10. Harmonic Distortion vs Output Voltage at 1 MHz

Figure 11. Harmonic Distortion vs GAIN at 1 MHz

Figure 12. Harmonic Distortion vs Load at 1 MHz

Figure 13. Harmonic Distortion vs $V_{OCM}$ at 1 MHz
Typical Characteristics: $V_S = 2.7$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 2.7$ V, $V_{S–} = 0$ V, CM = open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ differential, $G = 1$ V/V, single-ended input, differential output, input and output referenced to mid-supply unless otherwise noted.

Figure 14. Two-Tone, 2nd and 3rd Order Intermodulation Distortion vs Frequency

Figure 15. Single-Ended Output Voltage Swing vs Load Resistance

Figure 16. Single-Ended Output Saturation Voltage vs Load Current

Figure 17. Main Amplifier Differential Output Impedance vs Frequency

Figure 18. Frequency Response vs $C_{LOAD}$

Figure 19. $R_O$ vs $C_{LOAD}$
Typical Characteristics: $V_S = 2.7$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 2.7$ V, $V_{S-} = 0$, CM = open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ differential, G = 1 V/V, single-ended input, differential output, input and output referenced to mid-supply unless otherwise noted.

Figure 20. Rejection Ratio vs Frequency

Figure 21. Turn-On Time

Figure 22. Turn-Off Time

Figure 23. Input-referred Voltage Noise and Current Noise Spectral Density

Figure 24. Main Amplifier Differential Open-Loop Gain and Phase vs Frequency

Figure 25. Output Balance Error vs Frequency
Typical Characteristics: $V_S = 2.7$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 2.7$ V, $V_{S–} = 0$ V, CM = open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ differential, $G = 1$ V/V, single-ended input, differential output, input and output referenced to mid-supply unless otherwise noted.

Figure 26. $V_{OCM}$ Small-Signal Frequency Response

Figure 27. $V_{OCM}$ Large and Small-Signal Pulse Response

Figure 28. $V_{OCM}$ Input Impedance vs Frequency

Figure 29. Input Offset Current Histogram

Figure 30. Input Offset Current Temperature Drift Histogram

Figure 31. Input Offset Current vs Temperature
Typical Characteristics: $V_S = 2.7$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 2.7$ V, $V_{S–} = 0$, CM = open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ differential, $G = 1$ V/V, single-ended input, differential output, input and output referenced to mid-supply unless otherwise noted.

Figure 32. Input Offset Voltage Histogram

Figure 33. Input Offset Voltage Temperature Drift Histogram

Figure 34. Input Offset Voltage vs Temperature
8 Typical Characteristics: $V_S = 5$ V

Test conditions unless otherwise noted: $V_{S+} = 5$ V, $V_{S-} = 0$ V, $V_{OCM} = $ open, $V_{OUT} = 2$ Vpp, $R_F = 2 \, \text{k}\Omega$, $R_L = 2 \, \text{k}\Omega$ Differential, $G = 1 \, \text{V/V}$, Single-Ended Input, Differential Output, Input and Output Referenced to mid-supply, $T_A = 25^\circ\text{C}$ unless otherwise noted.

![Figure 35. Small-Signal Frequency Response](image1)

![Figure 36. Large-Signal Frequency Response](image2)

![Figure 37. Large and Small-Signal Pulse Response](image3)

![Figure 38. Single-Ended Slew Rate vs $V_{OUT}$ Step](image4)

![Figure 39. Differential Slew Rate vs $V_{OUT}$ Step](image5)

![Figure 40. Overdrive Recovery](image6)
Typical Characteristics: $V_S = 5$ V (continued)
Test conditions unless otherwise noted: $V_{S+} = 5$ V, $V_{S–} = 0$ V, $V_{OCM} =$ open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ Differential, $G = 1$ V/V, Single-Ended Input, Differential Output, Input and Output Referenced to mid-supply, $T_A = 25$°C unless otherwise noted.
Typical Characteristics: $V_S = 5 \text{ V}$ (continued)

Test conditions unless otherwise noted: $V_{S+} = 5 \text{ V}, V_{S–} = 0 \text{ V}, V_{OCM} = \text{open}, V_{OUT} = 2 \text{ Vpp}, R_F = 2 \text{ k} \Omega, R_L = 2 \text{ k} \Omega$ Differential, $G = 1 \text{ V/V}$, Single-Ended Input, Differential Output, Input and Output Referenced to mid-supply, $T_A = 25^\circ \text{C}$ unless otherwise noted.

---

**Figure 47. Two-Tone, 2nd and 3rd Order Intermodulation Distortion vs Frequency**

---

**Figure 48. Single-Ended Output Voltage Swing vs Load Resistance**

---

**Figure 49. Single-Ended Output Saturation Voltage vs Load Current**

---

**Figure 50. Main Amplifier Differential Output Impedance vs Frequency**

---

**Figure 51. Frequency Response vs $C_{LOAD}$**

---

**Figure 52. $R_O$ vs $C_{LOAD}$**

---

Copyright © 2011–2020, Texas Instruments Incorporated
Typical Characteristics: $V_S = 5$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 5$ V, $V_{S–} = 0$ V, $V_{OCM} =$ open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ Differential, $G = 1$ V/V, Single-Ended Input, Differential Output, Input and Output Referenced to mid-supply, $T_A = 25^\circ C$ unless otherwise noted.

**Figure 53. Rejection Ratio vs Frequency**

**Figure 54. Turn-On Time**

**Figure 55. Turn-Off Time**

**Figure 56. Input-Referred Voltage Noise and Current Noise Spectral Density**

**Figure 57. Main Amplifier Differential Open-Loop Gain and Phase vs Frequency**

**Figure 58. Output Balance Error vs Frequency**
Typical Characteristics: $V_S = 5$ V (continued)

Test conditions unless otherwise noted: $V_{S+} = 5$ V, $V_{S–} = 0$ V, $V_{OCM} = $ open, $V_{OUT} = 2$ Vpp, $R_F = 2$ kΩ, $R_L = 2$ kΩ Differential, $G = 1$ V/V, Single-Ended Input, Differential Output, Input and Output Referenced to mid-supply, $T_A = 25^\circ$C unless otherwise noted.
Typical Characteristics: \( V_S = 5 \text{ V} \) (continued)

Test conditions unless otherwise noted: \( V_{S+} = 5 \text{ V}, V_{S–} = 0 \text{ V}, V_{\text{OCM}} = \text{open}, V_{\text{OUT}} = 2 \text{ Vpp}, R_F = 2 \text{ k}\Omega, R_L = 2 \text{ k}\Omega \) Differential, \( G = 1 \text{ V/V} \), Single-Ended Input, Differential Output, Input and Output Referenced to mid-supply, \( T_A = 25°C \) unless otherwise noted.

![Figure 65. Input Offset Voltage Histogram](image1)

![Figure 66. Input Offset Voltage Temperature Drift Histogram](image2)

![Figure 67. Input Offset Voltage vs Temperature](image3)
9 Application Information

9.1 Typical Characteristics Test Circuits

Figure 68 shows the general test circuit built on the EVM that was used for testing the THS4531. For simplicity, power supply decoupling is not shown – please see layout in the applications section for recommendations. Depending on the test conditions, component values are changed per Table 4 and Table 5, or as otherwise noted. Some of the signal generators used are ac coupled 50 Ω sources and a 0.22 µF cap and 49.9 Ω resistor to ground are inserted across R_{IT} on the un-driven or alternate input as shown to balance the circuit. Split-power supply is used to ease the interface to common lab test equipment, but if properly biased, the amplifier can be operated single-supply as described in the applications section with no impact on performance. For most of the tests, the devices are tested with single-ended input and a transformer on the output to convert the differential output to single ended because common lab test equipment have single ended inputs and outputs. Performance is the same or better with differential input and differential output.

![Figure 68. General Test Circuit](image)

Table 4. Gain Component Values for Single-Ended Input(1)

<table>
<thead>
<tr>
<th>GAIN</th>
<th>R_{F}</th>
<th>R_{G}</th>
<th>R_{IT}</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 V/V</td>
<td>2 kΩ</td>
<td>2 kΩ</td>
<td>51.1 Ω</td>
</tr>
<tr>
<td>2 V/V</td>
<td>2 kΩ</td>
<td>1 kΩ</td>
<td>52.3 Ω</td>
</tr>
<tr>
<td>5 V/V</td>
<td>2 kΩ</td>
<td>392 Ω</td>
<td>53.6 Ω</td>
</tr>
<tr>
<td>10 V/V</td>
<td>2 kΩ</td>
<td>187 kΩ</td>
<td>57.6 Ω</td>
</tr>
</tbody>
</table>

(1) Note components are chosen to achieve gain and 50-Ω input termination. Resistor values shown are closest standard values so gains are approximate.

Table 5. Load Component Values For 1:1 Differential to Single-Ended Output Transformer(1)

<table>
<thead>
<tr>
<th>R_{L}</th>
<th>R_{O}</th>
<th>R_{OT}</th>
<th>ATTEN</th>
</tr>
</thead>
<tbody>
<tr>
<td>100 Ω</td>
<td>25 Ω</td>
<td>open</td>
<td>6</td>
</tr>
<tr>
<td>200 Ω</td>
<td>86.6 Ω</td>
<td>69.8 Ω</td>
<td>16.8</td>
</tr>
<tr>
<td>499 Ω</td>
<td>237 Ω</td>
<td>56.2 Ω</td>
<td>25.5</td>
</tr>
<tr>
<td>1 kΩ</td>
<td>487 Ω</td>
<td>52.3 Ω</td>
<td>31.8</td>
</tr>
<tr>
<td>2 kΩ</td>
<td>976 Ω</td>
<td>51.1 Ω</td>
<td>37.9</td>
</tr>
</tbody>
</table>

(1) Note the total load includes 50-Ω termination by the test equipment. Components are chosen to achieve load and 50-Ω line termination through a 1:1 transformer. Resistor values shown are closest standard values so loads are approximate.
Due to the voltage divider on the output formed by the load component values, the amplifier's output is attenuated. The column **Atten** in Table 5 shows the attenuation expected from the resistor divider. When using a transformer at the output as shown in Figure 68, the signal will see slightly more loss due to transformer and line loss, and these numbers will be approximate. The standard output load used for most tests is 2 k\(\Omega\) with associated 37.9 dB of loss.

### 9.1.1 Frequency Response and Output Impedance

The circuit shown in Figure 68 is used to measure the frequency response of the amplifier.

A network analyzer is used as the signal source and the measurement device. The output impedance of the network analyzer is 50-\(\Omega\) and is DC coupled. \(R_{IT}\) and \(R_G\) are chosen to impedance match to 50 \(\Omega\) and maintain the proper gain. To balance the amplifier, a 49.9 \(\Omega\) resistor to ground is inserted across \(R_{IT}\) on the alternate input.

The output is routed to the input of the network analyzer via 50 \(\Omega\) coax. For 2 k load, 37.9 dB is added to the measurement to refer back to the amplifier's output per Table 5.

For output impedance, the signal is injected at \(V_{OUT}\) with \(V_{IN}\) left open. The voltage drop across the 2x \(R_O\) resistors is measured with a high impedance differential probe and used to calculate the impedance seen looking into the amplifier's output.

### 9.1.2 Distortion

At 1 MHz and above, the circuit shown in Figure 68 is used to measure harmonic, intermodulation distortion, and output impedance of the amplifier.

A signal generator is used as the signal source and the output is measured with a spectrum analyzer. The output impedance of the signal generator is 50 \(\Omega\) and is AC coupled. \(R_{IT}\) and \(R_G\) are chosen to impedance match to 50 \(\Omega\) and maintain the proper gain. To balance the amplifier, a 0.22 \(\mu\)F cap and 49.9 \(\Omega\) resistor to ground is inserted across \(R_{IT}\) on the alternate input. A low-pass filter is inserted in series with the input to reduce harmonics generated at the signal source. The level of the fundamental is measured and then a high-pass filter is inserted at the output to reduce the fundamental so it does not generate distortion in the input of the spectrum analyzer.

Distortion in the audio band is measured using an audio analyzer. Refer to audio measurement section for detail.

### 9.1.3 Slew Rate, Transient Response, Settling Time, Overdrive, Output Voltage, and Turn-On and Turn-Off Time

The circuit shown in Figure 69 is used to measure slew rate, transient response, settling time, overdrive, output voltage, and turn-on and turn-off time. Turn-on and turn-off times are measured with 50 \(\Omega\) input termination on the PD input, by replacing the 0.22 \(\mu\)F capacitor with 49.9 \(\Omega\) resistor.
9.1.4 Common-Mode and Power Supply Rejection

The circuit shown in Figure 70 is used to measure the CMRR. The signal from the network analyzer is applied common-mode to the input.

Figure 70. CMRR Test Circuit

Figure 71 is used to measure the PSRR of \( V_{S+} \) and \( V_{S-} \). The power supply is applied to the network analyzer’s DC offset input. For both CMRR and PSRR, the output is probed using a high impedance differential probe across \( R_{OT} \).

Figure 69. Slew Rate, Transient Response, Settling Time, \( Z_o \) Overdrive Recovery, \( V_{OUT} \) Swing, and Turn-On and Trun-Off Test Circuit
9.1.5 $V_{OCM}$ Input

The circuit shown in Figure 72 is used to measure the transient response, frequency response and input impedance of the $V_{OCM}$ input. For these tests, the cal point is across the 49.9 $\Omega$ $V_{OCM}$ termination resistor. Transient response and frequency response are measured with $R_{CM} = 0$ $\Omega$ and using a high impedance differential probe at the summing junction of the two $R_{O}$ resistors, with respect to ground. The input impedance is measured using a high impedance differential probe at the $V_{OCM}$ pin and the drop across $R_{CM}$ is used to calculate the impedance seen looking into the amplifier’s $V_{OCM}$ input.
9.1.6 Balance Error

The circuit shown in Figure 73 is used to measure the balance error of the main differential amplifier. A network analyzer is used as the signal source and the measurement device. The output impedance of the network analyzer is 50 Ω and is DC coupled. $R_{IT}$ and $R_O$ are chosen to impedance match to 50 Ω and maintain the proper gain. To balance the amplifier, a 49.9 Ω resistor to ground is inserted across $R_{IT}$ on the alternate input. The output is measured using a high impedance differential probe at the summing junction of the two $R_O$ resistors, with respect to ground.

Figure 73. Balance Error Test Circuit
9.2 Application Circuits

The following circuits show application information for the THS4531. For simplicity, power supply decoupling capacitors are not shown in these diagrams – please see the EVM and Layout Recommendations section for recommendations. For more detail on the use and operation of fully differential op amps refer to application report *Fully-Differential Amplifiers SLOA054D*.

9.2.1 Differential Input to Differential Output Amplifier

The THS4531 is a fully differential op amp and can be used to amplify differential input signals to differential output signals. A basic block diagram of the circuit is shown in Figure 74 (V_{OCM} and PD inputs not shown). The gain of the circuit is set by $R_F$ divided by $R_G$.

![Figure 74. Differential Input to Differential Output Amplifier](image)

9.2.2 Single-Ended Input to Differential Output Amplifier

The THS4531 can also be used to amplify and convert single-ended input signals to differential output signals. A basic block diagram of the circuit is shown in Figure 75 (V_{OCM} and PD inputs not shown). The gain of the circuit is again set by $R_F$ divided by $R_G$.

![Figure 75. Single-Ended Input to Differential Output Amplifier](image)

9.2.3 Differential Input to Single-Ended Output Amplifier

Fully differential op amps like the THS4531 are not recommended for differential to single-ended conversion. This application is best performed with an instrumentation amplifier or with a standard op amp configured as a classic differential amplifier. See application section of the OPA835 data sheet (SLOS713).
Application Circuits (continued)

9.2.4 Input Common-Mode Voltage Range

The input common-model voltage of a fully differential op amp is the voltage at the + and – input pins of the op amp.

It is important to not violate the input common-mode voltage range (\(V_{ICR}\)) of the op amp. Assuming the op amp is in linear operation the voltage across the input pins is only a few millivolts at most. So finding the voltage at one input pin will determine the input common-mode voltage of the op amp.

Treating the negative input as a summing node, the voltage is given by:

\[
\left( V_{\text{OUT}+} \times \frac{R_G}{R_G + R_F} \right) + \left( V_{\text{IN}-} \times \frac{R_F}{R_G + R_F} \right)
\]

(1)

To determine the \(V_{ICR}\) of the op amp, the voltage at the negative input is evaluated at the extremes of \(V_{\text{OUT}+}\).

As the gain of the op amp increases, the input common-mode voltage becomes closer and closer to the input common-mode voltage of the source.

9.2.5 Setting the Output Common-Mode Voltage

The output common-model voltage is set by the voltage at the \(V_{\text{OCM}}\) pin and the internal circuit works to maintain the output common-mode voltage as close as possible to this voltage. If left unconnected, the output common-mode is set to mid-supply by internal circuitry, which may be over-driven from an external source. Figure 76 is representative of the \(V_{\text{OCM}}\) input. The internal \(V_{\text{OCM}}\) circuit has about 24 MHz of -3 dB bandwidth, which is required for best performance, but it is intended to be a DC bias input pin. Bypass capacitors are recommended on this pin to reduce noise. The external current required to overdrive the internal resistor divider is given approximately by the formula:

\[
I_{\text{EXT}} = \frac{2V_{\text{OCM}} - (V_{S+} - V_{S-})}{1.25 \text{ M\Omega}}
\]

(2)

where \(V_{\text{OCM}}\) is the voltage applied to the \(V_{\text{OCM}}\) pin.

Figure 76. Simplified \(V_{\text{OCM}}\) Input Circuit

9.2.6 Single-Supply Operation

To facilitate testing with common lab equipment, the THS4531 EVM is built to allow for split-supply operation and most of the data presented in this data sheet was taken with split-supply power inputs. But the device is designed for use with single-supply power operation and can easily be used with single-supply power without degrading the performance. The only requirement is to bias the device properly and the specifications in this data sheet are given for single supply operation.
Application Circuits (continued)

9.2.7 Low Power Applications and the Effects of Resistor Values on Bandwidth

The THS4531 is designed for the nominal value of $R_F$ to be 2 kΩ. This gives excellent distortion performance, maximum bandwidth, best flatness, and best pulse response. It also loads the amplifier. For example, in gain of 1 with $R_F = R_G = 2$ kΩ, $R_G$ to ground, and $V_{OUT+} = 4$ V, 1 mA of current will flow through the feedback path to ground. In low power applications, it is desirable to reduce this current by increasing the gain setting resistors values. Using larger value gain resistors has two primary side effects (other than lower power) due to their interaction with the device and PCB parasitic capacitance:

1. Lowers the bandwidth.
2. Lowers the phase margin
   a. This will cause peaking in the frequency response.
   b. And will cause over shoot and ringing in the pulse response.

Figure 77 shows the small signal frequency response for gain of 1 with $R_F$ and $R_G$ equal to 2 kΩ, 10 kΩ, and 100 kΩ. The test was done with $R_L = 2$ kΩ. Due to loading effects of $R_L$, lower values may reduce the peaking, but higher values will not have a significant effect.

As expected, larger value gain resistors cause lower bandwidth and peaking in the response (peaking in frequency response is synonymous with overshoot and ringing in pulse response).

![Figure 77. THS4531 Frequency Response with Various Gain Setting Resistor Values](image)

9.2.8 Driving Capacitive Loads

The THS4531 is designed for a nominal capacitive load of 2 pF (differentially). When driving capacitive loads greater than this, it is recommended to use small resisters ($R_O$) in series with the output as close to the device as possible. Without $R_O$, capacitance on the output will interact with the output impedance of the amplifier causing phase shift in the loop gain of the amplifier that will reduce the phase margin resulting in:

1. Peaking in the frequency response.
2. Overshoot, undershoot, and ringing in the time domain response with a pulse or square-wave signal.
3. May lead to instability or oscillation.

Inserting $R_O$ will compensate the phase shift and restore the phase margin, but it will also limit bandwidth. The circuit shown in Figure 69 is used to test for best $R_O$ versus capacitive loads, $C_L$, with a capacitance placed differential across the $V_{OUT+}$ and $V_{OUT-}$ along with 2 kΩ load resistor, and the output is measure with a differential probe. Figure 78 shows the optimum values of $R_O$ versus capacitive loads, $C_L$, and Figure 79 shows the frequency response with various values. Performance is the same on both 2.7 V and 5 V supply.
9.2.9 Audio Performance

The THS4531 provides excellent audio performance with very low quiescent power. To show performance in the audio band, the device was tested with an audio analyzer. THD+N and FFT tests were run at 1 Vrms output voltage. Performance is the same on both 2.7 V and 5 V supply. Figure 80 is the test circuit used, and Figure 81 and Figure 82 show performance of the analyzer. In the FFT plot the harmonic spurs are at the testing limit of the analyzer, which means the THS4531 is actually much better than can be directly measured. Because the THS4531 distortion performance cannot be directly measured in the audio band it is estimated from measurement in high noise gain configuration correlated with simulation.
Application Circuits (continued)

\[ V_{IN-} \quad R_G \quad R_F \quad 10 \quad V_{OUT-} \]
\[ 100 \text{ pF} \]

From Analyzer

\[ V_{S+} \quad V_{DCM} \quad \text{THS4531} \quad \text{To Analyzer} \]
\[ 0.22 \text{ μF} \]

\[ V_{IN+} \quad R_G \quad R_F \quad 10 \quad V_{OUT+} \]
\[ 100 \text{ pF} \]

**Figure 80. THS4531 Audio Analyzer Test Circuit**

\[ \text{THD+N (dB)} \quad \text{No Weighting} \quad \text{A-Weighting} \]
\[ V_S = 5 \text{ V} \quad G = 1 \text{ V/V} \quad V_{OUT} = 1 \text{ V RMS} \quad R_F = 2 \text{ kΩ} \quad R_L = 600 \text{ Ω} \]

**Figure 81. THD+N on Audio Analyzer, 10 Hz to 24 kHz**

\[ \text{Magnitude (dBV)} \quad \text{No Weighting} \quad \text{A-Weighting} \]
\[ V_S = 5 \text{ V} \quad G = 1 \text{ V/V} \quad V_{OUT} = 1 \text{ V RMS} \quad R_F = 2 \text{ kΩ} \quad R_L = 600 \text{ Ω} \]

**Figure 82. 1 kHz FFT Plot on Audio Analyzer**
Application Circuits (continued)

9.2.10 Audio On and Off Pop Performance

The THS4531 is tested to show on and off pop performance by connecting a speaker between the differential outputs and switching on and off the power supply, and also by using the power down function of the THS4531. Testing was done with and without tones. During these tests no audible pop could be heard.

With no input tone, Figure 83 shows the voltage waveforms when switching power on to the THS4531 and Figure 84 shows voltage waveforms when turning power off. The transients during power on and off show no audible pop should be heard.

![Figure 83. Power Supply Turn On Pop Performance](image1)

![Figure 84. Power Supply Turn Off Pop Performance](image2)

With no input tone, Figure 85 shows the voltage waveforms using the PD pin to enable and disable the THS4531. The transients during power on and off show no audible pop should be heard.
Application Circuits (continued)

9.3 Audio ADC Driver Performance: THS4531 AND PCM4204 Combined Performance

To show achievable performance with a high performance audio ADC, the THS4531 is tested as the drive amplifier for the PCM4204. The PCM4204 is a high-performance, four-channel analog-to-digital (A/D) converter designed for professional and broadcast audio applications. The PCM4204 architecture utilizes a 1-bit delta-sigma modulator per channel incorporating an advanced dither scheme for improved dynamic performance, and supports PCM output data. The PCM4204 provides flexible serial port interface and many other advanced features. Please refer to its data sheet for more information.

The PCM4204 EVM is used to test the audio performance of the THS4531 as a drive amplifier. The standard PCM4204 EVM is provided with 4x OPA1632 fully differential amplifiers, which use the same pin out as the THS4531. For testing, one of these amplifiers is replaced with a THS4531 device in same package (MSOP), gain changed to 1 V/V, and power supply changed to single supply +5 V. Figure 86 shows the circuit. With single supply +5 V supply the output common-mode of the THS4531 defaults to +2.5 V as required at the input of the PCM4204. So the resistor connecting the $V_{OCM}$ input of the THS4531 to the input common-mode drive from the PCM4204 is optional and no performance change was noted with it connected or removed. The EVM power connections were modified by connecting positive supply inputs, +15 V, +5 VA and +5 VD, to a +5 V external power supply (EXT +3.3 was not used) and connecting -15 V and all ground inputs to ground on the external power supply so only one external +5 V supply was needed to power all devices on the EVM.
Audio ADC Driver Performance: THS4531 AND PCM4204 Combined Performance (continued)

An audio analyzer is used to provide an analog audio input to the EVM and the PCM formatted digital output is read by the digital input on the analyzer. Data was taken at $f_S = 96$ kHz, and audio output uses PCM format. Other data rates and formats are expected to show similar performance in line with that shown in the data sheet.

Figure 87 shows the THD+N vs Frequency with no weighting and Figure 88 shows an FFT with 1 kHz input tone. Input signal to the PCM4204 for these tests is -0.5 dBFS. Table 6 summarizes results of testing using the THS4531 + PCM4204 versus typical Data Sheet performance, and show it make an excellent drive amplifier for this ADC.

![THS4531 and PCM4204 Test Circuit](image)

**Figure 86. THS4531 and PCM4204 Test Circuit**

![THD+N vs Frequency with No Weighting](image)

**Figure 87. THS4531 + PCM4204 THD+N vs Frequency with No Weighting**

---

**Table 6**

<table>
<thead>
<tr>
<th>Frequency (Hz)</th>
<th>THD+N (dBFS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>-95</td>
</tr>
<tr>
<td>100</td>
<td>-99</td>
</tr>
<tr>
<td>1k</td>
<td>-103</td>
</tr>
<tr>
<td>10k</td>
<td>-107</td>
</tr>
<tr>
<td>20k</td>
<td>-113</td>
</tr>
</tbody>
</table>
Audio ADC Driver Performance: THS4531 AND PCM4204 Combined Performance (continued)

![FFT Plot]

Figure 88. THS4531 + PCM4204 1 kHz FFT

Table 6. 1 kHz AC Analysis: Test Circuit versus PCM4204 Data Sheet Typical Specifications (f_S = 96 kSPS)

<table>
<thead>
<tr>
<th>CONFIGURATION</th>
<th>TONE</th>
<th>THD + N</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531 + PCM4204</td>
<td>1 kHz</td>
<td>-106 dB</td>
</tr>
<tr>
<td>PCM4204 data sheet (typical)</td>
<td>1 kHz</td>
<td>-103 dB</td>
</tr>
</tbody>
</table>

9.4 SAR ADC Performance

9.4.1 THS4531 and ADS8321 Combined Performance

To show achievable performance with a high performance SAR ADC, the THS4531 is tested as the drive amplifier for the ADS8321. The ADS8321 is a 16-bit, SAR ADC that offers excellent AC and DC performance, with ultra-low power and small size. The circuit shown in Figure 89 is used to test the performance. Data was taken using the ADS8321 at 100 kSPS with input frequency of 10 kHz and signal levels 0.5 dB below full scale. The FFT plot of the spectral performance is in Figure 90. A summary of the FFT analysis results are in Table 7 along with ADS8321 typical data sheet performance at f_S = 100 kSPS. Please refer to its data sheet for more information.

The standard ADS8321 EVM and THS4531 EVM are modified to implement the schematic in Figure 89 and used to test the performance of the THS4531 as a drive amplifier. With single supply +5 V supply the output common-mode of the THS4531 defaults to +2.5 V as required at the input of the ADS8321 so the V_OCM input of the THS4531 simply bypassed to GND with 0.22 µF capacitor. The summary of results of the FFT analysis versus typical data sheet performance shown in Table 7 show the THS4531 will make an excellent drive amplifier for this ADC.
SAR ADC Performance (continued)

![Circuit Diagram](image)

**Figure 89. THS4531 and ADS8321 Test Circuit**

![Magnitude vs. Frequency Plot](image)

**Figure 90. THS4531 + ADS8321 1-kHz FFT**

<table>
<thead>
<tr>
<th>CONFIGURATION</th>
<th>TONE</th>
<th>SIGNAL</th>
<th>SNR</th>
<th>THD</th>
<th>SINAD</th>
<th>SFDR</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531 + ADS8321</td>
<td>10 kHz</td>
<td>-0.5 dBFS</td>
<td>87 dBc</td>
<td>-96 dBc</td>
<td>87 dBc</td>
<td>100 dBc</td>
</tr>
<tr>
<td>ADS8321 data sheet (typical)</td>
<td>10 kHz</td>
<td>-0.5 dBFS</td>
<td>87 dBc</td>
<td>-86 dBc</td>
<td>84 dBc</td>
<td>86 dBc</td>
</tr>
</tbody>
</table>

**Table 7. 10 kHz FFT Analysis Summary**

9.4.2 THS4531 and ADS7945 Combined Performance

To show achievable performance with a high performance SAR ADC, the THS4531 is tested as the drive amplifier for the ADS7945. The ADS7945 is a 14-bit, SAR ADC that offers excellent AC and DC performance, with low power and small size. The circuit shown in Figure 91 is used to test the performance. Data was taken using the ADS7945 at 2MSPS with input frequency of 10 kHz and signal level 0.5 dB below full scale. The FFT plot of the spectral performance is in Figure 92. A summary of the FFT analysis results are in Table 8 along with ADS7945 typical data sheet performance at f_S = 2 MSPS. Please refer to its data sheet for more information.

The standard ADS7945 EVM and THS4531 EVM are modified to implement the schematic in Figure 91 and used to test the performance of the THS4531 as a drive amplifier. With single supply +5 V supply the output common-mode of the THS4531 defaults to +2.5 V as required at the input of the ADS7945 so the V_OCM input of the THS4531 simply bypassed to GND with 0.22 µF capacitor. The summary of results of the FFT analysis versus typical data sheet performance shown in Table 8 show the THS4531 will make an excellent drive amplifier for this ADC.
Differential Signal from Generator and 10 kHz BPF

**Figure 91. THS4531 and ADS7945 Test Circuit**

<table>
<thead>
<tr>
<th>CONFIGURATION</th>
<th>TONE</th>
<th>SIGNAL</th>
<th>SNR</th>
<th>THD</th>
<th>SFDR</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531 + ADS7945</td>
<td>10 kHz</td>
<td>-0.5 dBFS</td>
<td>83 dBc</td>
<td>-93 dBc</td>
<td>96 dBc</td>
</tr>
<tr>
<td>ADS7945 Data sheet (typical)</td>
<td>10 kHz</td>
<td>-0.5 dBFS</td>
<td>84 dBc</td>
<td>-92 dBc</td>
<td>94 dBc</td>
</tr>
</tbody>
</table>

**Table 8. 10 kHz FFT Analysis Summary**
9.5 EVM and Layout Recommendations

The THS4531 EVM (SLOU334) should be used as a reference when designing the circuit board. It is recommended to follow the EVM layout of the external components near to the amplifier, ground plane construction, and power routing as closely as possible. General guidelines are:

1. Signal routing should be direct and as short as possible into and out of the op amp.
2. The feedback path should be short and direct avoiding vias if possible.
3. Ground or power planes should be removed from directly under the amplifier’s input and output pins.
4. A series output resistor is recommended to be placed as near to the output pin as possible. See Figure 78 Recommended Series Output Resistor vs. Capacitive Load for recommended values given expected capacitive load of design.
5. A 2.2 µF power supply decoupling capacitor should be placed within 2 inches of the device and can be shared with other op amps. For split supply, a capacitor is required for both supplies.
6. A 0.1 µF power supply decoupling capacitor should be placed as near to the power supply pins as possible. Preferably within 0.1 inch. For split supply, a capacitor is required for both supplies.
7. The PD pin uses TTL logic levels referenced to the negative supply voltage (V\textsubscript{S-}). When not used it should tied to the positive supply to enable the amplifier. When used, it must be actively driven high or low and should not be left in an indeterminate logic state. A bypass capacitor is not required, but can be used for robustness in noisy environments.
10  Device and Documentation Support

10.1  Device Support

10.1.1  Third-Party Products Disclaimer
TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT
CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES
OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER
ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

10.2  Documentation Support
For related documentation see the following:

• ADS7945 and ADS7946 14-Bit, 2 MSPS, Dual-Channel, Differential/Single-Ended, Ultra low-Power Analog-
to-Digital Converters, SBAS539
• ADS8321 16-Bit, High Speed, Micro Power Sampling Analog-to-Digital converter, SBAS123
• Extending Rail-to-Rail Output Range for Fully Differential Amplifiers to Include True Zero Volts, TIDU187
• Fully-Differential Amplifiers, SLOA054
• OPAx835 Ultra Low-Power, Rail-to-Rail Out, Negative Rail In, VFB Op Amp, SLOS713
• PCM4204 High-Performance 24-Bit, 216 kHz Sampling Four-Channel Audio Analog-to-Digital Converter,
  SBAS327
• SN74AVC1T45 Single-Bit Dual-Supply Bus Transceiver with Configurable Voltage Translation and 3-State
  Outputs, SCES530
• THS4531ADGKEVM Evaluation Module, SLOU356

10.3  Community Resources
TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight
from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do
not necessarily reflect TI's views; see TI's Terms of Use.

10.4  Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

10.5  Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.

10.6  Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

11  Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/Ball material (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531ID</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>T4531</td>
<td>Samples</td>
</tr>
<tr>
<td>THS4531IDGK</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>80</td>
<td>RoHS &amp; Green</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>4531</td>
<td>Samples</td>
</tr>
<tr>
<td>THS4531IDGKR</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>4531</td>
<td>Samples</td>
</tr>
<tr>
<td>THS4531IDR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>T4531</td>
<td>Samples</td>
</tr>
<tr>
<td>THS4531RUNR</td>
<td>ACTIVE</td>
<td>QFN</td>
<td>RUN</td>
<td>10</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>4531</td>
<td>Samples</td>
</tr>
<tr>
<td>THS4531RUNT</td>
<td>ACTIVE</td>
<td>QFN</td>
<td>RUN</td>
<td>10</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>4531</td>
<td>Samples</td>
</tr>
</tbody>
</table>

---

(1) The marketing status values are defined as follows:

- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBsolete**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers

### TAPE DIMENSIONS

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width (W1) (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531IDGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>THS4531IDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>THS4531RUNR</td>
<td>QFN</td>
<td>RUN</td>
<td>10</td>
<td>3000</td>
<td>180.0</td>
<td>8.4</td>
<td>2.3</td>
<td>2.3</td>
<td>1.15</td>
<td>4.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>THS4531RUNT</td>
<td>QFN</td>
<td>RUN</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>8.4</td>
<td>2.3</td>
<td>2.3</td>
<td>1.15</td>
<td>4.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>Device</td>
<td>Package Type</td>
<td>Package Drawing</td>
<td>Pins</td>
<td>SPQ</td>
<td>Length (mm)</td>
<td>Width (mm)</td>
<td>Height (mm)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>----------------</td>
<td>--------------</td>
<td>-----------------</td>
<td>------</td>
<td>------</td>
<td>-------------</td>
<td>------------</td>
<td>-------------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>THS4531IDGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>THS4531IDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>340.5</td>
<td>336.1</td>
<td>25.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>THS4531RUNR</td>
<td>QFN</td>
<td>RUN</td>
<td>10</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>THS4531RUNT</td>
<td>QFN</td>
<td>RUN</td>
<td>10</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
**TUBE**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Name</th>
<th>Package Type</th>
<th>Pins</th>
<th>SPQ</th>
<th>L (mm)</th>
<th>W (mm)</th>
<th>T (µm)</th>
<th>B (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>THS4531ID</td>
<td>D</td>
<td>SOIC</td>
<td>8</td>
<td>75</td>
<td>507</td>
<td>8</td>
<td>3940</td>
<td>4.32</td>
</tr>
<tr>
<td>THS4531IDGK</td>
<td>DGK</td>
<td>VSSOP</td>
<td>8</td>
<td>80</td>
<td>330</td>
<td>6.55</td>
<td>500</td>
<td>2.88</td>
</tr>
</tbody>
</table>

**PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

Pack Materials-Page 3
DGK (S-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated