1 Features

• VID V62/19602
• Radiation hardened
  – Single event latch-up (SEL) immune to 43 MeV-cm²/mg at 125°C
  – Total ionizing dose (TID) RLAT for every wafer lot up to 20 krad(Si)
• Space enhanced plastic
  – Controlled baseline
  – Gold wire
  – NiPdAu lead finish
  – One assembly and test site
  – One fabrication site
  – Available in military (–55°C to 125°C) temperature range
  – Extended product life cycle
  – Extended product-change notification
  – Product traceability
  – Enhanced mold compound for low outgassing
• Adjustable sense voltage with two external resistors
• 1% sense voltage tolerance (25°C)
• Adjustable hysteresis of sense voltage
• Wide operating supply-voltage range: 1.8 V to 40 V
• Low power consumption: $I_{CC} = 0.6$ mA typical, $V_{CC} = 40$ V

2 Applications

• Low Earth orbit (LEO) space applications
• Power supervisor for satellites
• Supervise DPS, MCUs, FPGAs, and ASICs

3 Description

The TL7700-SEP is a bipolar integrated circuit designed for use as a reset controller in microcomputer and microprocessor systems. The SENSE voltage can be set to any value greater than 0.5 V using two external resistors.

Circuit function is very stable, with supply voltage in the 1.8-V to 40-V range. Minimum supply current allows use with AC line operation and portable battery operation. The TL7700-SEP device is designed for operation from –55°C to 125°C.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER(1)</th>
<th>PACKAGE</th>
<th>SIZE AND MASS (NOM)(2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>V62/19602</td>
<td>TSSOP (8)</td>
<td>3.00 mm × 4.40 mm</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Mass = 39.47 mg</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.
(2) Mass is accurate to ±10%.

Functional Block Diagram
4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision * (March 2019) to Revision A (August 2021) ............................................ Page

• Updated the numbering format for tables, figures, and cross-references throughout the document..............1
• Added package mass to Device Information table and removed automotive applications from the Description section.................................................................1
• Removed MIN and MAX values for SENSE input current [25°C] in the Electrical Characteristics section........5
• Changed MIN value for SENSE input current [–55°C to 125°C], From 1.5 μA : To 1 μA, in the Electrical Characteristics section.................................................................5
• Changed MIN value for Timing-capacitor charge current [25°C], From 11 μA : To 8 μA, in the Electrical Characteristics section.................................................................5
• Added more variables to the t_{po} equation in the Output Pulse-Duration Setting section.............................12
• Added equations to demonstrate an example calculation in the Detailed Design Procedure section..................13
5 Pin Configuration and Functions

Table 5-1. Pin Functions

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>CT</td>
<td>1</td>
<td>I/O</td>
<td>Timing capacitor connection&lt;br&gt;This terminal sets the RESET output pulse duration ($t_{pu}$). It is connected internally to a 15-µA constant-current source. There is a limit on the switching speed of internal elements; even if CT is set to 0, response speeds remain at approximately 5 to 10 µs.&lt;br&gt;If CT is open, the device can be used as an adjustable-threshold noninverting comparator. If CT is low, the internal output-stage comparator is active, and the RESET output transistor is on. An external voltage must not be applied to this terminal due to the internal structure of the device. Therefore, drive the device using an open-collector transistor, FET, or tri-state buffer (in the low-level or high-impedance state).</td>
</tr>
<tr>
<td>GND</td>
<td>4</td>
<td>—</td>
<td>Ground&lt;br&gt;Keep this terminal as low impedance as possible to reduce circuit noise.</td>
</tr>
<tr>
<td>NC</td>
<td>3, 6, 7</td>
<td>—</td>
<td>No internal connection.</td>
</tr>
<tr>
<td>RESET</td>
<td>8</td>
<td>O</td>
<td>Reset output&lt;br&gt;This terminal can be connected directly to a system that resets in the active-low state. A pullup resistor usually is required because the output is an npn open-collector transistor. An additional transistor should be connected when the active-high reset or higher output current is required.</td>
</tr>
<tr>
<td>SENSE</td>
<td>2</td>
<td>I</td>
<td>Voltage sense&lt;br&gt;This terminal has a threshold level of 500 mV. The sense voltage and hysteresis can be set at the same time when the two voltage-dividing resistors are connected. The reference voltage is temperature compensated to inhibit temperature drift in the threshold voltage within the operating temperature range.</td>
</tr>
<tr>
<td>VCC</td>
<td>5</td>
<td>—</td>
<td>Power supply&lt;br&gt;This terminal is used in an operating-voltage range of 1.8 V to 40 V.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V(_{CC})</td>
<td>Supply voltage(^{(2)})</td>
<td>1.8</td>
</tr>
<tr>
<td>V(_{S})</td>
<td>SENSE input voltage</td>
<td>–0.3</td>
</tr>
<tr>
<td>V(_{OH})</td>
<td>Output voltage (off state)</td>
<td></td>
</tr>
<tr>
<td>I(_{OL})</td>
<td>Output current (on state)</td>
<td></td>
</tr>
<tr>
<td>T(_{J})</td>
<td>Operating virtual-junction temperature</td>
<td></td>
</tr>
<tr>
<td>T(_{stg})</td>
<td>Storage temperature</td>
<td>–65</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(^{(2)}\) All voltage values are with respect to the network ground terminal.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>500</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>1000</td>
</tr>
</tbody>
</table>

\(^{(1)}\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

\(^{(2)}\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V(_{CC})</td>
<td>Supply voltage</td>
<td>1.8</td>
</tr>
<tr>
<td>I(_{OL})</td>
<td>Low-level output current</td>
<td></td>
</tr>
<tr>
<td>T(_{A})</td>
<td>Operating free-air temperature</td>
<td>–55</td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>TL7700-SEP</th>
</tr>
</thead>
<tbody>
<tr>
<td>R(_{\text{JA}})</td>
<td>Junction-to-ambient thermal resistance</td>
</tr>
<tr>
<td>8 PINS</td>
<td>172.9</td>
</tr>
<tr>
<td>R(_{\text{JC(top)}})</td>
<td>Junction-to-case (top) thermal resistance</td>
</tr>
<tr>
<td>56.6</td>
<td>°C/W</td>
</tr>
<tr>
<td>R(_{\text{JB}})</td>
<td>Junction-to-board thermal resistance</td>
</tr>
<tr>
<td>101.2</td>
<td>°C/W</td>
</tr>
<tr>
<td>ψ(_{\text{JT}})</td>
<td>Junction-to-top characterization parameter</td>
</tr>
<tr>
<td>5.2</td>
<td>°C/W</td>
</tr>
<tr>
<td>ψ(_{\text{JB}})</td>
<td>Junction-to-board characterization parameter</td>
</tr>
<tr>
<td>99.6</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

\(^{(1)}\) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.
### 6.5 Electrical Characteristics

$V_{CC} = 3$ V (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>$T_A$</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_s$</td>
<td>SENSE input voltage</td>
<td>$-55^\circ$C to $125^\circ$C</td>
<td>490</td>
<td>520</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>$I_s$</td>
<td>SENSE input current</td>
<td>$25^\circ$C</td>
<td>2.5</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$I_{CC}$</td>
<td>Supply current</td>
<td>$-55^\circ$C to $125^\circ$C</td>
<td>1</td>
<td>3.5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>Low-level output voltage</td>
<td>$25^\circ$C</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$I_{OL} = 1.5$ mA</td>
<td>$25^\circ$C</td>
<td>0.8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_{OL} = 3$ mA</td>
<td>$25^\circ$C</td>
<td>0.7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{OH}$</td>
<td>High-level output current</td>
<td>$-55^\circ$C to $125^\circ$C</td>
<td>1</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$I_{CT}$</td>
<td>Timing-capacitor charge current</td>
<td>$V_s = 0.6$ V</td>
<td>2</td>
<td>15</td>
<td>19</td>
<td>µA</td>
</tr>
</tbody>
</table>

### 6.6 Switching Characteristics

$V_{CC} = 3$ V, $T_A = 25^\circ$C (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{pi}$</td>
<td>SENSE pulse duration</td>
<td>2</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$t_{po}$</td>
<td>Output pulse duration</td>
<td>0.5</td>
<td>1</td>
<td>1.5</td>
<td>ms</td>
</tr>
<tr>
<td>$t_r$</td>
<td>Output rise time</td>
<td>15</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$t_f$</td>
<td>Output fall time</td>
<td>0.5</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$t_{pd}$</td>
<td>Propagation delay time, SENSE to output</td>
<td>10</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
</tbody>
</table>
6.7 Typical Characteristics

Data at high and low temperatures are applicable only within the recommended operating conditions.
6.7 Typical Characteristics (continued)

Data at high and low temperatures are applicable only within the recommended operating conditions.

![Figure 6-9. VCC vs Output Waveform 2 - See Figure 6-10](image1)

![Figure 6-10. VCC vs Output Test Circuit 2](image2)

![Figure 6-11. VCC vs Output Waveform 3 - See Figure 6-12](image3)

![Figure 6-12. VCC vs Output Test Circuit 3](image4)
7 Parameter Measurement Information

Figure 7-1. $V_{CC}$ vs $I_{CC}$ Measurement Circuit

Figure 7-2. $V_{CC}$ vs $I_{CT}$ Measurement Circuit

Figure 7-3. $I_{OL}$ vs $V_{OL}$ Measurement Circuit
Figure 7-4. $V_s$ and $I_s$ Characteristics Measurement Circuit

Figure 7-5. Switching Characteristics Measurement Circuit
8 Detailed Description

8.1 Overview

The TL7700-SEP is a bipolar integrated circuit designed for use as a reset controller in microcomputer and microprocessor systems. The SENSE voltage can be set to any value greater than 0.5 V using two external resistors. The hysteresis value of the sense voltage also can be set by the same resistors. The device includes a precision voltage reference, fast comparator, timing generator, and output driver, so it can generate a power-on reset signal in a digital system.

The TL7700-SEP has an internal 1.5-V temperature-compensated voltage reference from which all function blocks are supplied. Circuit function is very stable, with supply voltage in the 1.8-V to 40-V range. Minimum supply current allows use with AC line operation and portable battery operation.

8.2 Functional Block Diagram

\[ V_s = 500 \text{ mV Typ} \]
\[ I_{CT} = 15 \mu A \text{ (Typ), } I_s = 2.5 \mu A \text{ (Typ)} \]
8.3 Feature Description

8.3.1 Sense-Voltage Setting

The typical SENSE terminal input voltage \( V_s \) of the TL7700-SEP is 500 mV. By using two external resistors, the circuit designer can set the desired sense voltage to any value above 500 mV. Based on the schematic shown in Figure 8-1, the desired sense voltage \( V'_s \) is calculated as:

\[
V'_s = V_s \times \frac{(R1 + R2)}{R2}
\]  

(1)

where:

- \( V_s = 490 \text{ mV to } 520 \text{ mV over temperature range} \)

![Figure 8-1. Setting the Sense Voltage](image-url)
8.3.2 Sense-Voltage Hysteresis Setting

If the desired sense voltage ($V_{s'}$) does not have hysteresis in it and the voltage on the sensing line contains ripples, the resetting of TL7700-SEP will be unstable. Hysteresis is added to the sense voltage to prevent such problems. As shown in Figure 8-2, the hysteresis ($V_{hys}$) is added and the value is determined as:

$$V_{hys} = I_s \times R1$$  \hspace{1cm} (2)

where

- $I_s = 1 \mu A$ to $3.5 \mu A$ over temperature range

![Figure 8-2. V\textsubscript{CC}-RESET Response](image)

The desired sense voltage ($V_{s'}$) is different from the SENSE input voltage ($V_s$). $V_s$ is typically $500 \text{ mV}$ for triggering.

8.3.3 Output Pulse-Duration Setting

Constant-current charging starts on the timing capacitor when the sensing-line voltage reaches the TL7700-SEP sense voltage. When the capacitor voltage exceeds the threshold level of the output drive comparator, RESET changes from a low to a high level. The output pulse duration is the time between the point when the SENSE-pin voltage exceeds the threshold level and the point when the RESET output changes from a low level to a high level. When the TL7700-SEP is used for system power-on reset, the output pulse duration, $t_{po}$, must be set longer than the power rise time. The value of $t_{po}$ in seconds is:

$$t_{po} = C_T \frac{\Delta V_{CT}}{I_{CT}}$$  \hspace{1cm} (3)

where:

- $C_T$ is the timing capacitor in farads
- $\Delta V_{CT}$ is the change in voltage at the CT pin (1.5-V reference voltage)
- $I_{CT}$ is the timing capacitor charge current (typically 15 $\mu$A)

There is a limit on the device response speed. Even if $C_T = 0$, $t_{po}$ is not 0, but approximately 5 $\mu$s to 10 $\mu$s. Therefore, when the TL7700-SEP is used as a comparator with hysteresis without connecting $C_T$, switching speeds ($t_r/t_f$, $t_{pd}/t_{pd}$, and so forth) must be considered.

8.4 Device Functional Modes

Figure 8-2 shows how the RESET output pin responds to a change in the voltage at the SENSE pin. When the SENSE pin drops below $500 \text{ mV}$, the RESET pin is pulled low.
9 Application and Implementation

Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

9.1 Application Information

The TL7700-SEP supply-voltage supervisor allows for any voltage greater than 500 mV to be monitored. This flexibility allows it to be used in many applications from FPGAs and microcontrollers to supply monitoring.

9.2 Typical Application

Figure 9-1 shows an application where the TL7700-SEP device is being used to sense the voltage supply for a microcontroller that is supplied with 5 V. If the sense voltage drops below 4.5 V, the RESET pin is pulled LOW, signaling the microcontroller to reset.

![Figure 9-1. 5-V Supply Voltage Supervision](image)

9.2.1 Design Requirements

- When the TL7700-SEP is used for system power-on reset, the output pulse duration, $t_{po}$, must be set longer than the power rise time.
- The RESET output is an open-collector output, so a pullup resistor is required.

9.2.2 Detailed Design Procedure

The SENSE terminal input voltage, $V_s$, for TL7700-SEP is typically 500 mV. By using two external resistors, any sense voltage over 500 mV can be sensed.

Resistor $R_1$ should be selected first to set the desired hysteresis. Section 8.3.2 provides detailed information on how to set the hysteresis. For this application, a 240-kΩ resistor is selected.

$$V_{hys} = I_s \times R_1$$

(4)

$$V_{hys} = 2.5 \mu A \times 240 \, k\Omega = 0.6 \, V$$

(5)

Resistor $R_2$ should then be selected based on the $R_1$ value and the desired sense voltage ($V_s'$). Section 8.3.1 describes how to set $V_s'$ and provides an equation. In this example, $V_s'$ is set to 4.5 V by using the value of $R_1$ selected earlier and using a 30-kΩ resistor for $R_2$. 
\[ V_s' = V_s \times \frac{(R_1 + R_2)}{R_2} \]  
\[ V_s' = 0.5 \times 6 \times \frac{(240 \, k\Omega + 30 \, k\Omega)}{30 \, k\Omega} = 4.5 \, V \]  

Finally, the output pulse duration \( t_{po} \) is set using the equation found in Section 8.3.3.

\[ t_{po} = C_T \frac{\Delta V}{I_{CT}} \]  
\[ t_{po} = 510 \, \text{pF} \times \frac{1.5 \, V}{15 \, \mu A} = 51 \, \mu s \]  

### 9.2.3 Application Curve

![Figure 9-2. SENSE Input Voltage vs Temperature](image)

**TL7700-SEP**

SLVSF13A – MARCH 2019 – REVISED AUGUST 2021

www.ti.com

Copyright © 2021 Texas Instruments Incorporated

Product Folder Links: **TL7700-SEP**
10 Power Supply Recommendations

The TL7700-SEP device will operate within the supply range specified in Section 6.3. The device risks permanent damage over the voltage specified in Section 6.1.

11 Layout

11.1 Layout Guidelines

As the RESET pin is an open collector output, a pullup resistor is required to ensure the output is high when the output transistor is off. The SENSE resistors should be placed as close to the SENSE pin as possible to avoid introducing noise to the pin.

11.2 Layout Example

![Figure 11-1. TL7700-SEP Layout](image-url)
12 Device and Documentation Support

12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

12.2 Support Resources

TI E2E™ support forums are an engineer’s go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided “AS IS” by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

12.4 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

12.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.
13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead finish/Ball material</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TL7700CMPWPSEP</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>8</td>
<td>150</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>7700SP</td>
<td>Samples</td>
</tr>
<tr>
<td>TL7700CMPWTPSEP</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>8</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>7700SP</td>
<td>Samples</td>
</tr>
<tr>
<td>V62/19602-01XE</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>8</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>7700SP</td>
<td>Samples</td>
</tr>
<tr>
<td>V62/19602-01XE-T</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>8</td>
<td>150</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>7700SP</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
### TAPE AND REEL INFORMATION

**REEL DIMENSIONS**

**TAPE DIMENSIONS**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TL7700CMPWTPSEP</td>
<td>TSSOP</td>
<td>8</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>7.0</td>
<td>3.6</td>
<td>1.6</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.

- A0: Dimension designed to accommodate the component width
- B0: Dimension designed to accommodate the component length
- K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
- P1: Pitch between successive cavity centers
**PACKAGE MATERIALS INFORMATION**

**TAPE AND REEL BOX DIMENSIONS**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TL7700CMPWPSEP</td>
<td>TSSOP</td>
<td>PW</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

www.ti.com 4-Mar-2022
## TUBE

*Tube height

*Tube length

*B - Alignment groove width

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Name</th>
<th>Package Type</th>
<th>Pins</th>
<th>SPQ</th>
<th>L (mm)</th>
<th>W (mm)</th>
<th>T (µm)</th>
<th>B (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TL7700CMPWPSEP</td>
<td>PW</td>
<td>TSSOP</td>
<td>8</td>
<td>150</td>
<td>530</td>
<td>10.2</td>
<td>3600</td>
<td>3.5</td>
</tr>
<tr>
<td>V62/19602-01XE-T</td>
<td>PW</td>
<td>TSSOP</td>
<td>8</td>
<td>150</td>
<td>530</td>
<td>10.2</td>
<td>3600</td>
<td>3.5</td>
</tr>
</tbody>
</table>

www.ti.com 4-Mar-2022
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated