

Technical documentation



Support & training



TLIN2441-Q1 SLLSF28C – DECEMBER 2018 – REVISED JUNE 2022

## TLIN2441-Q1 Automotive with Integrated Voltage Regulator and Watchdog

## 1 Features

- AEC-Q100 : Qualified for automotive applications
   Temperature grade 1: -40°C To 125°C T<sub>A</sub>
- Local interconnect network (LIN) physical layer specification ISO/DIS 17987–4 compliant and conforms to SAE J2602 recommended practice for LIN (See SLLA494)
- Supports 12-V applications and 24 V applications
- Integrated watchdog supervisor configurable by pin or serial peripheral interface SPI
- Wide operating ranges
  - 5.5 V to 36 V supply voltage
  - ±58 V LIN bus fault protection
  - LDO output supporting 3.3 V (TLIN24413-Q1) or 5 V (TLIN24415-Q1)
  - Sleep mode: Ultra-low current consumption allows wake-up event from:
    - LIN bus
    - Local wake up through EN
    - Local wake up through WAKE
  - Power-up and down glitch-free operation
- Protection features:
  - ESD protection, V<sub>SUP</sub> under-voltage protection
  - TXD dominant time out (DTO) protection, Thermal shutdown
  - Unpowered node or ground disconnection failsafe at system level
- V<sub>CC</sub> sources 70 mA with 24 V<sub>SUP</sub> at 85°C
- Available in Leadless VSON (14) package with improved automated optical inspection (AOI) capability



Simplified Schematics, SPI Mode

## 2 Applications

- · Body electronics and lighting
- Hybrid, electric & powertrain systems
- Automotive infotainment and cluster
- Appliances

TLIN2441-Q1

## **3 Description**

The TLIN2441-Q1 is a local interconnect network (LIN) physical layer transceiver, compliant to LIN 2.2A and ISO/DIS 17987–4 standards, with an integrated low dropout (LDO) voltage regulator and watchdog. The TLIN2441-Q1 watchdog can operate in window or timeout mode and can be controlled by pins or SPI. The Pin or SPI control is established at power up by the state of pin 9 (that is, High, Z-State, Low).

LIN is a single-wire bidirectional bus typically used for low speed in-vehicle networks using data rates up to 20 kbps. The LIN receiver supports data rates up to 100 kbps for end-of-line programming. The TLIN2441-Q1 converts the LIN protocol data stream on the TXD input into a LIN bus signal. The receiver converts the data stream to logic-level signals that are sent to the microprocessor through the open-drain RXD pin. The TLIN2441-Q1 reduces system complexity by providing a 3.3 V or 5 V rail with up to 70mA of current to power microprocessors, sensors or other devices. The TLIN2441-Q1 has an optimized current-limited wave-shaping driver which reduces electromagnetic emissions (EME).

# Device Information PART NUMBER PACKAGE<sup>(1)</sup> BODY SIZE (NOM)

3.00 mm x 4.50 mm

 For all available packages, see the orderable addendum at the end of the data sheet.

VSON (14)



Simplified Schematics, Pin Mode





## **Table of Contents**

| 1 Features1                                |
|--------------------------------------------|
| 2 Applications1                            |
| 3 Description1                             |
| 4 Revision History                         |
| 5 Description (continued)                  |
| 6 Pin Configuration and Functions          |
| 7 Specifications                           |
| 7.1 Absolute Maximum Ratings4              |
| 7.2 ESD Ratings 4                          |
| 7.3 ESD Ratings, IEC Specification4        |
| 7.4 Recommended Operating Conditions5      |
| 7.5 Thermal Information5                   |
| 7.6 Power Supply Characteristics5          |
| 7.7 Electrical Characteristics7            |
| 7.8 AC Switching Characteristics10         |
| 7.9 Typical Characteristics11              |
| 8 Parameter Measurement Information12      |
| 8.1 Test Circuit: Diagrams and Waveforms12 |
| 9 Detailed Description                     |
| 9.1 Overview22                             |
| 9.2 Functional Block Diagram23             |

| 9.3 Feature Description                              | 24 |
|------------------------------------------------------|----|
| 9.4 Device Functional Modes                          |    |
| 9.5 Programming                                      | 34 |
| 9.6 Registers                                        |    |
| 10 Application and Implementation                    | 40 |
| 10.1 Application Information                         |    |
| 10.2 Typical Application                             |    |
| 11 Power Supply Recommendations                      |    |
| 12 Layout                                            |    |
| 12.1 Layout Guidelines                               | 45 |
| 12.2 Layout Example                                  | 46 |
| 13 Device and Documentation Support                  |    |
| 13.1 Documentation Support                           | 47 |
| 13.2 Receiving Notification of Documentation Updates |    |
| 13.3 Support Resources                               | 47 |
| 13.4 Trademarks                                      |    |
| 13.5 Electrostatic Discharge Caution                 |    |
| 13.6 Glossary                                        |    |
| 14 Mechanical, Packaging, and Orderable              |    |
| Information                                          | 48 |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Change | s from Revisio | n B (Ma | y 202 | 0) to | Re | vision | C (June 20 | 22) |  |  | Page |
|--------|----------------|---------|-------|-------|----|--------|------------|-----|--|--|------|
|        |                |         |       |       |    |        | -          |     |  |  |      |

| • | Changed all instances of | f legacy termino | logy to commander and | responder where mentioned | 1 |
|---|--------------------------|------------------|-----------------------|---------------------------|---|
|---|--------------------------|------------------|-----------------------|---------------------------|---|

| С | hanges from Revision B (May 2020) to Revision C (June 2022)                            | Page |
|---|----------------------------------------------------------------------------------------|------|
| • | Changed all instances of legacy terminology to commander and responder where mentioned | 1    |

| С | hanges from Revision A (March 2019) to Revision B (May 2020)                                     | Page |
|---|--------------------------------------------------------------------------------------------------|------|
| • | Added: (See SLLA494) to the <i>Features</i> list                                                 | 1    |
|   | Added : See errata TLIN1441-Q1 and TLIN2441-Q1 Duty Cycle Over V <sub>SUP</sub>                  |      |
| • | Changed the capacitor value on pin 5 (LIN) From: 220 pF to 200 pF in Figure 10-1 and Figure 10-2 | 40   |
|   | Changed the capacitor value on LIN From: 220 pF to 200 pF in Figure 12-1                         |      |

| C | Changes from Revision * (December 2018) to Revision A (March 2019)                                | Page  |
|---|---------------------------------------------------------------------------------------------------|-------|
| • | Changed the Description, ESD Ratings, ESD Ratings, IEC Specification, and Power Supply Characteri | stics |
|   | tables                                                                                            | 1     |



## **5** Description (continued)

Ultra-low current consumption is possible using the sleep mode which allows wake up via LIN bus or pin. The LIN bus has two states: dominant state (voltage near ground) and recessive state (voltage near battery). In the recessive state, the LIN bus is pulled high by the internal pull-up resistor (45 k $\Omega$ ) and a series diode. No external pull-up components are required for responder applications. Controller applications require an external pull-up resistor (1 k $\Omega$ ) plus a series diode per the LIN specification.

## **6** Pin Configuration and Functions



Figure 6-1. DMT Package, 14-Pin (VSON), Top View

#### Table 6-1. Pin Functions

| PIN       |                                                         | <b>TYPE</b> <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                             |
|-----------|---------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.       | NAME                                                    | ITPE                       | DESCRIPTION                                                                                                                                                                             |
| 1         | V <sub>SUP</sub>                                        | HV Supply In               | Device supply voltage (connected to battery in series with external reverse-blocking diode)                                                                                             |
| 2         | LIMP                                                    | HV O                       | Used for LIMP home, watchdog event causes this pin to switch $V_{SUP}$                                                                                                                  |
| 3         | 3 EN/nINT D I/O                                         |                            | Enable Input when in Pin Mode/Processor Interrupt when in SPI Mode (open drain) - when EN - Enable input - Setting pin high place device into normal mode and setting low is sleep mode |
| 4 GND GND |                                                         | GND                        | Ground                                                                                                                                                                                  |
| 5         | LIN HV I/O LIN bus single-wire transmitter and received |                            | LIN bus single-wire transmitter and receiver                                                                                                                                            |
| 6         | WDT/CLK                                                 | DI                         | Programmable watchdog window set input (3 levels)/SPI Clock input                                                                                                                       |
| 7         | nWDR/SDO                                                | DO                         | Watchdog output trigger when in Pin Mode / SPI Responder Data Output when in SPI Mode                                                                                                   |
| 8         | WDI/SDI                                                 | DI                         | Watchdog timer trigger input active on both rising and falling edges when in Pin Mode (Must be driven at all times) /SPI Responder Data Input when in SPI Mode                          |
| 9         | 9 PIN/nCS D I                                           |                            | Watchdog Configuration Control Set at Power Up. When tied to GND at power up device is in Pin Mode. When High or in Z-State device is in SPI Mode and this pin becomes Chip Select      |
| 10        | RXD                                                     | DO                         | RXD output (open-drain) interface reporting state of LIN bus voltage                                                                                                                    |
| 11        | TXD                                                     | DI                         | TXD input interface to control state of LIN output                                                                                                                                      |
| 12        | nRST/nWDR                                               | DO                         | Reset output (active low)/Watchdog output trigger if programmed in SPI Mode (active low)                                                                                                |
| 13        | WAKE                                                    | HV I                       | High Voltage Local wake up pin active Low                                                                                                                                               |
| 14        | V <sub>CC</sub>                                         | Supply Out                 | Output voltage from integrated voltage regulator                                                                                                                                        |

(1) HV - High Voltage, D I - Digital Input, D O - Digital Output, HV I/O - High Voltage Input/Output



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating T<sub>A</sub> temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                       | MIN  | MAX                                             | UNIT |
|---------------------------------------|---------------------------------------|------|-------------------------------------------------|------|
| V <sub>SUP</sub>                      | Supply voltage range (ISO/DIS 17987)  | -0.3 | 58                                              | V    |
| V <sub>LIN</sub>                      | LIN Bus input voltage (ISO/DIS 17987) | -58  | 58                                              | V    |
| V <sub>CC50</sub>                     | Regulated 5 V Output Supply           | -0.3 | 6                                               | V    |
| V <sub>CC33</sub>                     | Regulated 3.3 V Output Supply         | -0.3 | 4.5                                             | V    |
| V <sub>WAKE</sub>                     | WAKE pin input voltage range          | -0.3 | 58                                              | V    |
| V <sub>LIMP</sub>                     | LIMP pin output voltage range         | -0.3 | 58 and V <sub>O</sub><br>≤V <sub>SUP</sub> +0.3 | V    |
| V <sub>nRST</sub>                     | Reset output voltage                  | -0.3 | V <sub>CC</sub> + 0.3                           | V    |
| VLOGIC_INPUT                          | Logic input voltage                   | -0.3 | 6                                               | V    |
| VLOGIC_OUTPUT                         | Logic output voltage                  | -0.3 | 6                                               | V    |
| Io                                    | Digital pin output current            |      | 8                                               | mA   |
| I <sub>O(nRST)</sub>                  | Reset output current                  | -5   | 5                                               | mA   |
| T <sub>A</sub>                        | Ambient temperature                   | -40  | 125                                             | °C   |
| TJ                                    | Junction temperature                  | -55  | 150                                             | °C   |
| Storage temperature, T <sub>stg</sub> | Storage temperature range             | -65  | 165                                             | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|  |                                                                         |                                                                      |          | VALUE | UNIT |
|--|-------------------------------------------------------------------------|----------------------------------------------------------------------|----------|-------|------|
|  |                                                                         | Human body model (HBM) classification level H2: respect to ground    | ±10000   |       |      |
|  | Human body model (HBM) classification level 3A: Q100-002 <sup>(1)</sup> | ±4000                                                                | v        |       |      |
|  |                                                                         | Charged device model (CDM) classification level C5, per AEC Q100-011 | All pins | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 ESD Ratings, IEC Specification

|                    |                                                                         |                                 | VALUE  | UNIT |
|--------------------|-------------------------------------------------------------------------|---------------------------------|--------|------|
|                    | Electrostatic discharge <sup>(1)</sup> , LIN, V <sub>SUP</sub> and WAKE | IEC 61000-4-2 contact discharge | ±15000 | V    |
|                    | terminal to GND <sup>(2)</sup>                                          | IEC 61000-4-2 air-gap discharge | ±15000 | v    |
| V <sub>(ESD)</sub> | Powered electrostatic discharge SAEJ2962-1 <sup>(4)</sup>               | SAEJ2962-1 contact discharge    | ±8000  | V    |
|                    |                                                                         | SAEJ2962-1 air discharge        | ±15000 | v    |
|                    |                                                                         | Pulse 1                         | -450   |      |
| Transient          |                                                                         | Pulse 2a                        | 75     | V    |
| Tansient           | according to IBEE LIN EMC test spec <sup>(3)</sup>                      | Pulse 3a                        | -225   | v    |
|                    |                                                                         | Pulse 3b                        | 225    |      |

 IEC 61000-4-2 is a system-level ESD test. Results given here are specific to the IBEE LIN EMC Test specification conditions per IEC TS 62228. Different system-level configurations may lead to different results

(2) Testing performed at 3rd party IBEE Zwickau test house, test report available upon request.

(3) ISO7637 is a system-level transient test. Results given here are specific to the IBEE LIN EMC Test specification conditions. Different system-level configurations may lead to different results.

(4) SAEJ2962-1 Testing performed at 3rd party US3 approved EMC test facility, test report available upon request.



## 7.4 Recommended Operating Conditions

over operating  $T_A$  temperature range (unless otherwise noted)

|                      |                                                          | MIN   | NOM | MAX   | UNIT |
|----------------------|----------------------------------------------------------|-------|-----|-------|------|
| V <sub>SUP</sub>     | Supply voltage                                           | 5.5   |     | 36    | V    |
| V <sub>LIN</sub>     | LIN bus input voltage                                    | 0     |     | 36    | V    |
| V <sub>LOGIC5</sub>  | Logic pin voltage                                        | 0     |     | 5.25  | V    |
| V <sub>LOGIC33</sub> | Logic pin voltage                                        | 0     |     | 3.465 | V    |
| I <sub>OH(DO)</sub>  | Digital terminal HIGH level output current               | -2    |     |       | mA   |
| I <sub>OL(DO)</sub>  | Digital terminal LOW level output current                |       |     | 2     | mA   |
| I <sub>O(LIMP)</sub> | LIMP output current                                      |       |     | 1     | mA   |
| C <sub>(VSUP)</sub>  | V <sub>SUP</sub> supply capacitance                      | 100   |     |       | nF   |
| C <sub>(VCC)</sub>   | $V_{CC}$ supply capacitance; 500 $\mu$ A to full load    | 1     |     |       | μF   |
| C <sub>(VCC)</sub>   | V <sub>CC</sub> supply capacitance; no load to full load | 10    |     |       | μF   |
| ESR <sub>CO</sub>    | Output ESR capacitance requirements                      | 0.001 |     | 2     | Ω    |
| Δt/ΔV                | Input transition rise and fall rate (WDI, WDT, WDR)      |       |     | 100   | ns/V |
| Tj                   | Operating junction temperature range                     | -40   |     | 150   | °C   |

#### 7.5 Thermal Information

|                       |                                              | DMT     | UNIT |
|-----------------------|----------------------------------------------|---------|------|
|                       |                                              | 14 PINS | UNIT |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 35.5    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 35.3    | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 11.8    | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.5     | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 11.8    | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0     | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.6 Power Supply Characteristics

Over operating T<sub>A</sub> temperature range (unless otherwise noted)

|                            | PARAMETER                                                             | TEST CONDITIONS                                                                                                                                                                               | MIN | TYP | MAX | UNIT |  |  |  |  |
|----------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|
| SUPPLY VOLTAGE AND CURRENT |                                                                       |                                                                                                                                                                                               |     |     |     |      |  |  |  |  |
| V <sub>SUP</sub>           | Operational supply voltage (ISO/DIS 17987<br>Param 10,53)             | Device is operational beyond the LIN<br>defined nominal supply voltage range See<br>Figure 8-1 and Figure 8-2                                                                                 | 5.5 |     | 45  | V    |  |  |  |  |
| V <sub>SUP</sub>           | Nominal supply voltage (ISO/DIS 17987<br>Param 10, 53):               | Normal and Standby Modes Normal Mode:<br>Ramp VSUP while LIN signal is a 10 kHz<br>square wave with 50 % duty cycle and 18 V<br>swing. See Figure 8-1 and Figure 8-2                          | 5.5 |     | 36  | V    |  |  |  |  |
|                            |                                                                       | Sleep Mode                                                                                                                                                                                    | 5.5 |     | 36  | V    |  |  |  |  |
| UV <sub>SUPR</sub>         | Under voltage V <sub>SUP</sub> threshold                              | Ramp Up                                                                                                                                                                                       |     | 3.5 | 4.2 | V    |  |  |  |  |
| UV <sub>SUPF</sub>         | Under voltage V <sub>SUP</sub> threshold                              | Ramp Down                                                                                                                                                                                     | 1.8 | 2.1 | 2.5 | V    |  |  |  |  |
| U <sub>VHYS</sub>          | Delta hysteresis voltage for V <sub>SUP</sub> under voltage threshold |                                                                                                                                                                                               |     | 1.5 |     | V    |  |  |  |  |
| I <sub>SUP</sub>           | Transceiver and LDO supply current                                    | Transceiver normal mode dominant plus<br>LDO output; where LDO load current is 70<br>mA                                                                                                       |     |     | 80  | mA   |  |  |  |  |
| Isuptrxdom                 | Oursely summative seture setu                                         | Normal Mode: EN = $V_{CC}$ , bus dominant:<br>total bus load where $R_{LIN} \ge 500 \Omega$ and $C_{LIN} \le 10 \text{ nF}$                                                                   |     | 1.2 | 5.0 | mA   |  |  |  |  |
|                            | Supply current transceiver only                                       | $\label{eq:standby} \begin{array}{l} \mbox{Standby Mode: EN = 0 V, bus dominant:} \\ \mbox{total bus load where } R_{LIN} \geq 500 \ \Omega \mbox{ and } C_{LIN} \\ \leq 10 \ nF \end{array}$ |     | 1   | 1.9 | mA   |  |  |  |  |

## 7.6 Power Supply Characteristics (continued)

Over operating T<sub>A</sub> temperature range (unless otherwise noted)

| PARAMETER                     |                                                        | TEST CONDITIONS                                                                                                                                            | MIN  | ТҮР  | MAX  | UNIT |  |
|-------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
|                               |                                                        | Normal Mode: EN = V <sub>CC</sub> ,<br>Bus recessive: LIN = V <sub>SUP</sub> ,                                                                             |      | 450  | 750  | μA   |  |
| ISUPTRXREC                    | Supply current transceiver only                        | Standby Mode: EN = 0 V, LIN = recessive = V <sub>SUP</sub>                                                                                                 |      | 45   | 70   |      |  |
| -SUP TRAKEC                   |                                                        | Added Standby Mode current through the RXD pull-up resistor with a value of 100 k $\Omega$ :<br>EN = 0 V, LIN = recessive = VSUP, RXD = GND <sup>(1)</sup> |      |      | 55   | μA   |  |
| 1                             | Sleep mode supply current transceiver only             | 5.5 V < V <sub>SUP</sub> $\leq$ 24 V, LIN = V <sub>SUP</sub> , WAKE = V <sub>SUP</sub> , EN = 0 V, TXD and RXD floating                                    |      | 15   | 22   | μA   |  |
| ISUPTRXSLP                    |                                                        | 24 V < V <sub>SUP</sub> $\leq$ 36 V, LIN = V <sub>SUP</sub> , WAKE = V <sub>SUP</sub> , EN = 0 V, TXD and RXD floating                                     |      | 25   | 35   | μA   |  |
| REGULATED OU                  | ITPUT V <sub>CC</sub>                                  |                                                                                                                                                            |      |      |      |      |  |
| V <sub>CC</sub>               | Regulated output                                       | $V_{SUP}$ = 5.5 to 36 V, $I_{CC}$ = 1 to 70 mA                                                                                                             | -2   |      | 2    | %    |  |
| $\Delta V_{CC(\Delta VSUP)}$  | Line regulation                                        | $V_{SUP}$ = 5.5 to 36 V, $\Delta V_{CC}$ , $I_{CC}$ = 10 mA                                                                                                |      |      | 50   | mV   |  |
| $\Delta V_{CC(\Delta VSUPL)}$ | Load regulation                                        | $I_{CC}$ = 1 to 70 mA, $V_{SUP}$ = 28 V, $\Delta V_{CC}$                                                                                                   |      |      | 50   | mV   |  |
| V <sub>DROP</sub>             | Dropout voltage (5 V LDO output)                       | $V_{SUP} - V_{CC}$ , $I_{CC}$ = 70 mA                                                                                                                      |      | 300  | 600  | mV   |  |
| V <sub>DROP</sub>             | Dropout voltage (3.3 V LDO output)                     | $V_{SUP} - V_{CC}$ , $I_{CC}$ = 70 mA                                                                                                                      |      | 350  | 700  | mV   |  |
| UV <sub>CC5R</sub>            | Under voltage 5 V $V_{CC}$ threshold                   | Ramp Up                                                                                                                                                    |      | 4.7  | 4.9  | V    |  |
| UV <sub>CC5F</sub>            | Under voltage 5 V $V_{CC}$ threshold                   | Ramp Down                                                                                                                                                  | 4.1  | 4.45 |      | V    |  |
| UV <sub>CC33R</sub>           | Under voltage 3.3 V $V_{CC}$ threshold                 | Ramp Up                                                                                                                                                    |      | 2.9  | 3.1  | V    |  |
| UV <sub>CC33F</sub>           | Under voltage 3.3 V $V_{CC}$ threshold                 | Ramp Down                                                                                                                                                  | 2.5  | 2.75 |      | V    |  |
| OV <sub>CC5R</sub>            | Over voltage 5 V VCC threshold <sup>(2)</sup>          | Ramp Up                                                                                                                                                    |      | 5.6  | 6.0  | V    |  |
| OV <sub>CC5F</sub>            | Over voltage 5 V VCC threshold <sup>(2)</sup>          | Ramp Down                                                                                                                                                  | 5.28 | 5.5  |      | V    |  |
| OV <sub>CC33R</sub>           | Over voltage 3.3 V VCC threshold <sup>(2)</sup>        | Ramp Up                                                                                                                                                    |      | 3.79 | 3.98 | V    |  |
| OV <sub>CC33F</sub>           | Over voltage 3.3 V VCC threshold <sup>(2)</sup>        | Ramp Down                                                                                                                                                  | 3.58 | 3.73 |      | V    |  |
| I <sub>CCOUT</sub>            | Output current                                         | $V_{CC}$ in regulation with 24 V $V_{SUP}$ ; $T_A = 85^{\circ}C$                                                                                           | 0    |      | 70   | mA   |  |
| ICCOUTL                       | Output current limit                                   | V <sub>CC</sub> short to ground                                                                                                                            |      |      | 275  | mA   |  |
| PSRR                          | Power supply rejection ripple rejection <sup>(2)</sup> | $V_{\rm RIP}$ = 0.5 V_{\rm PP}, Load = 10 mA, $f$ = 100 Hz, CO = 10 $\mu$ F, V_{\rm SUP} = 12 V and temperature = 27 $^\circ \rm C$                        |      | 60   |      | dB   |  |
| T <sub>SDR</sub>              | Thermal shutdown temperature <sup>(2)</sup>            | Internal junction temperature; rising                                                                                                                      | 165  |      |      | °C   |  |
| T <sub>SDF</sub>              | Thermal shutdown temperature <sup>(2)</sup>            | Internal junction temperature; falling                                                                                                                     |      |      | 150  | °C   |  |
| T <sub>SDHYS</sub>            | Thermal shutdown hysteresis <sup>(2)</sup>             | V <sub>SUP</sub> = 12 V and temperature = 27 °C                                                                                                            |      | 10   |      | °C   |  |
|                               |                                                        |                                                                                                                                                            |      |      |      |      |  |

(1) RXD pin is an open drain output. In standby mode RXD is pulled low which has the device pulling current through V<sub>SUP</sub> through the pull-up resisitor to V<sub>CC</sub>. The value of the pull-up resistor impacts the standby mode current. A 10 kΩ resistor value can add as much at 500 μA of current. Specified by design

(2)



## 7.7 Electrical Characteristics

over operating  $T_A$  temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                                                                                                        | MIN   | TYP | MAX   | UNIT             |
|-------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------------------|
| RXD OUTPUT              | TERMINAL (OPEN DRAIN)                                                                      | 1                                                                                                                                                                                                      |       |     |       |                  |
| V <sub>OL</sub>         | Output low voltage                                                                         | Based upon a 2 k $\Omega$ to 10 k $\Omega$ external pull-up to $V_{CC}$                                                                                                                                |       |     | 0.2   | $V_{\text{CC}}$  |
| OL                      | Low level output current, open drain                                                       | LIN = 0 V, RXD = 0.4 V                                                                                                                                                                                 | 1.5   |     |       | mA               |
| LKG                     | Leakage current, high-level                                                                | $LIN = V_{SUP}, RXD = V_{CC}$                                                                                                                                                                          | -5    | 0   | 5     | μA               |
| TXD INPUT TE            | RMINAL                                                                                     | · · ·                                                                                                                                                                                                  |       |     | ·     |                  |
| VIL                     | Low level input voltage                                                                    |                                                                                                                                                                                                        | -0.3  |     | 0.8   | V                |
| V <sub>IH</sub>         | High level input voltage                                                                   |                                                                                                                                                                                                        | 2     |     | 5.5   | V                |
| Ін                      | High level input leakage current                                                           | TXD = high                                                                                                                                                                                             | -5    | 0   | 5     | μA               |
| R <sub>TXD</sub>        | Internal pull-up resistor value                                                            |                                                                                                                                                                                                        | 125   | 350 | 800   | kΩ               |
| LIN TERMINAL            | (REFERENCED TO V <sub>SUP</sub> )                                                          |                                                                                                                                                                                                        |       |     |       |                  |
| V <sub>OH</sub>         | HIGH level output voltage                                                                  | LIN recessive, TXD = high, $I_0 = 0$ mA, $V_{SUP}$<br>= 5.5 V to 45 V                                                                                                                                  | 0.85  |     |       | V <sub>SUP</sub> |
| V <sub>OL</sub>         | LOW level output voltage                                                                   | LIN dominant, TXD = low, V <sub>SUP</sub> = 5.5 V to<br>45 V                                                                                                                                           |       |     | 0.2   | V <sub>SUP</sub> |
| V <sub>SUP_NON_OP</sub> | V <sub>SUP</sub> where impact of recessive LIN bus < 5%<br>(ISO/DIS 17987 Param 11, 54/56) | TXD & RXD open V <sub>LIN</sub> = 5.5 V to 58 V                                                                                                                                                        | -0.3  |     | 58    | V                |
| BUS_LIM                 | Limiting current (ISO/DIS 17987 Param 57)                                                  | $\begin{array}{l} \text{TXD = 0 V, } V_{\text{LIN}} = 45 \text{ V, } R_{\text{MEAS}} = 440 \ \Omega, \\ V_{\text{SUP}} = 45 \text{ V,} \\ V_{\text{BUSdom}} < 4.518 \text{ V; Figure 8-6} \end{array}$ | 40    | 120 | 200   | mA               |
| BUS_PAS_dom             | Receiver leakage current, dominant (ISO/DIS 17987 Param 58)                                | V <sub>LIN</sub> = 0 V, V <sub>SUP</sub> = 24 V Driver off/recessive;<br>Figure 8-7                                                                                                                    | -1    |     |       | mA               |
| BUS_PAS_rec1            | Receiver leakage current, recessive (ISO/DIS 17987 Param 59)                               | $V_{LIN} \ge V_{SUP}$ , 5.5 V $\le V_{SUP} \le 45$ V Driver off;<br>Figure 8-8                                                                                                                         |       |     | 20    | μA               |
| BUS_PAS_rec2            | Receiver leakage current, recessive (ISO/DIS 17987 Param 59)                               | V <sub>LIN</sub> = V <sub>SUP</sub> , Driver off; Figure 8-8                                                                                                                                           | -10   |     | 10    | μA               |
| BUS_NO_GND              | Leakage current, loss of ground (ISO/DIS 17987<br>Param 60)                                | $ \begin{array}{l} \text{GND} = \text{V}_{\text{SUP}}, \text{V}_{\text{SUP}} = 24 \text{ V}, 0 \leq \text{V}_{\text{LIN}} \leq 36 \text{ V}; \\ \text{Figure 8-9} \end{array} $                        | -1    |     | 1     | mA               |
| BUS_NO_BAT              | Leakage current, loss of supply (ISO/DIS 17987<br>Param 61)                                | $0 \text{ V} \le \text{V}_{\text{LIN}} \le 36 \text{ V}, \text{ V}_{\text{SUP}} = \text{GND}; \text{ Figure 8-10}$                                                                                     |       |     | 10    | μA               |
| V <sub>BUSdom</sub>     | Low level input voltage (ISO/DIS 17987 Param 62)                                           | LIN dominant (including LIN dominant for wake up); Figure 8-3, Figure 8-8                                                                                                                              |       |     | 0.4   | V <sub>SUP</sub> |
| V <sub>BUSrec</sub>     | High level input voltage (ISO/DIS 17987 Param 63)                                          | LIN recessive; Figure 8-3, Figure 8-8                                                                                                                                                                  | 0.6   |     |       | V <sub>SUP</sub> |
| V <sub>BUS_CNT</sub>    | Receiver center threshold (ISO/DIS 17987 Param 64)                                         | $V_{BUS\_CNT} = (V_{IL} + V_{IH})/2$ ; Figure 8-3, Figure 8-8                                                                                                                                          | 0.475 | 0.5 | 0.525 | V <sub>SUP</sub> |
| V <sub>HYS</sub>        | Hysteresis voltage (ISO/DIS 17987 Param 65)                                                | $V_{HYS}$ = ( $V_{IL}$ - $V_{IH}$ ); Figure 8-3, Figure 8-8                                                                                                                                            |       |     | 0.175 | V <sub>SUP</sub> |
| VSERIAL_DIODE           | Serial diode LIN term pull-up path (ISO/DIS 17987<br>Param 21, 66)                         | By design and characterization                                                                                                                                                                         | 0.4   | 0.7 | 1.0   | V                |
| R <sub>Responder</sub>  | Pull-up resistor to V <sub>SUP</sub> (ISO/DIS 17987 Param 26, 71)                          | Normal and Standby modes                                                                                                                                                                               | 20    | 45  | 60    | kΩ               |
| RSLEEP                  | Pull-up current source to V <sub>SUP</sub>                                                 | Sleep mode, V <sub>SUP</sub> = 24 V, LIN = GND                                                                                                                                                         | -20   |     | -2    | μA               |
| C <sub>LIN,PIN</sub>    | Capacitance of the LIN pin                                                                 | By design and characterization                                                                                                                                                                         |       |     | 45    | pF               |
| EN INPUT TER            | MINAL                                                                                      | · · · · · ·                                                                                                                                                                                            |       |     | I     |                  |
| V <sub>IH</sub>         | High level input voltage                                                                   |                                                                                                                                                                                                        | 2     |     | 5.5   | V                |
| / <sub>IL</sub>         | Low level input voltage                                                                    |                                                                                                                                                                                                        |       |     | 0.8   | V                |
| / <sub>HYS</sub>        | Hysteresis voltage                                                                         | By design and characterization                                                                                                                                                                         | 30    |     | 500   | mV               |
| IL                      | Low level input current                                                                    | EN = Low                                                                                                                                                                                               | -8    |     | 8     | μA               |
| R <sub>EN</sub>         | Internal pull-down resistor                                                                |                                                                                                                                                                                                        | 125   | 350 | 800   | kΩ               |
|                         | TERMINAL (HIGH VOLTAGE OPEN DRAIN OUTP                                                     | ⊥                                                                                                                                                                                                      |       |     |       |                  |
| ΔV <sub>H</sub>         | High level voltage drop LIMP with respect to V <sub>SUP</sub>                              | I <sub>LIMP</sub> = - 0.5 mA                                                                                                                                                                           |       | 0.5 | 1     | V                |
|                         | Leakage current                                                                            | LIMP = 0 V, Sleep Mode                                                                                                                                                                                 | -0.5  | 5.0 | 0.5   | μA               |
| I <sub>LKG(LIMP)</sub>  | -                                                                                          |                                                                                                                                                                                                        | 0.0   |     | 0.0   | μ, ,             |



## 7.7 Electrical Characteristics (continued)

over operating T<sub>A</sub> temperature range (unless otherwise noted)

| •                     | PARAMETER                                                                                      | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                 | MIN                  | TYP | MAX                  | UNIT            |
|-----------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|-----------------|
| VIH                   | High-level input voltage                                                                       | Selective Wake-up or Standby Mode, WAKE                                                                                                                                                                                                                                                                                                                                                         | V <sub>SUP</sub> – 2 |     |                      | V               |
| * 1/1                 |                                                                                                | pin enabled                                                                                                                                                                                                                                                                                                                                                                                     | • SUP - 2            |     |                      | v               |
| V <sub>IL</sub>       | Low-level input voltage                                                                        | Selective Wake-up or Standby Mode, WAKE pin enabled                                                                                                                                                                                                                                                                                                                                             |                      |     | V <sub>SUP</sub> – 3 | V               |
| I <sub>IH</sub>       | High-level input leakage current                                                               | WAKE = V <sub>SUP</sub> - 1 V                                                                                                                                                                                                                                                                                                                                                                   | -25                  | -15 |                      | μA              |
| IIL                   | Ligh-level input leakage current                                                               | WAKE = 1 V                                                                                                                                                                                                                                                                                                                                                                                      |                      | 15  | 25                   | μA              |
| t <sub>WAKE</sub>     | WAKE hold time                                                                                 | Wake up time from a wake edge on WAKE;<br>Standby or Sleep mode                                                                                                                                                                                                                                                                                                                                 | 5                    |     | 50                   | μs              |
| WDI, SDI, SCH         | , nCS INPUT TERMINAL                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     |                      |                 |
| V <sub>IH</sub>       | High-level input voltage                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                 | 2.19                 |     |                      | V               |
| VIL                   | Low-level input voltage                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     | 0.8                  | V               |
| I <sub>IH</sub>       | High-level input leakage current                                                               | Inputs = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                        | -1                   |     | 1                    | μA              |
| I <sub>IL</sub>       | Low-level input leakage current                                                                | Inputs = 0 V, V <sub>CC</sub> = Active                                                                                                                                                                                                                                                                                                                                                          | -50                  |     | -5                   | μA              |
| C <sub>IN</sub>       | Input Capacitance                                                                              | 4 MHz                                                                                                                                                                                                                                                                                                                                                                                           |                      | 10  | 15                   | pF              |
| I <sub>LKG(OFF)</sub> | Unpowered leakage current                                                                      | Inputs = 5.25/3.465 V, V <sub>CC</sub> = V <sub>SUP</sub> = 0 V                                                                                                                                                                                                                                                                                                                                 | -1                   |     | 1                    | μA              |
| WDT INPUT T           | ERMINAL                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     |                      |                 |
| VIH                   | High-level input voltage                                                                       | Inputs = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                        | 0.8                  |     |                      | V <sub>CC</sub> |
| VIL                   | Low-level input voltage                                                                        | Inputs = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                        |                      |     | 0.2                  | V <sub>CC</sub> |
| V <sub>IM(WDT)</sub>  | WDT Mid-level input voltage <sup>(1)</sup>                                                     | Inputs = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                        | 0.4                  | 0.5 | 0.6                  | V <sub>CC</sub> |
| IIH                   | High-level input leakage current                                                               | Inputs = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                        | 2.5                  |     | 25                   | μA              |
| IIL                   | Low-level input leakage current                                                                | Inputs = 0 V, V <sub>CC</sub> = Active                                                                                                                                                                                                                                                                                                                                                          | -25                  |     | -2.5                 | μA              |
| I <sub>LKG(OFF)</sub> | Unpowered leakage current                                                                      | Inputs = 5.25/3.465 V, V <sub>CC</sub> = V <sub>SUP</sub> = 0 V                                                                                                                                                                                                                                                                                                                                 | -1                   |     | 1                    | μA              |
| SDO OUTPUT            | TERMINAL                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     |                      |                 |
| V <sub>OH</sub>       | High level output voltage                                                                      | I <sub>O</sub> = 2 mA, V <sub>CC</sub> = Active                                                                                                                                                                                                                                                                                                                                                 | 0.8                  |     |                      | V <sub>CC</sub> |
| V <sub>OL</sub>       | Low level output voltage                                                                       | I <sub>O</sub> = 2 mA, V <sub>CC</sub> = Active                                                                                                                                                                                                                                                                                                                                                 |                      |     | 0.2                  | V <sub>CC</sub> |
| I <sub>LKG(OFF)</sub> | Unpowered leakage current                                                                      | Outputs = 5.25/3.465 V, $V_{CC} = V_{SUP} = 0 V$                                                                                                                                                                                                                                                                                                                                                | -1                   |     | 1                    | μA              |
| nRST, nWDR (          | SPI Mode) TERMINAL (OPEN DRAIN OUTPUT)                                                         |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     |                      |                 |
| I <sub>LKG</sub>      | Leakage current, high-level                                                                    | LIN = $V_{SUP}$ , nRST = $V_{CC}$                                                                                                                                                                                                                                                                                                                                                               | -5                   |     | 5                    | μA              |
| V <sub>OL</sub>       | Low-level output voltage                                                                       | Based upon external pull up to $V_{CC}$                                                                                                                                                                                                                                                                                                                                                         |                      |     | 0.2                  | V <sub>CC</sub> |
| I <sub>OL</sub>       | Low-level output current, open drain                                                           | LIN = 0 V, nRST = 0.4 V                                                                                                                                                                                                                                                                                                                                                                         | 1.5                  |     |                      | mA              |
| nINT, nWDR (I         | Pin Mode) TERMINAL (OPEN DRAIN OUTPUT)                                                         |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     |                      |                 |
| V <sub>OL</sub>       | Low-level output voltage                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     | 0.2                  | V <sub>CC</sub> |
| I <sub>OL</sub>       | Low-level output current, open drain                                                           | LIN = 0 V, nINT = 0.4 V                                                                                                                                                                                                                                                                                                                                                                         | 1.5                  |     |                      | mA              |
| I <sub>LKG</sub>      | Leakage current, high-level                                                                    | LIN = V <sub>SUP,</sub> nINT = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                  | -5                   |     | 5                    | μA              |
| WDI, WDT TIN          | IING and SWITCHING CHARACTERISTIC (RL = 1 M                                                    | /Ω, CL = 50 pF and T <sub>A</sub> = -40°C to 125°C)                                                                                                                                                                                                                                                                                                                                             |                      |     |                      |                 |
| t <sub>W</sub>        | WDI pulse width; see Figure 8-19                                                               | Filter time to avoid false input                                                                                                                                                                                                                                                                                                                                                                | 30                   |     |                      | μs              |
| t <sub>d</sub>        | nWDR pulse width delay time that sets the lower window boundry starting point; see Figure 8-19 | Time from nWDR low to high                                                                                                                                                                                                                                                                                                                                                                      | 2                    | 4   | 6                    | ms              |
|                       |                                                                                                | WDT = GND                                                                                                                                                                                                                                                                                                                                                                                       | 32                   | 40  | 48                   | ms              |
| t <sub>WINDOW</sub>   | Closed Window + Open Window; See Figure 8-19                                                   | WDT = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                           | 480                  | 600 | 720                  | ms              |
|                       |                                                                                                | WDT = Floating                                                                                                                                                                                                                                                                                                                                                                                  | 4.8                  | 6   | 7.2                  | s               |
|                       |                                                                                                | WDT = GND                                                                                                                                                                                                                                                                                                                                                                                       | 16                   | 20  | 24                   | ms              |
| t <sub>WDOUT</sub>    | Watchdog timeout window (Open Window); See<br>Figure 8-19                                      | WDT = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                           | 240                  | 300 | 360                  | ms              |
|                       |                                                                                                | WDT = Floating                                                                                                                                                                                                                                                                                                                                                                                  | 2.4                  | 3   | 3.6                  | s               |
| t <sub>PHL</sub>      | Propagation delay time high to low level output (V_{CC} to nWDR delay)                         | V <sub>CC</sub> = Active                                                                                                                                                                                                                                                                                                                                                                        |                      | 40  | 65                   | μs              |
| DUTY CYCLE            | CHARACTERISTICS <sup>(2)</sup>                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                 |                      |     |                      |                 |
| D1 <sub>12V</sub>     | Duty Cycle 1 (ISO/DIS 17987 Param 27)                                                          | $\begin{array}{l} TH_{\text{REC}(\text{MAX})} = 0.744 \text{ x } V_{\text{SUP}}, \\ TH_{\text{DOM}(\text{MAX})} = 0.581 \text{ x } V_{\text{SUP}}, \\ V_{\text{SUP}} = 5.5 \text{ V to 18 V, } t_{\text{BIT}} = 50 \ \mu\text{s} \ (20 \ \text{kbps}), \\ D1 = t_{\text{BUS}\_rec(\text{min})} / (2 \ \text{x} \ t_{\text{BIT}}) \ (\text{See Figure 8-11}, \\ \text{Figure 8-12}) \end{array}$ | 0.396                |     |                      |                 |



## 7.7 Electrical Characteristics (continued)

over operating  $T_A$  temperature range (unless otherwise noted)

|                   | PARAMETER                             | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                   | MIN   | TYP | MAX   | UNIT |
|-------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| D2 <sub>12V</sub> | Duty Cycle 2 (ISO/DIS 17987 Param 28) | $\begin{array}{l} TH_{REC(MIN)} = 0.422 \; x \; V_{SUP}, \\ TH_{DOM(MIN)} = 0.284 \; x \; V_{SUP}, \; V_{SUP} = 5.5 \; V \; to \\ 18 \; V, \\ t_{BIT} = 50 \; \mu s \; (20 \; kbps), \; D2 = t_{BUS\_rec(MAX)} / (2 \\ x \; t_{BIT}) \; (See \; Figure \; 8-11, \; Figure \; 8-12) \end{array}$                                                                                   |       |     | 0.581 |      |
| D3 <sub>12V</sub> | Duty Cycle 3 (ISO/DIS 17987 Param 29) | $\begin{array}{l} TH_{REC(MAX)} = 0.778 \ x \ V_{SUP}, \ TH_{DOM(MAX)} = \\ 0.616 \ x \ V_{SUP}, \\ V_{SUP} = 5.5 \ V \ to \ 18 \ V, \ t_{BIT} = 96 \ \mu s \ (10.4 \ kbps), \\ D3 = t_{BUS\_rec(min)} / (2 \ x \ t_{BIT}) \ (See \ Figure \ 8-11, \\ Figure \ 8-12) \end{array}$                                                                                                 | 0.417 |     |       |      |
| D4 <sub>12V</sub> | Duty Cycle 4 (ISO/DIS 17987 Param 30) | $\begin{array}{l} TH_{REC(MIN)} = 0.389 \; x \; V_{SUP}, \\ TH_{DOM(MIN)} = 0.251 \; x \; V_{SUP}, \\ V_{SUP} = 5.5 \; V \; to \; 18 \; V, \; t_{BIT} = 96 \; \mu s \; (10.4 \; kbps), \\ D4 = t_{BUS\_rec(MAX)} / (2 \; x \; t_{BIT}) \; (See \; Figure \; 8-11, \; Figure \; 8-12) \end{array}$                                                                                 |       |     | 0.59  |      |
| D1 <sub>24V</sub> | Duty Cycle 1 (ISO/DIS 17987 Param 72) | $\begin{array}{l} TH_{REC(MAX)} = 0.710 \; x \; V_{SUP}, \; TH_{DOM(MAX)} = \\ 0.554 \; x \; V_{SUP}, \; V_{SUP} = 15 \; V \; to \; 36 \; V, \; t_{BIT} = 50 \\ \mu s, \; D1 = t_{BUS \;\; rec(MIN)} / (2 \; x \; tBIT) \; (See \; Figure \\ 8-13, \; Figure \; 8-14 \end{array}$                                                                                                 | 0.330 |     |       |      |
| D2 <sub>24V</sub> | Duty Cycle 2 (ISO/DIS 17987 Param 73) | $\begin{array}{l} {\sf TH}_{\sf REC(MIN)} = 0.446 \; x \; {\sf V}_{\sf SUP}, \; {\sf TH}_{\sf DOM(MIN)} = \\ 0.302 \; x \; {\sf V}_{\sf SUP}, \; {\sf V}_{\sf SUP} = 15.6 \; V \; to \; 36 \; V, \; {\sf t}_{\sf BIT} \\ = 50 \; \mu {\sf s}, \; D2 = {\sf t}_{\sf BUS\_rec(MAX)} / (2 \; x \; {\sf tBIT}) \; ({\sf See} \\ {\sf Figure 8-13}, \; {\sf Figure 8-14}) \end{array}$ |       |     | 0.642 |      |
| D3 <sub>24V</sub> | Duty Cycle 3 (ISO/DIS 17987 Param 74) | $\begin{array}{l} TH_{REC(MAX)} = 0.744 \ x \ V_{SUP}, \ TH_{DOM(MAX)} = \\ 0.581 \ x \ V_{SUP}, \ V_{SUP} = 5.5 \ V \ to \ 36 \ V, \ t_{BIT} = \\ 96 \ \mu s, \ D3 = t_{BUS\_rec(min)/(2 \ x \ tBIT)} \ (See \ Figure \\ 8-13, \ Figure \ 8-14) \end{array}$                                                                                                                     | 0.386 |     |       |      |
| D4 <sub>24V</sub> | Duty Cycle 4 (ISO/DIS 17987 Param 75) | $\begin{array}{l} TH_{REC(MIN)} = 0.442 \; x \; V_{SUP}, \; TH_{DOM(MIN)} = \\ 0.284 \; x \; V_{SUP}, \; V_{SUP} = 5.5 \; V \; to \; 36 \; V, \; t_{BIT} = 96 \\ \mu s, \; D4 = t_{BUS\_rec(MAX)} / (2 \; x \; t_{BIT}) \; (See \; Figure \\ 8-13, \; Figure \; 8-14) \end{array}$                                                                                                |       |     | 0.591 |      |

(1) This is the measured voltage at the WDT pin when left floating. The WDT pin should be connected directly to  $V_{CC}$ , GND or left floating. (2) See errata TLIN1441-Q1 and TLIN2441-Q1 Duty Cycle Over  $V_{SUP}$ 



## 7.8 AC Switching Characteristics

over operating  $T_A$  temperature range (unless otherwise noted)

|                                            | PARAMETER                                                                                                                                                 | TEST CONDITIONS                                                                                                                                                                                                | MIN | TYP | MAX | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| DEVICE SWITC                               | CHING CHARACTERISTICS                                                                                                                                     | · · · ·                                                                                                                                                                                                        |     |     | ·   |      |
| t <sub>rx_pdr</sub><br>t <sub>rx_pdf</sub> | Receiver rising/falling propagation delay time (ISO/DIS 17987 Param 31,76)                                                                                | RRXD = 2.4 kΩ, CRXD = 20 pF (See Figure           8-13, Figure 8-14)                                                                                                                                           |     |     | 6   | μs   |
| t <sub>rs_sym</sub>                        | Symmetry of receiver propagation delay time<br>Receiver rising propagation delay time (ISO/DIS<br>17987 Param 32, 77)                                     | $ \begin{array}{l} \mbox{Rising edge with respect to falling edge,} \\ (t_{r_x,sym} = t_{r_x,pdf} - t_{r_x,pdr}), \ R_{RXD} = 2.4 \ k\Omega, \\ C_{RXD} = 20 \ pF \ (Figure 8-13, \ Figure 8-14) \end{array} $ | -2  |     | 2   | μs   |
| t <sub>LINBUS</sub>                        | LIN wakeup time (minimum dominant time on LIN bus for wakeup)                                                                                             | See Figure 8-17, Figure 9-5, and Figure 9-6                                                                                                                                                                    | 25  | 100 | 150 | μs   |
| t <sub>CLEAR</sub>                         | Time to clear false wakeup prevention logic if LIN<br>bus had a bus stuck dominant fault (recessive<br>time on LIN bus to clear bus stuck dominant fault) | See Figure 9-6                                                                                                                                                                                                 | 10  |     | 60  | μs   |
| t <sub>DST</sub>                           | Dominant state time out                                                                                                                                   |                                                                                                                                                                                                                | 20  | 45  | 80  | ms   |
|                                            | Mode change delay time                                                                                                                                    | Time to change from normal mode to sleep<br>mode through EN pin: See Figure 8-15                                                                                                                               |     |     | 15  | μs   |
| t <sub>MODE_CHANGE</sub>                   | Mode change delay time sleep mode to normal mode                                                                                                          | Time to change from sleep mode to normal mode through EN pin and not due to a wake event; RXD pulled up to $V_{CC}$ : See Figure 8-15                                                                          |     |     | 800 | μs   |
| t <sub>NOMINT</sub>                        | Normal mode initialization time                                                                                                                           | Time for normal mode to initialize and<br>data on RXD pin to be valid, includes<br>t <sub>MODE_CHANGE</sub> for standby mode to normal<br>mode See Figure 8-15                                                 |     |     | 45  | μs   |
| t <sub>INACT_FS</sub>                      | Timer for inactivity coming out of sleep mode and when coming out of failsafe mode to determine if caused event has been cleared <sup>(1)</sup>           |                                                                                                                                                                                                                | 250 |     |     | ms   |
| t <sub>PWR</sub>                           | Power up time                                                                                                                                             | Upon power up time it takes for valid data on RXD                                                                                                                                                              |     |     | 1.5 | ms   |
| SPI SWITCHIN                               | G CHARACTERISTICS                                                                                                                                         | · · ·                                                                                                                                                                                                          |     |     | ·   |      |
| f <sub>SCK</sub>                           | SCK, SPI clock frequency <sup>(1)</sup>                                                                                                                   |                                                                                                                                                                                                                |     |     | 5   | MHz  |
| t <sub>SCK</sub>                           | SCK, SPI clock period <sup>(1)</sup>                                                                                                                      | See Figure 8-18                                                                                                                                                                                                | 200 |     |     | ns   |
| t <sub>RSCK</sub>                          | SCK rise time <sup>(1)</sup>                                                                                                                              | See Figure 8-18                                                                                                                                                                                                |     |     | 40  | ns   |
| t <sub>FSCK</sub>                          | SCK fall time <sup>(1)</sup>                                                                                                                              | See Figure 8-18                                                                                                                                                                                                |     |     | 40  | ns   |
| t <sub>scкн</sub>                          | SCK, SPI clock high <sup>(1)</sup>                                                                                                                        | See Figure 8-18                                                                                                                                                                                                | 80  |     |     | ns   |
| t <sub>SCKL</sub>                          | SCK, SPI clock low <sup>(1)</sup>                                                                                                                         | See Figure 8-18                                                                                                                                                                                                | 80  |     |     | ns   |
| t <sub>ACC</sub>                           | First read access time from chip select <sup>(1)</sup>                                                                                                    | See Figure 8-18                                                                                                                                                                                                | 50  |     |     | ns   |
| t <sub>CSS</sub>                           | Chip select setup time <sup>(1)</sup>                                                                                                                     | See Figure 8-18                                                                                                                                                                                                | 100 |     |     | ns   |
| t <sub>CSH</sub>                           | Chip select hold time <sup>(1)</sup>                                                                                                                      | See Figure 8-18                                                                                                                                                                                                | 100 |     |     | ns   |
| t <sub>CSD</sub>                           | Chip select disable time <sup>(1)</sup>                                                                                                                   | See Figure 8-18                                                                                                                                                                                                | 500 |     |     | ns   |
| t <sub>SISU</sub>                          | Data in setup time <sup>(1)</sup>                                                                                                                         | See Figure 8-18                                                                                                                                                                                                | 30  |     |     | ns   |
| t <sub>SIH</sub>                           | Data in hold time <sup>(1)</sup>                                                                                                                          | See Figure 8-18                                                                                                                                                                                                | 40  |     |     | ns   |
| t <sub>SOV</sub>                           | Data out valid <sup>(1)</sup>                                                                                                                             | See Figure 8-18                                                                                                                                                                                                |     |     | 80  | ns   |
| t <sub>RSO</sub>                           | SO rise time <sup>(1)</sup>                                                                                                                               | See Figure 8-18                                                                                                                                                                                                |     |     | 40  | ns   |
| t <sub>FSO</sub>                           | SO fall time <sup>(1)</sup>                                                                                                                               | See Figure 8-18                                                                                                                                                                                                |     |     | 40  | ns   |

(1) Specified by design



## 7.9 Typical Characteristics



## 8 Parameter Measurement Information

## 8.1 Test Circuit: Diagrams and Waveforms











Figure 8-3. LIN Bus Input Signal









Figure 8-5. V<sub>SUP\_NON\_OP</sub> Test Circuit



Figure 8-6. Test Circuit for I<sub>BUS\_LIM</sub> at Dominant State (Driver on)



Figure 8-7. Test Circuit for I<sub>BUS\_PAS\_dom</sub>; TXD = Recessive State V<sub>BUS</sub> = 0 V





Figure 8-8. Test Circuit for IBUS\_PAS\_rec



Figure 8-9. Test Circuit for I<sub>BUS NO\_GND</sub> Loss of GND







Figure 8-11. Test Circuit Slope Control and Duty Cycle





Figure 8-12. Definition of Bus Timing



Figure 8-13. Propagation Delay Test Circuit



Copyright © 2017, Texas Instruments Incorporated

#### Figure 8-14. Propagation Delay



Figure 8-15. Mode Transitions





Figure 8-16. Wakeup Through EN





Figure 8-17. Wakeup through LIN



Figure 8-18. SPI AC Characteristic for Read and Write





Figure 8-19. Watchdog Window Timing Diagram



## 9 Detailed Description

## 9.1 Overview

The TLIN2441-Q1 LIN transceiver is a Local Interconnect Network (LIN) physical layer transceiver, compliant to LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A and ISO/DIS 17987–4 with integrated wake-up and protection features. The LIN bus is a single-wire, bidirectional bus that typically is used in low-speed in-vehicle networks with data rates that range up to 20 kbps. The LIN receiver works up to 100 kbps supporting in-line programming. The device converts the LIN protocol data stream on the TXD input into a LIN bus signal using a current-limited wave-shaping driver which reduces electromagnetic emissions (EME). The receiver converts the data stream to logic-level signals that are sent to the microprocessor through the open-drain RXD pin. The LIN bus has two states: dominant state (voltage near ground) and recessive state (voltage near battery). In the recessive state, the LIN bus is pulled high by the internal pull-up resistor (45 k $\Omega$ ) and a series diode.

Ultra-low current consumption is possible using the sleep mode. The TLIN2441-Q1 provides three methods to wake up from sleep mode: EN pin, WAKE pin and LIN bus. The device integrates a low dropout voltage regulator with a wide input from  $V_{SUP}$  providing 5 V ±2% or 3.3 V ±2% with up to 70 mA of current depending upon system implementation.

The TLIN2441-Q1 integrates a window based watchdog supervisor which has a programmable delay and window ratio determined by pin strapping or SPI communication. The device watchdog is controlled by pin configuration or SPI depending upon the state of pin 9 at power up. At power up, if pin 9 is externally pulled to ground, the device is configured for pin control of the device. If pin 9 is connected to the nCS pin of the processors and not driven at power up, the internal pull up configures the device for 3.3 V SPI control. If the processor uses 5 V IO a 500k  $\Omega$  pull up resistor to V<sub>CC</sub> is used for the 5 V version of the device. This allows the 5 V version of the device to work with both 3.3 V SPI or 5 V SPI. SPI communication is used for device configuration. In pin configuration nRST is asserted high when V<sub>CC</sub> increases above UV<sub>CC</sub> and stays high as long as V<sub>CC</sub> is above this threshold.

When the watchdog is controlled by the device pins, the state of the WDT pin determines the window time. WDI is used as the watchdog input trigger which is expected in the open window. If a watchdog event takes place, the nWDR pin goes low to reset the processors. When using SPI writing FFh to register 15h, WD\_TRIG, during the open window restarts the watchdog timer. The supervised processor must trigger the WDI pin or WD\_TRIG register within the defined window. When using SPI, the nRST pin becomes the watchdog event output trigger for the processor. The watchdog timer does not start until after the first input trigger on WDI or the WD\_TRIG register.



## 9.2 Functional Block Diagram



Figure 9-1. Transceiver plus VREG Functional Block Diagram



Figure 9-2. Input and Output High Level Functional Block Diagram

## 9.3 Feature Description

## 9.3.1 LIN Pin

This high-voltage input or output pin is a single-wire LIN bus transmitter and receiver. The LIN pin can survive transient voltages up to 58 V. Reverse currents from the LIN to supply ( $V_{SUP}$ ) are minimized with blocking diodes, even in the event of a ground shift or loss of supply ( $V_{SUP}$ ).

#### 9.3.1.1 LIN Transmitter Characteristics

The transmitter meets thresholds and AC parameters according to the LIN specification. The transmitter is a low-side transistor with internal current limitation and thermal shutdown. During a thermal shutdown condition, the transmitter is disabled to protect the device. There is an internal pull-up resistor with a serial diode structure to  $V_{SUP}$ , so no external pull-up components are required for the LIN responder node applications. An external pull-up resistor and series diode to  $V_{SUP}$  must be added when the device is used for a commander node application.

#### 9.3.1.2 LIN Receiver Characteristics

The receiver characteristic thresholds are ratio-metric with the device supply pin according to the LIN specification.

The receiver is capable of receiving higher data rates (> 100 kbps) than supported by LIN or SAEJ2602 specifications. This allows the TLIN2441-Q1 to be used for high-speed downloads at the end-of-line production



or other applications. The actual data rate achievable depends on system time constants (bus capacitance and pull-up resistance) and driver characteristics used in the system.

#### 9.3.1.2.1 Termination

There is an internal pull-up resistor with a serial diode structure to  $V_{SUP}$ , so no external pull-up components are required for the LIN responder node applications. An external pull-up resistor (1 k $\Omega$ ) and a series diode to  $V_{SUP}$  must be added when the device is used for commander node applications as per the LIN specification.





Figure 9-3. Commander Node Configuration with Voltage Levels

#### 9.3.2 TXD (Transmit Input)

TXD is the interface to the node processor's LIN protocol controller that is used to control the state of the LIN output. When TXD is low, the LIN output is dominant (near ground). When TXD is high, the LIN output is recessive (near  $V_{SUP}$ ). See Figure 9-3. The TXD input structure is compatible with processors that use 3.3 V and 5 V V<sub>I</sub> and V<sub>O</sub>. TXD has an internal pull-up resistor. The LIN bus is protected from being stuck dominant through a system failure driving TXD low through the dominant state time-out timer.

#### 9.3.3 RXD (Receive Output)

RXD is the interface to the processor's LIN protocol controlleror SCI and UART, which reports the state of the LIN bus voltage. LIN recessive (near  $V_{SUP}$ ) is represented by a high level on the RXD and LIN dominant (near ground) is represented by a low level on the RXD pin. The RXD output structure is an open-drain output stage. This allows the device to be used with 3.3 V and 5  $V_{I/O}$  processors. If the processor's RXD pin does not have an integrated pull-up, an external pull-up resistor to the processors I and O supply voltage is required. In standby mode, the RXD pin is driven low to indicate a wake-up request from the LIN bus.

#### 9.3.4 WAKE (High Voltage Local Wake Up Input)

WAKE pin is used for a high voltage device local wake up (LWU). This function is explained further in docatoextra-info-title Local Wake Up (LWU) via WAKE Terminal, see Section 9.4.5.2 section. The pin is both rising and falling edge trigger, meaning it recognizes a LWU on either edge of WAKE pin transition.

#### 9.3.5 WDT/CLK (Pin Programmable Watchdog Delay Input/SPI Clock)

When PIN/nCS is connected to ground at power up, this pin becomes the pin programmable watchdog delay input. This pin sets the upper boundary of the window watchdog. It can be connected to  $V_{CC}$ , GND or left floating. When connected directly to  $V_{CC}$  or GND or left open, the window frame takes on one of three value ranges: GND – 32 ms to 48 ms, VCC – 480 ms to 720 ms or left open – 4.8 s to 7.2 s. The closed versus open windows are based upon 50%/50%.

When PIN/nCS is connected to a high-Z output pin from a processor this pin becomes the SPI input clock.



#### 9.3.6 WDI/SDI (Watchdog Timer Input/SPI Serial Data In)

When PIN/nCS is connected to ground at power up, this pin becomes the watchdog timer input trigger. This resets the timer with either a positive or negative transition from the processor. A filter time of  $t_W$  is used to avoid false triggers.

When PIN/nCS is connected to a high-Z output pin from a processor, this pin becomes the SPI serial data input pin for programming the device and providing a trigger event for the watchdog same as the WDI.

#### 9.3.7 PIN/nCS (Pin Watchdog Select/SPI Chip Select)

This pin determines if the TLIN2441-Q1 watchdog is programmed by pin strapping or by SPI. At power up, the device monitors this pin and determine which method is to be used. When tied to GND, the device is pin programmable, and when connected to a high-Z processor I/O pin, the device is set up to support SPI. In SPI mode if the LDO is being used to power up other circuitry than the processor a mismatch can take place if using the 5 V version of the device and the processor supports 3.3 V. All I/O in the device are set up to work with a 3.3 V processor but if the 5 V LDO is being used for the processor requiring the I/O to be 5 V then an external resistor pulled up to VCC. This makes the I/O 5 V.

#### Note

The behavior of the microprocessor used must be understood if connecting to this pin to control whether the device is to be pin controlled or SPI controlled. There is an internal pull-up that sets the device in SPI control mode. If the processor pin drives low during power up, the device is in pin control mode. To specify pin control mode place and external pull-down resister to ground.



#### Figure 9-4. PIN/nCS Configuration

#### 9.3.8 LIMP (LIMP Home output – High Voltage Open Drain Output)

This pin is connected to external circuitry for a limp home mode if the watchdog has timed out causing a reset. For the Limp pin to be turned off, the watchdog error counter must reach zero from correct input triggers in both pin control and SPI control modes. In SPI control Mode, other options can be selected in reg'h0B[4:3]. This feature can be disabled in SPI mode by setting reg'h0B[5] = 1. The only two modes that the LIMP pin changes state are in normal and failsafe modes. When in normal mode the LIMP pin is off unless there is a watchdog failure event that triggers it on. If programmed by SPI any event that trigger the failsafe mode also turns on the LIMP pin.

#### 9.3.9 nWDR/SDO (Watchdog Timeout Reset Output/SPI Serial Data Out)

When PIN/nCS is connected to ground at power up, this pin becomes the watchdog timeout reset output pin. When the watchdog times out, this pin goes low for time of  $t_d$  and then release back to  $V_{CC}$ .

When PIN/nCS is connected to a high-Z output pin from a processor, this pin becomes the SPI serial data output pin.

#### 9.3.10 V<sub>SUP</sub> (Supply Voltage)

 $V_{\text{SUP}}$  is the power supply pin.  $V_{\text{SUP}}$  is connected to the battery through an external reverse-battery blocking diode



(see Figure 9-3). The V<sub>SUP</sub> pin is a high-voltage-tolerant pin. A decoupling capacitor with a value of 100 nF is recommended to be connected close to this pin to improve the transient performance. If there is a loss of power at the ECU level, the device has ultra low leakage from the LIN pin, which does not load the bus down. This is optimal for LIN systems in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied). When V<sub>SUP</sub> drops low enough the regulated output drops out of regulation. The LIN bus works with a V<sub>SUP</sub> as low as 5.5 V, but at a lower voltage, the performance is indeterminate and not ensured. If V<sub>SUP</sub> voltage level drops enough, it triggers the UV<sub>SUP</sub>, and if it keeps dropping, at some point it passes the POR threshold.

#### 9.3.11 GND (Ground)

GND is the device ground connection. The device can operate with a ground shift as long as the ground shift does not reduce the  $V_{SUP}$  below the minimum operating voltage. If there is a loss of ground at the ECU level, the device has ultra low leakage from the LIN pin, which does not load the bus down. This is optimal for LIN systems in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied).

#### 9.3.12 EN/nINT (Enable Input/Interrupt Output in SPI Mode)

When PIN/nCS is connected to ground at power up, this pin becomes the transceiver enable control. EN controls the operational modes of the device. When EN is high, the device is in normal operating mode allowing a transmission path from TXD to LIN and from LIN to RXD. When EN is low, the device is put into sleep mode and there are no transmission paths available. The device can enter normal mode only after wake up. EN has an internal pull-down resistor to ensure the device remains in low power mode even if EN floats. EN should be held low until  $V_{SUP}$  reaches the expected systen voltage level.

When PIN/nCS is connected to a high-Z output pin from a processor, this pin becomes processor interrupt output pin in SPI communication mode. When the TLIN2441-Q1 requires the attention of the processor, this pin is pulled low.

#### 9.3.13 nRST/nWDR (Reset Output/Watchdog Timeout Reset Output)

The nRST pin serves as a V<sub>CC</sub> monitor for under voltage events in Pin Control Mode and is the default function for SPI mode. This pin is internally pulled up to V<sub>CC</sub>. When used a nRST and an under voltage event takes place, the signal is pulled low. The signal returns to V<sub>CC</sub> value once the voltage on V<sub>CC</sub> exceeds the under voltage threshold. If a thermal shutdown event takes place, the signal is pulled to ground. When the device is configured by SPI, the pin can be programmed to become the watchdog output trigger to reset the processor. When the watchdog times out, this signal is pulled low for time of t<sub>d</sub> and then released back to V<sub>CC</sub>. If both are needed for SPI configuration it is recommended to add an external circuit off the LIMP pin to serve as the watchdog output trigger to reset the processor. Note the LIMP pin output is a high voltage output based upon V<sub>SUP</sub> and care must be taken when connecting to a lower voltage device.

#### 9.3.14 V<sub>CC</sub> (Supply Output)

The V<sub>CC</sub> terminal can provide 5 V or 3.3 V with up to 70 mA from 24 V<sub>SUP</sub> at 85°C to power up external devices when using high-k boards and thermal management best practices .

#### 9.3.15 Protection Features

The device has several protection features that are described as follows.

#### 9.3.15.1 TXD Dominant Time Out (DTO)

During normal mode, if TXD is inadvertently driven permanently low by a hardware or software application failure, the LIN bus is protected by the dominant state time-out timer. This timer is triggered by a falling edge on the TXD pin. If the low signal remains on TXD for longer than  $t_{DST}$ , the transmitter is disabled, thus allowing the LIN bus to return to recessive state and communication to resume on the bus. The protection is cleared and the  $t_{DST}$  timer is reset by a rising edge on TXD. The TXD pin has an internal pull-up to ensure the device fails to a known recessive state if TXD is disconnected. During this fault, the transceiver remains in normal mode (assuming no change of state request on EN), the RXD pin reflects the LIN bus and the LIN bus pull-up termination remains on. The TLIN2441-Q1 can turn off this feature when in SPI mode by using register h0B[0].



#### 9.3.15.2 Bus Stuck Dominant System Fault: False Wake Up Lockout

The device contains logic to detect bus stuck dominant system faults and prevents the device from waking up falsely during the system fault. Upon entering sleep mode, the device detects the state of the LIN bus. If the bus is dominant, the wake-up logic is locked out until a valid recessive on the bus "clears" the bus stuck dominant, preventing excessive current use. Figure 9-5 and Figure 9-6 show the behavior of this protection.



Figure 9-5. No Bus Fault: Entering Sleep Mode with Bus Recessive Condition and Wakeup





#### 9.3.15.3 Thermal Shutdown

The LIN transmitter is protected by limiting the current; however, if the junction temperature of the device exceeds the thermal shutdown threshold, the device puts the LIN transmitter into the recessive state and turns off the  $V_{CC}$  regulator. The nRST pin is pulled to ground during a TSD event. Once the over-temperature fault condition has been removed and the junction temperature has cooled beyond the hysteresis temperature, the transmitter is re-enabled. During this fault the device enters a TSD off mode. Once the junction temperature cools, the device enters standby mode as per the state diagram. In SPI mode the device can be configured to support a failsafe mode. If programmed the device enters this mode upon an TSD event which puts the device into a sleep mode with LIMP turned on, see Figure 9-7. In SPI mode the device can be configured to support a failsafe mode. If programmed the device enters this mode upon an TSD event which puts the device into a sleep mode with LIMP turned on, see Figure 9-7.

#### 9.3.15.4 Under Voltage on V<sub>SUP</sub>

The device contains a power-on reset circuit to avoid false bus messages during under voltage conditions when  $V_{SUP}$  is less than  $UV_{SUP}$ .



#### 9.3.15.5 Unpowered Device and LIN Bus

In automotive applications, some LIN nodes in a system can be unpowered (ignition supplied) while others in the network remain powered by the battery. The device has extremely low unpowered leakage current from the bus, so an unpowered node does not affect the network nor load it down.

#### 9.4 Device Functional Modes

#### nRST: Float

The TLIN2441-Q1 has three functional modes of operation: normal, sleep, and standby. The next sections describes these modes as well as how the device moves between the different modes. Figure 9-7 graphically shows the relationship while Table 9-1 shows the state of pins.

| Mode     | RXD             | LIN BUS<br>Termination  | Transmitter        | Watchdog | SPI Pins | nINT Pin | nRST/<br>nWDR Pin | WAKE Pin | LIMP                                        | Comment                                                                                |
|----------|-----------------|-------------------------|--------------------|----------|----------|----------|-------------------|----------|---------------------------------------------|----------------------------------------------------------------------------------------|
| Sleep    | Floating        | Weak current<br>pull-up | Off                | Off      | Off      | On       | Floating          | On       | Off                                         | nRST is internally connected to the LDO output which in sleep mode is off              |
| Standby  | Low             | 45 kΩ (typical)         | Off                | Off      | On       | On       | On                | On       | Previous state<br>prior to entering<br>STBY | wake-up event detected,<br>waiting on processors to set EN                             |
| Normal   | LIN Bus<br>Data | 45 kΩ (typical)         | On                 | On       | On       | On       | On                | On       | Off but can be active                       | LIN transmission up to 20 kbps                                                         |
| TSD Off  | NA              | Floating                | 45 kΩ<br>(typical) | Off      | On       | On       | Floating          | On       | Off                                         | nRST is floating but if OV <sub>CC</sub> is reached this value may show up on nRST pin |
| Failsafe | Floating        | Weak current<br>pull-up | Off                | Off      | Off      | On       | Floating          | On       | On                                          | Failsafe mode is sleep mode with LIMP on                                               |

Table 9-1. Operating SPI Mode

#### Table 9-2. Operating PIN Mode

| Mode    | EN   | RXD             | LIN BUS<br>Termination | Transmitter | Watchdog | nRST Pin | WAKE Pin | LIMP                                        | Comment                                                                                                                               |
|---------|------|-----------------|------------------------|-------------|----------|----------|----------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Sleep   | Low  | Floating        | Weak current pull-up   | Off         | Off      | Floating | On       | Off                                         | nRST is internally<br>connected to the LDO<br>output which in sleep<br>mode is off                                                    |
| Standby | Low  | Low             | 45 kΩ (typical)        | Off         | Off      | On       | On       | Previous state<br>prior to entering<br>STBY | Wake-up event detected,<br>waiting on processors to<br>set EN                                                                         |
| Normal  | High | LIN Bus<br>Data | 45 kΩ (typical)        | On          | On       | On       | On       | Off but can be active                       | LIN transmission up to 20<br>kbps                                                                                                     |
| TSD Off | NA   | Floating        | 45 kΩ (typical)        | Off         | Off      | Floating | On       | Off                                         | $\begin{array}{l} nRST \text{ is floating but if} \\ OV_{CC} \text{ is reached this} \\ value may show up on \\ nRST pin \end{array}$ |



Figure 9-7. State Diagram with Failsafe

#### 9.4.1 Normal Mode

If the EN pin is high at power up, the device powers up in normal mode and if low powers up in standby mode. In normal operational mode, the receiver and transmitter are active and the LIN transmission up to the LIN specified maximum of 20 kbps is supported. The receiver detects the data stream on the LIN bus and outputs it on RXD for the LIN controller. A recessive signal on the LIN bus is a digital high and a dominant signal on the LIN bus is a digital low. The driver transmits input data from TXD to the LIN bus. Normal mode is entered as EN transitions high in Pin control mode or if reg0B[7:6] = 10 in SPI communication Mode. While in Pin control the device is in sleep or standby mode for >  $t_{MODE CHANGE}$ .

#### 9.4.2 Sleep Mode

Sleep Mode is the power saving mode for the TLIN2441-Q1. Even with extremely low current consumption in this mode, the device can still wake up from the LIN bus through a wake-up signal or if EN is set high for >  $t_{MODE\_CHANGE}$  for the device. There is a 250 ms timer,  $t_{INACT\_FS}$ , that if UV<sub>CC</sub> is still present after this time the device re-enters sleep mode. The LIN bus is filtered to prevent false wake up events. The wake-up events must be active for the respective time periods ( $t_{LINBUS}$ ).

The sleep mode is entered by setting EN low for longer than  $t_{MODE\_CHANGE}$  when in pin control mode or by setting reg0B[7:6] = 01 in SPI communication mode. In SPI control mode the device enters sleep mode through a SPI write to the MODE register 8'h0B[7:6].

While the device is in sleep mode, the following conditions exist:

- The LIN bus driver is disabled and the internal LIN bus termination is switched off (to minimize power loss if LIN is short-circuited to ground). However, the weak current pull-up is active to prevent false wake up events in case an external connection to the LIN bus is lost.
- The normal receiver is disabled.



- EN (in Pin Control Mode) input and LIN wake up receiver are active.
- WAKE pin is active.

#### 9.4.3 Standby Mode

This mode is entered whenever a wake up event occurs through LIN bus while the device is in sleep mode. The LIN bus responder termination circuit is turned on when standby mode is entered. Standby mode is signaled through a low level on RXD. See Standby Mode Application Note for more application information.

When EN (in Pin Control Mode) is set high for longer than t<sub>MODE\_CHANGE</sub> while the device is in standby mode the device returns to normal mode and the normal transmission paths from TXD to LIN bus and LIN bus to RXD are enabled.

During power up, if EN is low the device goes into standby mode, and if EN is high, the device goes into normal mode. EN has an internal pull-down resistor ensuring EN is pulled low if the pin is left floating in the system.

When in SPI communication mode the TLIN2441-Q1 enters standby mode by writing a 00 to reg0B[7:6] from normal mode.

#### 9.4.4 Failsafe Mode

When the TLIN2441-Q1 has certain fault conditions, the device enters a failsafe mode if this feature is enabled. This mode turns on LIMP and brings all other function into lowest power mode state. Fault conditions are over voltage on  $V_{CC}$ , thermal shutdown, and four consecutive  $V_{CC}$  undervoltage events. Once the fault conditions are cleared, the device can be put back into standby mode from a wake event. If a fault condition is still in effect, the device re-enters failsafe mode after 250 ms,  $t_{INACT FS}$ .

#### 9.4.5 Wake-Up Events

There are three ways to wake-up from sleep mode:

- Remote wake-up initiated by the falling edge of a recessive (high) to dominant (low) state transition on the LIN bus where the dominant state is held for the t<sub>LINBUS</sub> filter time. After this t<sub>LINBUS</sub> filter time has been met and a rising edge on the LIN bus going from dominant state to recessive state initiates a remote wake-up event eliminating false wake ups from disturbances on the LIN bus or if the bus is shorted to ground.
- Local wake-up through EN being set high for longer than t<sub>MODE\_CHANGE</sub>.
- Local wake up through WAKE pin being set high for longer than t<sub>MODE\_CHANGE</sub>.

#### 9.4.5.1 Wake-Up Request (RXD)

When the TLIN2441-Q1 encounters a wake-up event from the LIN bus, RXD goes low and the device transitions to standby mode until EN is reasserted high and the device enters normal mode. Once the device enters normal mode, the RXD pin releases the wake-up request signal and the RXD pin then reflects the receiver output from the LIN bus.

#### 9.4.5.2 Local Wake Up (LWU) via WAKE Terminal

The WAKE terminal is a high voltage input terminal which can be used for local wake up (LWU) request via a voltage transition. The terminal triggers a LWU event on a high to low or low to high transition. This terminal may be used with a switch to ground or  $V_{SUP}$ . If the terminal is not used, it should be connected to  $V_{SUP}$  to avoid unwanted parasitic wake up.

The LWU circuitry is active in sleep mode and standby mode. If a valid LWU event occurs, the device transitions to standby mode. The LWU circuitry is not active in normal mode. To minimize system level current consumption, the internal bias voltages of the terminal follows the state on the terminal with a delay of  $t_{WAKE(MIN)}$ . A constant high level on WAKE has an internal pull up to  $V_{SUP}$  and a constant low level on WAKE has an internal pull-down to ground. On power up, this may look like a LWU event and could be flagged as such.



TLIN2441-Q1 SLLSF28C – DECEMBER 2018 – REVISED JUNE 2022



Figure 9-9. Local Wake Up (LWU) - Falling Edge

#### 9.4.6 Mode Transitions

When the device is transitioning between modes, the device needs the time  $t_{MODE\_CHANGE}$  and  $t_{NOMINT}$  to allow the change to fully propagate from the EN pin through the device into the new state.

#### 9.4.7 Voltage Regulator

The device has an integrated high-voltage LDO that operates over a 5.5 V to 36 V input voltage range for both 3.3 V and 5 V V<sub>CC</sub>. The device has an output current capability of 70 and support fixed output voltages of 3.3 V (TLIN24413-Q1) or 5 V (TLIN24415-Q1). It features thermal shutdown and short-circuit protection to prevent damage during over-temperature and over-current conditions

## 9.4.7.1 V<sub>CC</sub>

The V<sub>CC</sub> pin is the regulated output based on the required voltage. The regulated voltage accuracy is  $\pm 2\%$ . The output is current limited. In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the UV<sub>SUP</sub> threshold, the regulator shuts down until the input voltage returns above the UV<sub>SUPR</sub> level. The device monitors situations where V<sub>CC</sub> may drop below the UV<sub>CC</sub> level thus causing the nRST pin to be pulled low. If after t<sub>INACT\_FS</sub> timer times out and UV<sub>CC</sub> is still present, the device enters sleep mode. This timer is approximately 250 ms at a minimum. When in PIN mode the timer restarts and once times out, determines the state of the EN pin and enter the mode based upon this state. In SPI mode and failsafe is turned off, it enters sleep mode. If failsafe is turned on, the device enters failsafe mode. An over voltage on V<sub>CC</sub>, OV<sub>CC</sub> is also monitored. If the device is in Pin mode, it enters



sleep mode. Once in sleep mode, the device waits for 250 ms and then check the status of the EN pin. If high, the device enters normal mode. If the  $OV_{CC}$  event is still present, the device enters sleep mode and wait for 250 ms and check the EN pin status. This continues until either the EN pin is low or the  $OV_{CC}$  event is cleared. If the device is in SPI mode, the state the device enters depends upon whether failsafe is enabled. If enabled, the device enters failsafe mode, if not it enters sleep mode. If the voltage exceeds the absolute max on the V<sub>CC</sub> pin, the device could be damaged.

#### 9.4.7.2 Output Capacitance Selection

For stable operation over the full temperature range and with load currents up to 70 mA on  $V_{CC}$  a certain capacitance is expected and depends upon the minimum load current. To support no load to full load a value of 10  $\mu$ F and ESR smaller than 2  $\Omega$  is needed. For 500  $\mu$ A to full load an 1  $\mu$ F capacitance can be used. The low ESR recommendation is to improve the load transient performance.

#### 9.4.7.3 Low-Voltage Tracking

At low input voltages, the regulator drops out of regulation and the output voltage tracks input minus a voltage based on the load current (IL) and power-switch resistor. This tracking allows for a smaller input capacitance and can possibly eliminate the need for a boost converter during cold-crank conditions.

#### 9.4.7.4 Power Supply Recommendation

The device is designed to operate from an input-voltage supply range between 5.5 V and 36 V. This input supply must be well regulated. If the input supply is located more than a few inches from the device. The recommended minimum capacitance at the pin is 100 nF. The max voltage range is for the LIN functionality. Exceeding 24V for the LDO reduces the effective current sourcing capability due to thermal considerations.

#### 9.4.8 Watchdog

The TLIN2441-Q1 has an integrated watchdog function. This can be programmed by pin control or SPI communication control based upon the state of the PIN/nCS pin at power up. The device provides a default window based watchdog as well as a selectable time-out watchdog using the SPI programming. The watchdog timer does not start until the first input trigger event when in normal operation mode. The watchdog timer is only operational in normal mode and is off in standby and sleep modes. The LIMP pin provides a limp home capability when connected to external circuitry. When in sleep or standby mode, the limp pin is off. When the error counter reaches the watchdog trigger event level, the LIMP pin turns on connecting  $V_{SUP}$  to the pin as described in the LIMP pin section.

#### 9.4.8.1 Watchdog Error Counter

The TLIN2441-Q1 has a watchdog error counter. This counter is an up down counter that increments for every missed window or incorrect input watchdog trigger event. For every correct input trigger, the counter decrements but does not drop below zero. The default trigger for this counter to trigger a nWDR output trigger is for every event. On every WD error event, the nWDR pin goes low as a watchdog error output trigger. For Pin control, the value is on every event. In SPI communication mode, this counter can be changed to the fifth or ninth consecutive incorrect input trigger. The error counter can be read at register 8'14[4:1].

The error counter is set at four by default. This means that when the watchdog error count is set at five and the first input failure is treated as if the fifth event has taken place. When set at nine and no correct inputs, the fifth event is treated as the failure event. This allows the system to check the counter after the first input trigger to see if a valid input was sent. nINT is pulled low on each incorrect watchdog input while  $V_{CC}$  and nWDR behaves according to register configuration

#### 9.4.8.2 Pin Control Mode

When using pin control for programming the watchdog, the WDT pin is used for this function. WDT sets the total window size of the window watchdog. It can be connected to VCC, GND or left open. The electric table provides the window values. The ratio between the upper (open window) and lower (closed window) is 50/50. WDI pin is used by they controller to trigger the watchdog input. The WDI input is an edge-triggered event and supports both rising and falling edges. A filter time of  $t_W$  is used to avoid noise or glitches causing a false trigger. A pulse would be treated as a two input trigger events and cause the nWDR pin to be pulled low. nWDR pin is connected to the controller reset pin and if a watchdog event happens this pin is pulled low.



#### 9.4.8.3 SPI Control Programming

When pin 9 (PIN/nCS) is connected to a high-Z processor I/O the device is configured for SPI communication. Registers 8'h13 through 8'h15 control the watchdog function when the device is in SPI communication mode. These register are provided in Table 9-3. The device watchdog can be set as a time-out watchdog or window watchdog by setting 8'h13[6] to the method of choice. The timer is based upon reg8'h13[3:2] WD prescaler and reg8'h14[7:5] WD timer and is in ms. See Table 9-3 for the achievable times.

|                  | Table 3-3. Watchdog Window and Time-out Timer Comiguration (ins) |          |      |      |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------|----------|------|------|--|--|--|--|--|--|
| WD_TIMER<br>(ms) | reg13[5:4] WD_PRE                                                |          |      |      |  |  |  |  |  |  |
| reg14[7:5]       | 00                                                               | 00 01 10 |      |      |  |  |  |  |  |  |
| 000              | 4                                                                | 8        | 12   | 16   |  |  |  |  |  |  |
| 001              | 32                                                               | 64       | 96   | 128  |  |  |  |  |  |  |
| 010              | 128                                                              | 256      | 384  | 512  |  |  |  |  |  |  |
| 011              | 256                                                              | 384      | 512  | 768  |  |  |  |  |  |  |
| 100              | 512                                                              | 1024     | 1536 | 2048 |  |  |  |  |  |  |
| 101              | 2048                                                             | 4096     | 6144 | 8192 |  |  |  |  |  |  |
| 110              | 10240                                                            | 20240    | RSVD | RSVD |  |  |  |  |  |  |
| 1111             | RSVD                                                             | RSVD     | RSVD | RSVD |  |  |  |  |  |  |

#### Table 9-3. Watchdog Window and Time-out Timer Configuration (ms)

#### 9.4.8.4 Watchdog Timing

The TLIN2441-Q1 provides two methods for setting up the watchdog when in SPI communication mode, Window or Time-out. If more frequent, < 64 ms, input trigger events are desired it is suggested to us the Time-out timer. When using Time-out watchdog the input trigger can occur anywhere before the timeout and is not tied to an open window.

When using the window watchdog it is important to understand the closed and open window aspects. The device is set up with a 50%/50% open and closed window and is based on an internal oscillator with a  $\pm 10\%$  accuracy range. To determine when to provide the input trigger, this variance needs to be taken into account. Using the 64 ms nominal total window provides a closed and open window that are each 32 ms. Taking the  $\pm 10\%$  internal oscillator into account means the total window could be 57.6 ms or 70.4 ms. The closed and open window would then be 22.4 ms or 35.2 ms. From the 57.6 ms total window and 35.2 ms closed window the total open window is 22.4 ms. The trigger event needs to happen at the 46.4 ms  $\pm 11.2$  ms. The same method is used for the other window values. Figure 8-19 provides the above information graphically.

#### 9.5 Programming

The TLIN2441-Q1 is 7 bit address access SPI communication port.

The Addresses for each area of the device are as follows

- Register 8'h00 through 0A are Device ID and Revision Registers
- Register 8'h0B through 10 are device configuration registers and Interrupt Flags
- Register 8'h11 through 12 are for read and write scratch pad
- Register 8'h13 through 15 are for the watchdog read and write scratch pad

#### 9.5.1 SPI Communication

The SPI communication uses a standard SPI interface. Physically the digital interface pins are nCS (Chip Select Not), SDI (SPI Data In), SDO (SPI Data Out) and CLK (SPI Clock). Each SPI transaction is an 8 bit word containing a seven bit address with a R/W bit followed by a data byte. The data shifted out on the SDO pin for the transaction always starts with the register h'0C[7:0] which is the interrupt register. This register provides the high level interrupt status information about the device. The data byte which are the 'response' to the address and R/W byte are shifted out next. Data bytes shifted out during a write command is content of the registers prior to the new data being written and updating the registers. Data bytes shifted out during a read command are the content of the registers and the registers are updated.



The SPI data input data on SDI is sampled on the low to high edge of CLK. The SPI output data on SDO is changed on the high to low edge of CLK.

#### 9.5.1.1 Chip Select Not (nCS)

This input pin is used to select the device for a SPI transaction. The pin is active low, so while nCS is high the SPI Data Output (SDO) pin of the device is high impedance allowing an SPI bus to be designed. When nCS is low the SDO driver is activated and communication may be started. The nCS pin is held low for a SPI transaction. A special feature on this device allows the SDO pin to immediately show the Global Fault Flag on a falling edge of nCS.

#### 9.5.1.2 Serial Clock Input (CLK)

This input pin is used to input the clock for the SPI to synchronize the input and output serial data bit streams. The SPI Data Input is sampled on the rising edge of CLK and the SPI Data Output is changed on the falling edge of the CLK. See Figure 9-10.



Figure 9-10. SPI Clocking

#### 9.5.1.3 Serial Data Input (SDI)

This input pin is used to shift data into the device. Once the SPI is enabled by a low on nCS, the SDI samples the input shifted data on each rising edge of the SPI clock (SCK). The data is shifted into an 8 bit shift register. After eight (8) clock cycles and shifts, the addressed register is read giving the data to be shifted out on SDO. After eight clock cycles, the shift register is full and the SPI transaction is complete. If the command code was a writes the new data is written into the addressed register only after exactly 8 bits have been shifted in by CLK and the nCS has a rising edge to deselect the device. If there are not exactly 8 bits shifted in to the device the during one SPI transaction (nCS low), the SPI command is ignored, the SPIERR flag is set and the data is not written into the device preventing any false actions by the device.

#### 9.5.1.4 Serial Data Output (SDO)

This pin is high impedance until the SPI output is enabled via nCS. Once the SPI is enabled by a low on nCS, the SDO is immediately driven high or low showing the Global Fault Flag status which is also the first bit (bit 7) to be shifted out if the SPI is clocked. On the first falling edge of CLK, the shifting out of the data continues with each falling edge on CLK until all 8 bits have been shifted out the shift register.

See Figure 9-11 and Figure 9-12 for read and write method.





Figure 9-12. SPI Read



## 9.6 Registers

The following tables contain the registers that the device use during SPI communication

| ADDRESS | REGISTER               | VALUE | ACCESS |
|---------|------------------------|-------|--------|
| 'h00    | Reserved               | 54    | R      |
| ʻh01    | Reserved               | 43    | R      |
| ʻh02    | Reserved               | 41    | R      |
| ʻh03    | Reserved               | 4E    | R      |
| ʻh04    | Reserved               | 32    | R      |
| ʻh05    | DEVICE_ID[7:0] "4"     | 34    | R      |
| 'h06    | DEVICE_ID[7:0] "4"     | 34    | R      |
| ʻh07    | DEVICE_ID[7:0] "1"     | 31    | R      |
| ʻh08    | DEVICE_ID[7:0] "3" "5" | 33,35 | R      |
| 'h09    | Rev_ID Major           | 01    | R      |
| 'h0A    | REV_ID Minor           | 00    | R      |

# Table 9-4. Device ID and Revision

### Table 9-5. Device Configuration and Flag Registers

| ADDRESS | BIT(S) | DEFAULT | DESCRIPTION                                                                                                                                                                                                                     | ACCESS |
|---------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|         | 7:6    | 2'b00   | MODE: Modes of Operation<br>00 = Standby Mode<br>01 = Sleep Mode<br>10 = Normal Mode<br>11 = Reserved                                                                                                                           | R/W/U  |
|         | 5      | 1'b0    | LIMP_DIS: LIMP Disable<br>0 = LIMP Enabled<br>1 = LIMP Disabled                                                                                                                                                                 | R/W/U  |
| 'h0B    | 4:3    | 2'b00   | LIMP_SEL_RESET: Selects the method LIMP is reset/<br>turned off<br>00 = On the third successful input trigger the error counter<br>receives<br>01 = First correct input trigger<br>10 = SPI write 1 to h'0B[2]<br>11 = Reserved | R/W    |
|         | 2      | 1'b0    | LIMP Reset - Writing a one resets LIMP but then clears                                                                                                                                                                          | R/WC   |
| 0       | 1      | 1'b0    | FAILSAFE_EN: Fail safe mode enable<br>0 = Disabled<br>1 = Enabled                                                                                                                                                               | R/W    |
|         | 0      | 1'b0    | DTO_DIS: Dominant timeout Disable<br>0 = DTO Enabled<br>1 = DTO Disabled                                                                                                                                                        | R/W    |
|         | 7      | 1'b0    | DTO Interrup                                                                                                                                                                                                                    | R/WC   |
|         | 6      | 1'b0    | UVCC Interrupt                                                                                                                                                                                                                  | R/WC   |
|         | 5      | 1'b0    | TSD Interrupt                                                                                                                                                                                                                   | R/WC   |
| 'h0C    | 4      | 1'b0    | SPIERR Interrupt                                                                                                                                                                                                                | R/WC   |
| 1100    | 3      | 1'b0    | WDERR Interrupt                                                                                                                                                                                                                 | R/WC   |
|         | 2      | 1'b0    | OVCC Interrupt                                                                                                                                                                                                                  | R/WC   |
|         | 1      | 1'b0    | LWU Interrupt                                                                                                                                                                                                                   | R/WC   |
|         | 0      | 1'b0    | WUP Interrupt                                                                                                                                                                                                                   | R/WC   |
| 'h0D    | 7:0    | 8'h00   | Reserved                                                                                                                                                                                                                        | R      |

TLIN2441-Q1 SLLSF28C – DECEMBER 2018 – REVISED JUNE 2022



| ADDRESS | BIT(S) | DEFAULT | DESCRIPTION                                                                                                                                                                                                      | ACCESS |
|---------|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|         | 7      | 1'b1    | DTO Interrupt Mask                                                                                                                                                                                               | R/W    |
|         | 6      | 1'b1    | UVCC Interrupt Mask                                                                                                                                                                                              | R/W    |
|         | 5      | 1'b1    | TSD Interrupt Mask                                                                                                                                                                                               | R/W    |
| 'h0E    | 4      | 1'b1    | SPIERR Interrupt Mask                                                                                                                                                                                            | R/W    |
| NUE     | 3      | 1'b1    | WDERR Interrupt Mask                                                                                                                                                                                             | R/W    |
|         | 2      | 1'b1    | OVCC Interrupt Mask                                                                                                                                                                                              | R/W    |
|         | 1      | 1'b1    | LWU Interrupt Mask                                                                                                                                                                                               | R/W    |
|         | 0      | 1'b1    | WUP Interrupt Mask                                                                                                                                                                                               | R/W    |
| 'h0F    | 7:0    | 8'h00   | Reserved                                                                                                                                                                                                         | R      |
| 'h10    | 7:4    | 4'b0000 | Reserved                                                                                                                                                                                                         | R      |
|         | 3:2    | 1'b0    | nRST_nWDR_SEL: Pin 12 configuration select when in SPI mode.         00 = nRST (Default)         01 = nWDR         10 = Both nRST for UV <sub>CC</sub> and nWDR for watchdog failure event         11 = Reserved | R/W    |
|         | 1      | 1'b0    | Reserved                                                                                                                                                                                                         | R      |
|         | 0      | 1'b0    | SOFT_RST: Soft reset of device. Writing a 1 resets the registers to default values                                                                                                                               | R/WC   |

### Table 9-6. Device Watchdog Registers

| ADDRESS | BIT(S) | DEFAULT | DESCRIPTION                        | ACCESS |
|---------|--------|---------|------------------------------------|--------|
| 'h11    | 7:0    | 8'h00   | Read and Write Capable Scratch Pad | R/W    |
| 'h12    | 7:0    | 8'h00   | Read and Write Capable Scratch Pad | R/W    |



|                    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                | e Watchdog Registers (continued)                                                                                   |        |
|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------|
| ADDRESS            | BIT(S) | DEFAULT                                                                                                                                                                                                                                                                                                                                                                                                                        | DESCRIPTION                                                                                                        | ACCESS |
|                    | 7      | 1'b0                                                                                                                                                                                                                                                                                                                                                                                                                           | WD_DIS - Watchdog Function Disable<br>0 = Enabled<br>1 = Disabled                                                  | R/W    |
|                    | 6      | 1'b0                                                                                                                                                                                                                                                                                                                                                                                                                           | WD_WINDOW_TIMEOUT_SEL: Configures Watchdog as<br>either a Window or Time-out watchdog<br>0 = Window<br>1 = Timeout | R/W    |
| -                  | 5:4    | 2'b00                                                                                                                                                                                                                                                                                                                                                                                                                          | WD_PRE: Watchdog prescalar<br>00 = Factor 1<br>01 = Factor 2<br>10 = Factor 3<br>11 = Factor 4                     | R/W    |
| 'h13<br>3:2<br>1:0 | 2'b00  | <ul> <li>WD_ERR_CNT_SET Sets the watchdog event error counter that upon overflow the watchdog output trigger event taked place. Increases with each error and decreases with each correct WD trigger. Does not go below zero.</li> <li>00 = Immediate trigger on each WD event</li> <li>01 = 2-Bit: Triggers on the fifth error event</li> <li>10 = 3-Bit: Triggers on the ninth error event</li> <li>11 = Reserved</li> </ul> | R/W                                                                                                                |        |
|                    | 2'b10  | WD_ACTION: Selection Action when Watchdog times out<br>or misses a window<br>00 = nINT is pulled low<br>$01 = V_{CC}$ is turned off for 100 ms and turned back on<br>$10 = nWDR$ is toggled high $\rightarrow$ low $\rightarrow$ high<br>11 = Reserved                                                                                                                                                                         | R/W                                                                                                                |        |
|                    | 7:5    | 3'b000 WD_TIMER - Sets the window or timeout times and is based upon the WD_PRE setting - See Table 9-3                                                                                                                                                                                                                                                                                                                        |                                                                                                                    | R/W    |
| 'h14 4:1 0         | 4:1    | 4'b0100                                                                                                                                                                                                                                                                                                                                                                                                                        | WD_ERR_CNT: Watchdog error counter: Keeps a running count of the errors up to 15 errors                            | R      |
|                    | 0      | 1'b0                                                                                                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                           | R      |
| 'h15               | 7:0    | 8'h00                                                                                                                                                                                                                                                                                                                                                                                                                          | WD_TRIG: Writes to these bits resets the watchdog timer (FF)                                                       | WC     |

\_

\_

#### Note

For WD\_ACTION turning off VCC for 100 ms and turning it back on, causes SPI communication to stop during the off time.



## **10** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **10.1 Application Information**

The TLIN2441-Q1 can be used as both a responder device and a commander device in a LIN network. The device comes with the ability to support a remote wake-up requests and local wake up request. It can provide the power to the local processoras well as providing watchdog supervision for the processor.

#### **10.2 Typical Application**

The device comes with an integrated 45 k $\Omega$  pull-up resistor and series diode for responder node applications. For commander node applications, an external 1 k $\Omega$  pull-up resistor with series blocking diode can be used. Figure 10-1 show the device in pin control mode for a responder application. Figure 10-2 shows the device in SPI control mode in a responder application.



(1) If RXD on MCU or LIN responder has internal pullup; no external pullup resistor is needed.

(2) If RXD on MCU or LIN responder does not have an internal pullup requires external pullup resistor.
 (3) Commander node applications require and external 1 kΩ pullup resistor and serial diode.

(3) Commander node applications require and external 1 KΩ pullup resistor and serial diode. (4) Decoupling capacitor values are system dependent but usually have 100 nF, 1  $\mu$ F and ≥10  $\mu$ F

Figure 10-1. Typical LIN Controller in Pin Control Mode





If RXD on MCU or LIN responder has internal pullup; no external pullup resistor is needed.
 If RXD on MCU or LIN responder does not have an internal pullup requires external pullup resistor.
 Commander node applications require and external 1 kΩ pullup resistor and serial diode.
 Decoupling capacitor values are system dependent but usually have 100 nF, 1 µF and ≥10 µF

Figure 10-2. Typical LIN Controller in SPI Control Mode



#### 10.2.1 Design Requirements

#### 10.2.1.1 Normal Mode Application Note

When using the TLIN2441-Q1 in systems which are monitoring the RXD pin for a wake-up request, special care should be taken during the mode transitions. The output of the RXD pin is indeterminate for the transition period between states as the receivers are switched. The application software should not look for an edge on the RXD pin indicating a wake-up request until  $t_{MODE\_CHANGE}$ . This is shown in Figure 8-15 when transitioning to normal mode there is an initialization period shown as  $t_{NOMINIT}$ .

#### 10.2.1.2 Standby Mode Application Note

If the TLIN2441-Q1 detects an under voltage on V<sub>SUP</sub>, the RXD pin transitions low and would signal to the software that the device is in standby mode and should be returned to sleep mode for the lowest power state.

#### 10.2.1.3 TXD Dominant State Timeout Application Note

The maximum dominant TXD time allowed by the TXD dominant state time out limits the minimum possible data rate of the device. The LIN protocol has different constraints for commander and responder node applications; thus, there are different maximum consecutive dominant bits for each application case and thus different minimum data rates.

#### **10.2.2 Detailed Design Procedures**

For processors or LIN responder nodes with an internal pull-up on RXD, no external pull-up resistor is needed. For processors or LIN responder nodes without internal pull-up on RXD, an external pull-up resistor is required. Commander node applications require an external 1 k $\Omega$  pull-up resistor and serial diode.



### **10.2.3 Application Curves**

Characteristic curves below show the LDO performance between 0 V and 5.5 V when ramping up and ramping down.



43



SLLSF28C - DECEMBER 2018 - REVISED JUNE 2022



# **11 Power Supply Recommendations**

The TLIN2441-Q1 was designed to operate directly off a car battery, or any other DC supply ranging from 5.5 V to 45 V. A 100 nF decoupling capacitor should be placed as close to the  $V_{SUP}$  pin of the device as possible.



## 12 Layout

PCB design should start with understanding that frequency bandwidth from approximately 3 MHz to 3 GHz is needed thus high frequency layout techniques must be applied during PCB design. Placement at the connector also prevents these noisy events from propagating further into the PCB and system.

### **12.1 Layout Guidelines**

- Pin 1 (V<sub>SUP</sub>): This is the supply pin for the device. A 100 nF decoupling capacitor should be placed as close to the device as possible.
- **Pin 2 (LIMP):** This pin is connected to external circuitry for a limp home mode if the watchdog has timed out causing a reset
- Pin 3 (EN/nINT): When in pin control mode, this pin is the EN and is an input pin that is used to place the device in a low power sleep mode. If this feature is not used, the pin should be pulled high to the regulated voltage supply of the microprocessor through a series resistor, values between 1 kΩ and 10 kΩ. Additionally, a series resistor may be placed on the pinto limit current on the digital lines in the event of an over voltage fault. When in SPI communication mode, this pin becomes an output interrupt pin that is provided to the processor.
- **Pin 4 (GND):** This is the ground connection for the device. This pin should be tied to the ground plane through a short trace with the use of two vias to limit total return inductance.
- Pin 5 (LIN): This pin connects to the LIN bus. For responder node applications, a 200 pF capacitor to ground is implemented. For commander node applications, an additional series resistor and blocking diode should be placed between the LIN pin and the V<sub>SUP</sub> pin. See Figure 9-3.
- **Pin 6 (WDT/CLK):** In pin control mode, this pin can be connected to VCC, GND or left open. In SPI communication mode, this pin is connected directly to the processor as the SPI CLK input.
- **Pin 7 (nWDR/SDO):** In pin control mode, this pin is connected to the processors reset pin. In SPI communication mode, this pin is connected directly to the processor as the SPI serial data output from the TLIN2441-Q1
- Pin 8 (WDI/SDI): In pin control mode, this input pin is connected to the processor. A 10 kΩ resistor should be connected to GND to avoid false triggers upon power up. In SPI communication mode, this pin is connected directly to the processor as the SPI serial data input into the TLIN2441
- **Pin 9 (PIN/nCS):** For pin control mode, this pin should be connected directly to ground. For SPI communication mode, this pin should be connected directly to the processor.
- **Pin 10 (RXD):** The pin is an open-drain output and requires and external pull-up resistor in the range of 1 k $\Omega$  to 10 k $\Omega$  to function properly. If the microprocessor paired with the transceiver does not have an integrated pull-up, an external resistor should be placed between RXD and the regulated voltage supply for the microprocessor. If RXD is connected to the V<sub>CC</sub> pin a higher pull-up resistor value can be used to reduce standby current.
- **Pin 11 (TXD):** The TXD pin is the transmit input signal to the device from the processors. A series resistor can be placed to limit the input current to the device in the event of an over voltage on this pin. A capacitor to ground can be placed close to the input pin of the device to filter noise.
- **Pin 12 (nRST/nWDR):** By default this pin connects to the processors GPIO to function as an interrupt or reset pin for an under voltage event. For SPI communication mode, this pin can be programmed as a processor reset due to a watchdog failure event.
- **Pin 13 (WAKE):**This pin connects to V<sub>SUP</sub> through a resistor divider with the center tap connected to a switch to ground or VV<sub>SUP</sub> and is used as the local wake up pin. A 10 nF capacitor to ground should be placed at this center tap as shown in the application drawings.
- **Pin 14 (V<sub>CC</sub>):** Output source, either 3.3 V or 5 V depending upon the version of the device and has decoupling capacitors to ground.

#### Note

All ground and power connections should be made as short as possible and use at least two vias to minimize the total loop inductance.



## 12.2 Layout Example







## 13 Device and Documentation Support

### **13.1 Documentation Support**

### 13.1.1 Related Documentation

### TLIN1441-Q1 and TLIN2441-Q1 Duty Cycle Over V<sub>SUP</sub>

For related documentation see the following:

- LIN Standards:
  - ISO/DIS 17987-1: Road vehicles -- Local Interconnect Network (LIN) -- Part 1: General information and use case definition
  - ISO/DIS 17987-4: Road vehicles -- Local Interconnect Network (LIN) -- Part 4: Electrical Physical Layer (EPL) specification 12V/24V
  - SAE J2602-1: LIN Network for Vehicle Applications
  - LIN2.0, LIN2.1, LIN2.2 and LIN2.2A specification
- EMC requirements:
  - SAE J2962-2: TBD
  - HW Requirements for CAN, LIN, FR V1.3: German OEM requirements for LIN
  - ISO 10605: Road vehicles Test methods for electrical disturbances from electrostatic discharge
  - ISO 11452-4:2011: Road vehicles Component test methods for electrical disturbances from narrowband radiated electromagnetic energy - Part 4: Harness excitation methods
  - ISO 7637-1:2015: Road vehicles Electrical disturbances from conduction and coupling Part 1: Definitions and general considerations
  - ISO 7637-3: Road vehicles Electrical disturbances from conduction and coupling Part 3: Electrical transient transmission by capacitive and inductive coupling via lines other than supply lines
  - IEC 62132-4:2006: Integrated circuits Measurement of electromagnetic immunity 150 kHz to 1 GHz -Part 4: Direct RF power injection method
  - IEC 61967-4
  - CISPR25
- Conformance Test requirements:
  - ISO/DIS 17987-7: Road vehicles -- Local Interconnect Network (LIN) -- Part 7: Electrical Physical Layer (EPL) conformance test specification
  - SAE J2602-2: LIN Network for Vehicle Applications Conformance Test

#### TLINx441 LDO Performance, SLLA427

#### **13.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **13.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.



#### **13.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | QLy            | (2)          | (6)                           | (3)                 |              | (4/5)          |         |
| TLIN24413DMTRQ1  | ACTIVE | VSON         | DMT                | 14   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | TL413          | Samples |
| TLIN24413DMTTQ1  | ACTIVE | VSON         | DMT                | 14   | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | TL413          | Samples |
| TLIN24415DMTRQ1  | ACTIVE | VSON         | DMT                | 14   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | TL415          | Samples |
| TLIN24415DMTTQ1  | ACTIVE | VSON         | DMT                | 14   | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | TL415          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal<br>Device | 1    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLIN24413DMTRQ1                       | VSON | DMT                | 14 | 3000 | 330.0                    | 12.4                     | 3.2        | 4.7        | 1.15       | 8.0        | 12.0      | Q1               |
| TLIN24413DMTTQ1                       | VSON | DMT                | 14 | 250  | 180.0                    | 12.4                     | 3.2        | 4.7        | 1.15       | 8.0        | 12.0      | Q1               |
| TLIN24415DMTRQ1                       | VSON | DMT                | 14 | 3000 | 330.0                    | 12.4                     | 3.2        | 4.7        | 1.15       | 8.0        | 12.0      | Q1               |
| TLIN24415DMTTQ1                       | VSON | DMT                | 14 | 250  | 180.0                    | 12.4                     | 3.2        | 4.7        | 1.15       | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Feb-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLIN24413DMTRQ1 | VSON         | DMT             | 14   | 3000 | 367.0       | 367.0      | 38.0        |
| TLIN24413DMTTQ1 | VSON         | DMT             | 14   | 250  | 213.0       | 191.0      | 35.0        |
| TLIN24415DMTRQ1 | VSON         | DMT             | 14   | 3000 | 367.0       | 367.0      | 38.0        |
| TLIN24415DMTTQ1 | VSON         | DMT             | 14   | 250  | 213.0       | 191.0      | 35.0        |

# **DMT 14**

## 3 x 4.5, 0.65 mm pitch

# **GENERIC PACKAGE VIEW**

# VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DMT0014A**



# **PACKAGE OUTLINE**

# VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DMT0014A

# **EXAMPLE BOARD LAYOUT**

## VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DMT0014A

# **EXAMPLE STENCIL DESIGN**

# VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated