**Features**

- Qualified for Automotive Applications
- AEC-Q100 With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 3A
  - Device CDM ESD Classification Level C5
- Unity-Gain Bandwidth: 10 MHz
- Low IQ: 400 µA/ch
  - Excellent Power-to-Bandwidth Ratio
  - Stable IQ Over Temperature and Supply Range
- Wide Supply Range: 1.8 V to 5.5 V
- Low Noise: 12 nV/√Hz at 1 kHz
- Low Input Bias Current: ±10 pA
- Offset Voltage: ±0.75 mV
- Unity-Gain Stable
- Internal RFI and EMI Filter

**Applications**

- Automotive Applications:
  - ADAS
  - Body Electronics and Lighting
  - Current Sensing
  - Battery Management Systems

**Description**

The TLV316-Q1 (single), TLV2316-Q1 (dual), and TLV4316-Q1 (quad) devices comprise a family of general-purpose, low-power operational amplifiers. Features such as rail-to-rail input and output swings, low quiescent current (400 µA/ch typical) combined with a wide bandwidth of 10 MHz, and very-low-noise (12 nV/√Hz at 1 kHz) make this family suitable for circuits requiring a good speed and power ratio. The low input bias current supports operational amplifiers that are used in applications with megohm source impedances. The low-input bias current of the TLV316-Q1 yields a very-low current noise to make the family attractive for high impedance sensor interfaces.

The robust design of the TLV316-Q1 provides ease-of-use to the circuit designer: a unity-gain stable, integrated RFI and EMI rejection filter, no phase reversal in overdrive condition, and high electrostatic discharge (ESD) protection (4-kV HBM).

These devices are optimized for low-voltage operation as low as 1.8 V (±0.9 V) and up to 5.5 V (±2.75 V). This latest addition of low-voltage CMOS operational amplifiers to the portfolio, in conjunction with the TLV313-Q1 and TLV314-Q1 series, offer a family of bandwidth, noise, and power options to meet the needs of a wide variety of applications.

**Device Information**

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV316-Q1</td>
<td>SOT-23 (5)</td>
<td>1.60 mm x 2.90 mm</td>
</tr>
<tr>
<td>TLV2316-Q1</td>
<td>VSSOP (8)</td>
<td>3.00 mm x 3.00 mm</td>
</tr>
<tr>
<td>TLV4316-Q1</td>
<td>TSSOP (14)</td>
<td>4.40 mm x 5.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

**Single-Pole, Low-Pass Filter**

\[ V_{OUT} = \frac{V_{IN}}{1 + \frac{R_{F}}{R_{C}} + \frac{1}{1 + sR_{F}C_{1}}} \]
Table of Contents

1 Features .......................................................... 1
2 Applications ..................................................... 1
3 Description ....................................................... 1
4 Revision History .................................................. 1
5 Device Comparison Table ....................................... 2
6 Pin Configuration and Functions .............................. 3
7 Specifications ..................................................... 4
8 Detailed Description ............................................. 5

8.1 Overview ........................................................ 14
8.2 Functional Block Diagram .................................... 14

8.3 Feature Description ............................................ 15
8.4 Device Functional Modes ..................................... 16
9 Application and Implementation ............................. 17
9.1 Application Information ....................................... 17
9.2 System Examples .............................................. 17
10 Power Supply Recommendations ......................... 18
10.1 Input and ESD Protection ................................... 18
11 Layout ............................................................. 19
11.1 Layout Guidelines ............................................. 19
11.2 Layout Example ............................................... 19
12 Device and Documentation Support ....................... 20
12.1 Documentation Support ...................................... 20
12.2 Related Links .................................................. 20
12.3 Community Resources ....................................... 20
12.4 Trademarks ..................................................... 20
12.5 Electrostatic Discharge Caution ......................... 21
12.6 Glossary ........................................................ 21
13 Mechanical, Packaging, and Orderable Information ... 21

4 Revision History

Changes from Revision A (December 2016) to Revision B .................................................. 1

• Corrected typo; changed part numbers from TLV314, TLV2314, and TLV4314 to TLV316-Q1, TLV2316-Q1, and TLV4316-Q1 in Features section .................................................. 1
• Changed values in the Thermal Information: TLV4316-Q1 table to align with JEDEC standards .................................................. 8

Changes from Original (November 2016) to Revision A .................................................. 2

• Changed the CDM ESD Classification Level from C6 to C5 in the Features section .................................................. 1
• Deleted the SC70 (5), SOIC (8), and SOIC (14) packages from the Device Information table .................................................. 1
• Deleted the DCK (SC70) package from the TLV316-Q1 pinout diagram in the Pin Configurations and Functions section .................................................. 4
• Deleted the DCK (SC70) pinout information from the Pin Functions: TLV316-Q1 table in the Pin Configurations and Functions section .................................................. 4
• Deleted D (SOIC) package from the TLV2316-Q1 pinout diagram in the Pin Configurations and Functions section .................................................. 5
• Deleted the D (SOIC) package from TLV4316-Q1 pinout diagram in the Pin Configurations and Functions section .................................................. 6
• Changed the ESD Ratings table from commercial to automotive specifications .................................................. 7
• Changed the CDM ESD rating from ±1500 to ±750 in the ESD Ratings table .................................................. 7
• Deleted the DCK (SC70) package from the Thermal Information: TLV316-Q1 table in the Specifications section .................................................. 8
• Changed the formatting of all Thermal Information table notes .................................................. 8
• Deleted the D (SOIC) package from the Thermal Information: TLV2316-Q1 table in the Specifications section .................................................. 8
• Deleted the D (SOIC) package from the Thermal Information: TLV4316-Q1 table in the Specifications section .................................................. 8
• Deleted the static literature number in the SBOA128 application note reference in the EMI Susceptibility and Input Filtering section .................................................. 16
• Deleted the static literature number in document reference in the Layout Guidelines section .................................................. 19
• Changed the layout example image (Figure 41) in Layout Example section .................................................. 19
• Deleted the static literature numbers from document references in Related Documentation section .................................................. 20
### 5 Device Comparison Table

<table>
<thead>
<tr>
<th>DEVICE</th>
<th>NO. OF CHANNELS</th>
<th>PACKAGE-LEADS</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV316-Q1</td>
<td>1</td>
<td>5 5 — — —</td>
</tr>
<tr>
<td>TLV2316-Q1</td>
<td>2</td>
<td>— 8 — 8 —</td>
</tr>
<tr>
<td>TLV4316-Q1</td>
<td>4</td>
<td>— 14 — 14</td>
</tr>
</tbody>
</table>
6 Pin Configuration and Functions

TLV316-Q1 DBV Package
5-Pin SOT-23
Top View

Pin Functions: TLV316-Q1

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>DESCRIPTION</td>
</tr>
<tr>
<td>−IN</td>
<td>4</td>
<td>I Inverting input</td>
</tr>
<tr>
<td>+IN</td>
<td>3</td>
<td>I Noninverting input</td>
</tr>
<tr>
<td>OUT</td>
<td>1</td>
<td>O Output</td>
</tr>
<tr>
<td>V−</td>
<td>2</td>
<td>— Negative (lowest) supply or ground (for single-supply operation)</td>
</tr>
<tr>
<td>V+</td>
<td>5</td>
<td>— Positive (highest) supply</td>
</tr>
</tbody>
</table>
## Pin Functions: TLV2316-Q1

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>NAME</th>
<th>NO.</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>–IN A</td>
<td>I</td>
<td>Inverting input, channel A</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>+IN A</td>
<td>I</td>
<td>Noninverting input, channel A</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>–IN B</td>
<td>I</td>
<td>Inverting input, channel B</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>+IN B</td>
<td>I</td>
<td>Noninverting input, channel B</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>OUT A</td>
<td>O</td>
<td>Output, channel A</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>OUT B</td>
<td>O</td>
<td>Output, channel B</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>V–</td>
<td>—</td>
<td>Negative (lowest) supply or ground (for single-supply operation)</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>V+</td>
<td>—</td>
<td>Positive (highest) supply</td>
<td>8</td>
<td></td>
</tr>
</tbody>
</table>
## Pin Functions: TLV4316-Q1

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td></td>
</tr>
<tr>
<td>–IN A</td>
<td>2</td>
<td>I</td>
</tr>
<tr>
<td>+IN A</td>
<td>3</td>
<td>I</td>
</tr>
<tr>
<td>–IN B</td>
<td>6</td>
<td>I</td>
</tr>
<tr>
<td>+IN B</td>
<td>5</td>
<td>I</td>
</tr>
<tr>
<td>–IN C</td>
<td>9</td>
<td>I</td>
</tr>
<tr>
<td>+IN C</td>
<td>10</td>
<td>I</td>
</tr>
<tr>
<td>–IN D</td>
<td>13</td>
<td>I</td>
</tr>
<tr>
<td>+IN D</td>
<td>12</td>
<td>I</td>
</tr>
<tr>
<td>OUT A</td>
<td>1</td>
<td>O</td>
</tr>
<tr>
<td>OUT B</td>
<td>7</td>
<td>O</td>
</tr>
<tr>
<td>OUT C</td>
<td>8</td>
<td>O</td>
</tr>
<tr>
<td>OUT D</td>
<td>14</td>
<td>O</td>
</tr>
<tr>
<td>V–</td>
<td>11</td>
<td>—</td>
</tr>
<tr>
<td>V+</td>
<td>4</td>
<td>—</td>
</tr>
</tbody>
</table>
7 Specifications

7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>7</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Signal input pins</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage(^{(2)})</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-mode</td>
<td>(V–) – 0.5</td>
<td>(V+) + 0.5</td>
<td>V</td>
</tr>
<tr>
<td>Differential</td>
<td>(V+) – (V–) + 0.2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current(^{(2)})</td>
<td>-10</td>
<td>10</td>
<td>mA</td>
</tr>
<tr>
<td>Output short-circuit(^{(3)})</td>
<td>Continuous</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Temperature</td>
<td>Specified, (T_A)</td>
<td>-40</td>
<td>125</td>
</tr>
<tr>
<td></td>
<td>Junction, (T_J)</td>
<td></td>
<td>150</td>
</tr>
<tr>
<td></td>
<td>Storage, (T_{stg})</td>
<td>-65</td>
<td>150</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(^{(2)}\) Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.

\(^{(3)}\) Short-circuit to ground, one amplifier per package.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th></th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)}) Electrostatic discharge</td>
<td>Human-body model (HBM), per AEC Q100-002(^{(1)})</td>
<td>±4000</td>
</tr>
<tr>
<td></td>
<td>Charged-device model (CDM), per AEC Q100-011</td>
<td>±750</td>
</tr>
</tbody>
</table>

\(^{(1)}\) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_S) Supply voltage</td>
<td>1.8</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Specified temperature range</td>
<td>-40</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>
### 7.4 Thermal Information: TLV316-Q1

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>TLV316-Q1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DBV (SOT-23)</td>
</tr>
<tr>
<td>$R_{JA}$</td>
<td>Junction-to-ambient thermal resistance</td>
</tr>
<tr>
<td>$R_{JC(top)}$</td>
<td>Junction-to-case(top) thermal resistance</td>
</tr>
<tr>
<td>$R_{JB}$</td>
<td>Junction-to-board thermal resistance</td>
</tr>
<tr>
<td>$\psi_{JT}$</td>
<td>Junction-to-top characterization parameter</td>
</tr>
<tr>
<td>$\psi_{JB}$</td>
<td>Junction-to-board characterization parameter</td>
</tr>
<tr>
<td>$R_{JC(bot)}$</td>
<td>Junction-to-case(bottom) thermal resistance</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](https://www.ti.com) application report.

### 7.5 Thermal Information: TLV2316-Q1

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>TLV2316-Q1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DGK (VSSOP)</td>
</tr>
<tr>
<td>$R_{JA}$</td>
<td>Junction-to-ambient thermal resistance</td>
</tr>
<tr>
<td>$R_{JC(top)}$</td>
<td>Junction-to-case(top) thermal resistance</td>
</tr>
<tr>
<td>$R_{JB}$</td>
<td>Junction-to-board thermal resistance</td>
</tr>
<tr>
<td>$\psi_{JT}$</td>
<td>Junction-to-top characterization parameter</td>
</tr>
<tr>
<td>$\psi_{JB}$</td>
<td>Junction-to-board characterization parameter</td>
</tr>
<tr>
<td>$R_{JC(bot)}$</td>
<td>Junction-to-case(bottom) thermal resistance</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](https://www.ti.com) application report.

### 7.6 Thermal Information: TLV4316-Q1

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>TLV4316-Q1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PW (TSSOP)</td>
</tr>
<tr>
<td>$R_{JA}$</td>
<td>Junction-to-ambient thermal resistance</td>
</tr>
<tr>
<td>$R_{JC(top)}$</td>
<td>Junction-to-case(top) thermal resistance</td>
</tr>
<tr>
<td>$R_{JB}$</td>
<td>Junction-to-board thermal resistance</td>
</tr>
<tr>
<td>$\psi_{JT}$</td>
<td>Junction-to-top characterization parameter</td>
</tr>
<tr>
<td>$\psi_{JB}$</td>
<td>Junction-to-board characterization parameter</td>
</tr>
<tr>
<td>$R_{JC(bot)}$</td>
<td>Junction-to-case(bottom) thermal resistance</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](https://www.ti.com) application report.
7.7 Electrical Characteristics

at $T_A = 25^\circ$C, $R_L = 10$ kΩ connected to $V_S = 2$, $V_{CM} = V_S / 2$, and $V_{OUT} = V_S / 2$ (unless otherwise noted); $V_S$ (total supply voltage) = $V_+ = V_– = 1.8$ V to 5.5 V

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
</table>

OFFSET VOLTAGE

$V_{OS}$ Input offset voltage $V_S = 5$ V $\pm 0.75$ $\pm 3$ mV

$V_S = 5$ V, $T_A = –40^\circ$C to 125°C $\pm 4.5$ mV

$V_{OS}/dT$ Drift $V_S = 5$ V, $T_A = –40^\circ$C to 125°C $\pm 2$ $\mu$V/°C

PSRR Power-supply rejection ratio $V_S = 1.8$ V – 5.5 V, $V_{CM} = (V_–)$ $\pm 30$ $\pm 175$ $\mu$V/V

Channel separation, dc $At$ dc $100$ $d$B

INPUT VOLTAGE RANGE

$V_{CM}$ Common-mode voltage range $V_S = 5$ V $(V_–) – 0.2$ $(V_+) + 0.2$ V

$V_{CM}$ Common-mode ratio $V_S = 5$ V, $(V_–) – 0.2$ V to 5.7 V, $T_A = –40^\circ$C to 125°C $75$ dB

INPUT BIAS CURRENT

$I_B$ Input bias current $\pm 10$ $\mu$A

$I_{OS}$ Input offset current $\pm 10$ $\mu$A

NOISE

$E_n$ Input voltage noise (peak-to-peak) $V_S = 5$ V, $f = 0.1$ Hz to 10 Hz $5$ $\mu$V pp

$e_n$ Input voltage noise density $V_S = 5$ V, $f = 1$ kHz $12$ nV/\sqrt{Hz}

$i_n$ Input current noise density $f = 1$ kHz $1.3$ fA/\sqrt{Hz}

INPUT IMPEDANCE

$Z_ID$ Differential $2 || 2$ $10^6$ || $pF$

$Z_{IC}$ Common-mode $2 || 4$ $10^5$ || $pF$

OPEN-LOOP GAIN

$A_{OL}$ Open-loop voltage gain $V_S = 5.5$ V, $(V_–) + 0.05$ V $< V_O < (V_+) – 0.05$ V, $R_L = 10$ kΩ $100$ $104$ dB

$V_S = 5.5$ V, $(V_–) + 0.15$ V $< V_O < (V_+) – 0.15$ V, $R_L = 2$ kΩ $104$

FREQUENCY RESPONSE

GBP Gain bandwidth product $V_S = 5$ V, $G = 1$ $10$ MHz

$\phi_m$ Phase margin $V_S = 5$ V, $G = 1$ $60$ Degrees

SR Slew rate $V_S = 5$ V, $G = 1$ $6$ $V/\mu s$

$t_s$ Settling time To 0.1%, $V_S = 5$ V, 2-V step, $G = 1$, $C_L = 100$ pF $1$ $\mu$s

$t_{OR}$ Overload recovery time $V_S = 5$ V, $V_{IN} \times$ gain $= V_S$ $0.8$ $\mu$s

THD + N Total harmonic distortion + noise $(1)$ $V_S = 5$ V, $V_O = 0.5$ $V_{RMS}$, $G = 1$, $f = 1$ kHz $0.008%$

OUTPUT

$V_O$ Voltage output swing from supply rails $V_S = 1.8$ V to 5.5 V, $R_L = 10$ kΩ $35$ mV

$V_S = 1.8$ to 5.5 V, $R_L = 2$ kΩ $125$ mV

$I_{SCI}$ Short-circuit current $V_S = 5$ V $\pm 50$ mA

$Z_O$ Open-loop output impedance $V_S = 5$ V, $f = 10$ MHz $250$ $\Omega$

POWER SUPPLY

$V_S$ Specified voltage range $1.8$ $5.5$ $V$

$I_Q$ Quiescent current per amplifier $V_S = 5$ V, $I_Q = 0$ mA, $T_A = –40^\circ$C to 125°C $400$ $575$ $\mu$A

TEMPERATURE

$T_A$ Specified $–40$ $125$ $°C$

$T_{stg}$ Storage $–65$ $150$ $°C$

(1) Third-order filter; bandwidth = 80 kHz at $–3$ dB.
## 7.8 Typical Characteristics: Table of Graphs

### Table 1. Table of Graphs

<table>
<thead>
<tr>
<th>TITLE</th>
<th>FIGURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Voltage Production Distribution</td>
<td>Figure 1</td>
</tr>
<tr>
<td>Offset Voltage vs Common-Mode Voltage</td>
<td>Figure 2</td>
</tr>
<tr>
<td>Open-Loop Gain and Phase vs Frequency</td>
<td>Figure 3</td>
</tr>
<tr>
<td>Input Bias and Offset Current vs Temperature</td>
<td>Figure 4</td>
</tr>
<tr>
<td>Input Voltage Noise Spectral Density vs Frequency</td>
<td>Figure 5</td>
</tr>
<tr>
<td>Quiescent Current vs Supply Voltage</td>
<td>Figure 6</td>
</tr>
<tr>
<td>Small-Signal Overshoot vs Load Capacitance</td>
<td>Figure 7</td>
</tr>
<tr>
<td>No Phase Reversal</td>
<td>Figure 8</td>
</tr>
<tr>
<td>Small-Signal Step Response</td>
<td>Figure 9</td>
</tr>
<tr>
<td>Large-Signal Step Response</td>
<td>Figure 10</td>
</tr>
<tr>
<td>Short-Circuit Current vs Temperature</td>
<td>Figure 11</td>
</tr>
<tr>
<td>Electromagnetic Interference Rejection Ratio Referred to Noninverting Input vs Frequency</td>
<td>Figure 12</td>
</tr>
<tr>
<td>Channel Separation vs Frequency</td>
<td>Figure 13</td>
</tr>
</tbody>
</table>
7.9 Typical Characteristics

at $T_A = 25^\circ C$, $V_S = 5.5$ V, $R_L = 10$ kΩ connected to $V_S / 2$, $V_{CM} = V_S / 2$, and $V_{OUT} = V_S / 2$, (unless otherwise noted)

Figure 1. Offset Voltage Production Distribution

Figure 2. Offset Voltage vs Common-Mode Voltage

Figure 3. Open-Loop Gain and Phase vs Frequency

Figure 4. Input Bias and Offset Current vs Temperature

Figure 5. Input Voltage Noise Spectral Density vs Frequency

Figure 6. Quiescent Current vs Supply Voltage
Typical Characteristics (continued)

at \( T_A = 25^\circ C, \ V_S = 5.5 \ V, \ R_L = 10 \ k\Omega \) connected to \( V_S / 2, \ V_{CM} = V_S / 2, \) and \( V_{OUT} = V_S / 2, \) (unless otherwise noted)

**Figure 7. Small-Signal Overshoot vs Load Capacitance**

\[ V_+ = 2.75 \ V, \ V_- = −2.75 \ V, \ G = −1 \ V/V \]

**Figure 8. No Phase Reversal**

\[ V_+ = 2.75 \ V, \ V_- = −2.75 \ V \]

**Figure 9. Small-Signal Step Response**

\[ V_+ = 2.75 \ V, \ V_- = −2.75 \ V, \ G = 1 \ V/V \]

**Figure 10. Large-Signal Step Response**

\[ V_+ = 2.75 \ V, \ V_- = −2.75 \ V, \ C_L = 100 \ pF, \ G = 1 \ V/V \]

**Figure 11. Short-Circuit Current vs Temperature**

**Figure 12. Electromagnetic Interference Rejection Ratio Referred to Noninverting Input vs Frequency**

\[ \text{EMIRR IN+ (dB)} \]

\[ \text{Frequency (Hz)} \]

\[ P_{RF} = −10 \ dBm \]
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_S = 5.5$ V, $R_L = 10$ k$\Omega$ connected to $V_S / 2$, $V_{CM} = V_S / 2$, and $V_{OUT} = V_S / 2$, (unless otherwise noted)

![Graph](image)

Figure 13. Channel Separation vs Frequency

$V_+ = 2.75$ V, $V_- = -2.75$ V
8 Detailed Description

8.1 Overview
The TLVx316-Q1 is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving ≤ 10-kΩ loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the TLVx316-Q1 to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them suitable for driving sampling analog-to-digital converters (ADCs).

The TLVx316-Q1 features 10-MHz bandwidth and 6-V/μs slew rate with only 400-μA supply current per channel, providing good ac performance at very-low-power consumption. DC applications are well served with a very-low input noise voltage of 12 nV/√Hz at 1 kHz, low input bias current (5 pA), and an input offset voltage of 0.5 mV (typical).

8.2 Functional Block Diagram
8.3 Feature Description

8.3.1 Operating Voltage
The TLVx316-Q1 operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from –40°C to +125°C. Parameters that vary significantly with operating voltages or temperature are illustrated in the Typical Characteristics section.

8.3.2 Rail-to-Rail Input
The input common-mode voltage range of the TLVx316-Q1 extends 200 mV beyond the supply rails for supply voltages greater than 2.5 V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the Functional Block Diagram. The N-channel pair is active for input voltages close to the positive rail, typically (V+) – 1.4 V to 200 mV above the positive supply, whereas the P-channel pair is active for inputs from 200 mV below the negative supply to approximately (V+) – 1.4 V. There is a small transition region, typically (V+) – 1.2 V to (V+) – 1 V, in which both pairs are on. This 200-mV transition region can vary up to 200 mV with process variation. Thus, the transition region (both stages on) can range from (V+) – 1.4 V to (V+) – 1.2 V on the low end, up to (V+) – 1 V to (V+) – 0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation outside this region.

8.3.3 Rail-to-Rail Output
Designed as a low-power, low-voltage operational amplifier, the TLVx316-Q1 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads of 10 kΩ, the output swings typically to within 30 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; see .

8.3.4 Common-Mode Rejection Ratio (CMRR)
CMRR for the TLVx316-Q1 is specified in two ways so the best match for a given application can be selected. The Electrical Characteristics table provides the CMRR of the device in the common-mode range below the transition region \[ V_{CM} < (V+) – 1.4 V \]. This specification is the best indicator of device capability when the application requires using one of the differential input pairs. The CMRR over the entire common-mode range is specified at \( V_{CM} = –0.2 V \) to 5.7 V for \( V_S = 5.5 V \). This last value includes the variations through the transition region.

8.3.5 Capacitive Load and Stability
The TLVx316-Q1 is designed for applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the TLVx316-Q1 can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases when the capacitive loading increases. For a conservative best practice, designing for 25% overshoot (40° phase margin) provides improved stability over process variations. The equivalent series resistance (ESR) of some very-large capacitors (\( C_L \) capacitors with a value greater than 1 μF) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains, as shown in Figure 7 (\( G = –1 V/V \)).
Feature Description (continued)

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor (typically 10-Ω to 20-Ω) in series with the output, as shown in Figure 14. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.

Figure 14. Improving Capacitive Load Drive

8.3.6 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset measured at the amplifier output can shift from the nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although EMI can affect all operational amplifier pin functions, the signal input pins are likely to be the most susceptible. The TLVx316-Q1 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. This filter provides both common-mode and differential-mode filtering. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

The immunity of an operational amplifier can be accurately measured and quantified over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 12 illustrates the results of this testing on the TLVx316-Q1. Detailed information can be found in EMI Rejection Ratio of Operational Amplifiers, available for download from www.ti.com.

8.3.7 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the TLVx316-Q1 is approximately 300 ns.

8.4 Device Functional Modes

The TLVx316-Q1 family has a single functional mode. These devices are powered on as long as the power-supply voltage is between 1.8 V (±0.9 V) and 5.5 V (±2.75 V).
9 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

9.1 Application Information
The TLV316-Q1, TLV2316-Q1, and TLV4316-Q1 devices are powered on when the supply is connected. The devices can operate as a single-supply operational amplifier or a dual-supply amplifier, depending on the application.

9.2 System Examples
When receiving low-level signals, the device often requires limiting the bandwidth of the incoming signals into the system. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting pin of the amplifier, as shown in Figure 15.

![Figure 15. Single-Pole, Low-Pass Filter](image)

If even more attenuation is needed, the device requires a multiple-pole filter. The Sallen-Key filter can be used for this task, as shown in Figure 16. For best results, the amplifier must have a bandwidth that is eight to ten times the filter frequency bandwidth. Failure to follow this guideline can result in a phase shift of the amplifier.

![Figure 16. Two-Pole, Low-Pass, Sallen-Key Filter](image)
10 Power Supply Recommendations

The TLVx316-Q1 family is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply from −40°C to +125°C. The Typical Characteristics section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

CAUTION

Supply voltages larger than 7 V can permanently damage the device; see the Absolute Maximum Ratings table.

Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the Layout Guidelines section.

10.1 Input and ESD Protection

The TLVx316-Q1 incorporates internal ESD protection circuits on all pins. For input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA, as stated in the Absolute Maximum Ratings table. Figure 17 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications.

Figure 17. Input Current Protection
11 Layout

11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-supply applications.

- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see Circuit Board Layout Techniques.

- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.

- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Figure 18.

- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.

- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

11.2 Layout Example

![Operational Amplifier Board Layout for a Noninverting Configuration](image)

Copyright © 2016, Texas Instruments Incorporated

Figure 18. Operational Amplifier Board Layout for a Noninverting Configuration
12 Device and Documentation Support

12.1 Documentation Support

12.1.1 Related Documentation

TLVx313 Low-Power, Rail-to-Rail In/Out, 500-μV Typical Offset, 1-MHz Operational Amplifier for Cost-Sensitive Systems

TLVx314 3-MHz, Low-Power, Internal EMI Filter, RRIO, Operational Amplifier

EMI Rejection Ratio of Operational Amplifiers

QFN/SON PCB Attachment

Quad Flatpack No-Lead Logic Packages

Circuit Board Layout Techniques

Single-Ended Input to Differential Output Conversion Circuit Reference Design

12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>ORDER NOW</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV316-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>TLV2316-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>TLV4316-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

12.4 Trademarks

E2E is a trademark of Texas Instruments.
12.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead finish/Ball material</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV2316QDGKQR1</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>16M6</td>
<td>Samples</td>
</tr>
<tr>
<td>TLV2316QDGKTO1</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>16M6</td>
<td>Samples</td>
</tr>
<tr>
<td>TLV316QDBVQR1</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>16ND</td>
<td>Samples</td>
</tr>
<tr>
<td>TLV316QDBVTQ1</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>16ND</td>
<td>Samples</td>
</tr>
<tr>
<td>TLV4316QPWRQ1</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>14</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>V4316Q1</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE**: Product device recommended for new designs.

**LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBsolete**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TLV2316-Q1, TLV316-Q1, TLV4316-Q1:

Catalog: TLV2316, TLV316, TLV4316

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
### TAPE AND REEL INFORMATION

**Device** | **Package Type** | **Package Drawing** | **Pins** | **SPQ** | **Reel Diameter (mm)** | **Reel Width W1 (mm)** | **A0 (mm)** | **B0 (mm)** | **K0 (mm)** | **P1 (mm)** | **W (mm)** | **Pin1 Quadrant**
--- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | ---
TLV2316QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1
TLV2316QDGKTQ1 | VSSOP | DGK | 8 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1
TLV316QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3
TLV316QDBVTQ1 | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3
TLV4316QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1

*All dimensions are nominal.*
**TAPE AND REEL BOX DIMENSIONS**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV2316QDGKRQ1</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
</tr>
<tr>
<td>TLV2316QDGKTQ1</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
</tr>
<tr>
<td>TLV316QDBVRQ1</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>180.0</td>
<td>180.0</td>
<td>18.0</td>
</tr>
<tr>
<td>TLV316QDBVTQ1</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>180.0</td>
<td>180.0</td>
<td>18.0</td>
</tr>
<tr>
<td>TLV4316QPWRQ1</td>
<td>TSSOP</td>
<td>PW</td>
<td>14</td>
<td>2000</td>
<td>853.0</td>
<td>449.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M–1994.
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed ±0.15 each side.
D. Body width does not include interlead flash. Interlead flash shall not exceed ±0.25 each side.
E. Falls within JEDEC MO–153
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.  
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
DGK (S-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated