





**TMUX7234** 

SCDS429F - FEBRUARY 2021 - REVISED DECEMBER 2022

# TMUX7234 44 V, Low Ron, 2:1, 4 Channel Precision Switches with Latch-Up Immunity and 1.8 V Logic

#### 1 Features

Latch-up immune

Dual supply range: ±4.5 V to ±22 V Single supply range: 4.5 V to 44 V

Low on-resistance: 3  $\Omega$ Low charge injection: 3 pC

High current support: 400 mA (maximum)

-40°C to +125°C operating temperature

1.8 V logic compatible inputs

Fail-safe logic

Rail-to-rail operation

Bidirectional signal path

Break-before-make switching

# 2 Applications

Factory automation and control

Flow transmitters

Programmable logic controllers (PLC)

Analog input modules

Data acquisition systems (DAQ)

Semiconductor test equipment

Battery test equipment

Ultrasound scanners

Patient monitoring and diagnostics

Optical networking

Optical test equipment

Wired networking

Remote radio units (RRU)

Active antenna system mMIMO (AAS)



Simplified Diagram

# 3 Description

The TMUX7234 is a complementary metal-oxide semiconductor (CMOS) multiplexer with immunity. The TMUX7234 contains independently controlled SPDT switches with an EN pin to enable or disable all four channels. The device supports single supply (4.5 V to 44 V), dual supplies (±4.5 V to ±22 V), or asymmetric supplies (such as  $V_{DD}$  = 12 V,  $V_{SS}$  = -5 V). The TMUX7234 supports bidirectional analog and digital signals on the source (Sx) and drain (D) pins ranging from  $V_{SS}$  to  $V_{DD}$ .

All logic control inputs support logic levels from 1.8 V to V<sub>DD</sub>, ensuring both TTL and CMOS logic compatibility when operating in the valid supply voltage range. Fail-Safe Logic circuitry allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage.

The TMUX72xx family provides latch-up immunity, preventing undesirable high current events between parasitic structures within the device typically caused by overvoltage events. A latch-up condition typically continues until the power supply rails are turned off and can lead to device failure. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments.

#### Package Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |
|-------------|----------------|-------------------|
| TMUX7234    | PW (TSSOP, 20) | 6.50 mm × 4.40 mm |
|             | RRQ (WQFN, 20) | 4.00 mm × 4.00 mm |

For all available packages, see the package option addendum at the end of the data sheet.



**Application Diagram** 



# **Table of Contents**

| 1 Features1                                            | 7.9 Charge Injection                                  | 23   |
|--------------------------------------------------------|-------------------------------------------------------|------|
| 2 Applications1                                        | 7.10 Off Isolation                                    |      |
| 3 Description1                                         | 7.11 Crosstalk                                        | . 24 |
| 4 Revision History2                                    | 7.12 Bandwidth                                        | . 24 |
| 5 Pin Configuration and Functions3                     | 7.13 THD + Noise                                      | . 25 |
| 6 Specifications4                                      | 7.14 Power Supply Rejection Ratio (PSRR)              | . 25 |
| 6.1 Absolute Maximum Ratings4                          | 8 Detailed Description                                |      |
| 6.2 ESD Ratings4                                       | 8.1 Overview                                          | . 26 |
| 6.3 Thermal Information4                               | 8.2 Functional Block Diagram                          | .26  |
| 6.4 Recommended Operating Conditions5                  | 8.3 Feature Description                               | 26   |
| 6.5 Source or Drain Continuous Current5                | 8.4 Device Functional Modes                           | 28   |
| 6.6 ±15 V Dual Supply: Electrical Characteristics6     | 8.5 Truth Tables                                      | . 28 |
| 6.7 ±15 V Dual Supply: Switching Characteristics7      | 9 Application and Implementation                      | . 29 |
| 6.8 ±20 V Dual Supply: Electrical Characteristics8     | 9.1 Application Information                           | . 29 |
| 6.9 ±20 V Dual Supply: Switching Characteristics9      | 9.2 Typical Application                               | . 29 |
| 6.10 44 V Single Supply: Electrical Characteristics 10 | 10 Power Supply Recommendations                       | 31   |
| 6.11 44 V Single Supply: Switching Characteristics 11  | 11 Layout                                             |      |
| 6.12 12 V Single Supply: Electrical Characteristics 12 | 11.1 Layout Guidelines                                | . 31 |
| 6.13 12 V Single Supply: Switching Characteristics 13  | 11.2 Layout Example                                   |      |
| 6.14 Typical Characteristics14                         | 12 Device and Documentation Support                   | 33   |
| 7 Parameter Measurement Information19                  | 12.1 Documentation Support                            | . 33 |
| 7.1 On-Resistance19                                    | 12.2 Receiving Notification of Documentation Updates. | 33   |
| 7.2 Off-Leakage Current19                              | 12.3 Support Resources                                | . 33 |
| 7.3 On-Leakage Current20                               | 12.4 Trademarks                                       |      |
| 7.4 Transition Time20                                  | 12.5 Electrostatic Discharge Caution                  | 33   |
| 7.5 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> 21    | 12.6 Glossary                                         | 33   |
| 7.6 Break-Before-Make21                                | 13 Mechanical, Packaging, and Orderable               |      |
| 7.7 t <sub>ON (VDD)</sub> Time22                       | Information                                           | . 33 |
| 7.8 Propagation Delay22                                |                                                       |      |
|                                                        |                                                       |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision E (August 2021) to Revision F (November 2022) | Page |
|---------------------------------------------------------------------|------|
| Changed the status of the PW package from: preview to: active       | 1    |
| Changes from Revision D (August 2021) to Revision E (August 2021)   | Page |
| Updated ESD HBM spec                                                | 2    |
| Changes from Revision C (June 2021) to Revision D (August 2021)     | Page |
| Changed status from: Advanced Information to: Production Data       | 1    |



# **5 Pin Configuration and Functions**



Figure 5-1. TMUX7234 PW Package, 20-Pin TSSOP Figure 5-2. TMUX7234 RRQ Package, 20-Pin WQFN (Top View)

| Table | 5-1    | Pin | Functions | <b>TMUX7234</b> |
|-------|--------|-----|-----------|-----------------|
| Iavie | J- I . | ГШ  | i unchons |                 |

|            | PIN    |         | TYPE <sup>(1)</sup> | DESCRIPTION(2)                                                                                                                                                                                                                                                     |
|------------|--------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME       | PW NO. | RRQ NO. | IYPE                | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                         |
| SEL1       | 1      | 19      | 1                   | Logic control input 1; has internal pull-down resistor. Controls switch 1 (see Section 8.5).                                                                                                                                                                       |
| S1A        | 2      | 20      | I/O                 | Source pin 1A. Can be an input or output.                                                                                                                                                                                                                          |
| D1         | 3      | 1       | I/O                 | Drain pin 1. Can be an input or output.                                                                                                                                                                                                                            |
| S1B        | 4      | 2       | I/O                 | Source pin 1B. Can be an input or output.                                                                                                                                                                                                                          |
| VSS        | 5      | 3       | Р                   | Negative power supply. This pin has the most negative power-supply potential. This pin can be connected to ground in single supply applications. Connect a decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ between VSS and GND for reliable operation. |
| GND        | 6      | 4       | Р                   | Ground (0 V) reference.                                                                                                                                                                                                                                            |
| S2B        | 7      | 5       | I/O                 | Source pin 2B. Can be an input or output.                                                                                                                                                                                                                          |
| D2         | 8      | 6       | I/O                 | Drain pin 2. Can be an input or output.                                                                                                                                                                                                                            |
| S2A        | 9      | 7       | I/O                 | Source pin 2A. Can be an input or output.                                                                                                                                                                                                                          |
| SEL2       | 10     | 8       | 1                   | Logic control input 2; has internal pull-down resistor. Controls switch 2 (see Section 8.5).                                                                                                                                                                       |
| SEL3       | 11     | 9       | 1                   | Logic control input 3; has internal pull-down resistor. Controls switch 3 (see Section 8.5).                                                                                                                                                                       |
| S3A        | 12     | 10      | I/O                 | Source pin 3A. Can be an input or output.                                                                                                                                                                                                                          |
| D3         | 13     | 11      | I/O                 | Drain pin 3. Can be an input or output.                                                                                                                                                                                                                            |
| S3B        | 14     | 12      | I/O                 | Source pin 3B. Can be an input or output.                                                                                                                                                                                                                          |
| EN         | 15     | 18      | 1                   | Active low logic enable; has internal pull-down resistor. The SELx logic inputs determine switch connections when this pin is low (see Section 8.5).                                                                                                               |
| VDD        | 16     | 13      | Р                   | Positive power supply. This pin has the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between VDD and GND.                                                                   |
| S4B        | 17     | 14      | I/O                 | Source pin 4B. Can be an input or output.                                                                                                                                                                                                                          |
| D4         | 18     | 15      | I/O                 | Drain pin 4. Can be input or output                                                                                                                                                                                                                                |
| S4A        | 19     | 16      | I/O                 | Source pin 4A. Can be an input or output.                                                                                                                                                                                                                          |
| SEL4       | 20     | 17      | 1                   | Logic control input 4, has internal pull-down resistor. Controls switch 4 (see Section 8.5).                                                                                                                                                                       |
| Thermal Pa | ad     |         | _                   | The thermal pad is not connected internally. There is no requirement to solder this pad. If connected, it is recommended to leave the pad floating or tied to GND.                                                                                                 |

- (1) I = input, O = output, I/O = input and output, P = power.
- (2) Refer to Section 8.4 for what to do with unused pins.



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                                         |                                                      | MIN                  | MAX                                   | UNIT |
|-----------------------------------------|------------------------------------------------------|----------------------|---------------------------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>        |                                                      |                      | 48                                    | V    |
| $V_{DD}$                                | Supply voltage                                       | -0.5                 | 48                                    | V    |
| V <sub>SS</sub>                         |                                                      | -48                  | 0.5                                   | V    |
| V <sub>SEL</sub> or V <sub>EN</sub>     | Logic control input pin voltage (SELx, EN)           | -0.5                 | 48                                    | V    |
| I <sub>SEL</sub> or I <sub>EN</sub>     | Logic control input pin current (SELx, EN)           | -30                  | 30                                    | mA   |
| V <sub>S</sub> or V <sub>D</sub>        | Source or drain voltage (SxA, SxB, Dx)               | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5                  | V    |
| I <sub>IK</sub>                         | Diode clamp current <sup>(3)</sup>                   | -30                  | 30                                    | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (SxA, SxB, Dx)    |                      | I <sub>DC</sub> ± 10 % <sup>(4)</sup> | mA   |
| T <sub>A</sub>                          | Ambient temperature                                  | -55                  | 150                                   | °C   |
| T <sub>stg</sub>                        | Storage temperature                                  | -65                  | 150                                   | °C   |
| T <sub>J</sub>                          | Junction temperature                                 |                      | 150                                   | °C   |
| P <sub>tot</sub>                        | Total power dissipation (QFN package) <sup>(5)</sup> |                      | 1680                                  | mW   |

- (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.
- 4) Refer to Source or Drain Continuous Current table for IDC specifications.
- (5) For QFN package: P<sub>tot</sub> derates linearily above T<sub>A</sub> = 70°C by 24.8mW/°C.

#### 6.2 ESD Ratings

|                                            | O .                                                                                 |                                                                                 |       |      |
|--------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------|
|                                            |                                                                                     |                                                                                 | VALUE | UNIT |
| V                                          | Electrostatio discharge                                                             | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500                                                                            | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Thermal Information**

|                       |                                              | TMU        | X7234      |      |
|-----------------------|----------------------------------------------|------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | RRQ (WQFN) | UNIT |
|                       |                                              | 20 PINS    | 20 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 74.7       | 40.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 19.9       | 24.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 32.3       | 16.4       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.7        | 0.2        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 31.7       | 16.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | 2.8        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TMUX7234



# **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                       | MIN             | NOM MAX                        | UNIT |
|-----------------------------------------|-----------------------------------------------------------------------|-----------------|--------------------------------|------|
| V <sub>DD</sub> – V <sub>SS</sub> (1)   | Power supply voltage differential                                     | 4.5             | 44                             | V    |
| V <sub>DD</sub>                         | Positive power supply voltage                                         | 4.5             | 44                             | V    |
| V <sub>S</sub> or V <sub>D</sub>        | Signal path input/output voltage (source or drain pin) (SxA, SxB, Dx) | V <sub>SS</sub> | $V_{DD}$                       | V    |
| V <sub>SEL</sub> or V <sub>EN</sub>     | Address or enable pin voltage                                         | 0               | 44                             | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (SxA, SxB, Dx)                     |                 | I <sub>DC</sub> <sup>(2)</sup> | mA   |
| T <sub>A</sub>                          | Ambient temperature                                                   | -40             | 125                            | °C   |

 $V_{DD}$  and  $V_{SS}$  can be any value as long as 4.5 V  $\leq$  ( $V_{DD} - V_{SS}$ )  $\leq$  44 V, and the minimum  $V_{DD}$  is met. Refer to *Source or Drain Continuous Current* table for  $I_{DC}$  specifications.

# 6.5 Source or Drain Continuous Current

at supply voltage of V<sub>DD</sub> ± 10%, V<sub>SS</sub> ± 10 % (unless otherwise noted)

| CON        | TINUOUS CURRENT PER CHANNEL        | T <sub>Δ</sub> = 25°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C | UNIT |
|------------|------------------------------------|-----------------------|-----------------------|------------------------|------|
| PACKAGE    | TEST CONDITIONS                    | 1 <sub>A</sub> - 25 C | 1A - 83 C             | 1A - 125 C             | ONIT |
|            | +44 V Single Supply <sup>(1)</sup> | 350                   | 230                   | 129                    | mA   |
|            | ±15 V Dual Supply                  | 360                   | 235                   | 130                    | mA   |
| PW (TSSOP) | +12 V Single Supply                | 260                   | 177                   | 108                    | mA   |
|            | ±5 V Dual Supply                   | 255                   | 175                   | 105                    | mA   |
|            | +5 V Single Supply                 | 170                   | 129                   | 80                     | mA   |
|            | +44 V Single Supply <sup>(1)</sup> | 400                   | 230                   | 120                    | mA   |
|            | ±15 V Dual Supply                  | 400                   | 230                   | 120                    | mA   |
| RRQ (WQFN) | +12 V Single Supply                | 300                   | 180                   | 100                    | mA   |
|            | ±5 V Dual Supply                   | 300                   | 180                   | 100                    | mA   |
|            | +5 V Single Supply                 | 240                   | 150                   | 85                     | mA   |

<sup>(1)</sup> Specified for nominal supply voltage only.



# 6.6 ±15 V Dual Supply: Electrical Characteristics

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +15 V,  $V_{SS}$  = -15 V,  $T_A$  = 25°C (unless otherwise noted)

| -,·                                      | PARAMETER                                                 | TEST CONDITIONS                                                               | T <sub>A</sub>  | MIN  | TYP    | MAX                      | UNIT |
|------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|------|--------|--------------------------|------|
| ANALOG                                   | SWITCH                                                    |                                                                               |                 |      |        |                          |      |
|                                          |                                                           | V <sub>S</sub> = -10 V to +10 V                                               | 25°C            |      | 3.6    | 5.5                      | Ω    |
| R <sub>ON</sub>                          | On-resistance                                             | $I_D = -10 \text{ mA}$                                                        | -40°C to +85°C  |      |        | 7.1                      | Ω    |
|                                          |                                                           | Refer to On-Resistance                                                        | -40°C to +125°C |      |        | 8.4                      | Ω    |
|                                          |                                                           | V <sub>S</sub> = -10 V to +10 V                                               | 25°C            |      | 0.2    | 0.7                      | Ω    |
| ΔR <sub>ON</sub>                         | On-resistance mismatch between channels                   | $I_{D} = -10 \text{ mA}$                                                      | -40°C to +85°C  |      |        | 0.8                      | Ω    |
|                                          | Chamileis                                                 | Refer to On-Resistance                                                        | -40°C to +125°C |      |        | 5.5<br>7.1<br>8.4<br>0.7 | Ω    |
|                                          |                                                           | V <sub>S</sub> = -10 V to +10 V                                               | 25°C            |      | 0.4    | 1.5                      | Ω    |
| R <sub>ON FLAT</sub>                     | On-resistance flatness                                    | $I_S = -10 \text{ mA}$                                                        | –40°C to +85°C  |      |        | 1.7                      | Ω    |
|                                          |                                                           | Refer to On-Resistance                                                        | -40°C to +125°C |      |        | 1.9                      | Ω    |
| R <sub>ON DRIFT</sub>                    | On-resistance drift                                       | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance       | -40°C to +125°C |      | 0.015  |                          | Ω/°C |
|                                          |                                                           | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V                           | 25°C            | -0.4 | 0.01   | 0.4                      | nA   |
| I <sub>S(OFF)</sub>                      | Source off leakage current <sup>(1)</sup>                 | Switch state is off<br>V <sub>S</sub> = +10 V / –10 V                         | –40°C to +85°C  | -1   |        | 1                        | nA   |
| '5(UFF)                                  | Course on loanage ourself.                                | V <sub>D</sub> = -10 V / + 10 V<br>Refer to Off-Leakage Current               | -40°C to +125°C | -8   |        | 8                        | nA   |
|                                          |                                                           | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V                           | 25°C            | -0.5 | 0.02   | 0.5                      | nA   |
| Drain off leakage current <sup>(1)</sup> | Switch state is off $V_S = +10 \text{ V} / -10 \text{ V}$ | -40°C to +85°C                                                                | -4              |      | 4      | nA                       |      |
| 'D(OFF)                                  | Drain off leakage current <sup>(1)</sup>                  | V <sub>D</sub> = -10 V / + 10 V<br>Refer to Off-Leakage Current               | -40°C to +125°C | -12  |        | 12                       | nA   |
|                                          |                                                           | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V                           | 25°C            | -0.5 | 0.02   | 0.5                      | nA   |
| I <sub>S(ON)</sub>                       | Channel on leakage current <sup>(2)</sup>                 | Switch state is on $V_S = V_D = \pm 10 \text{ V}$                             | –40°C to +85°C  | -4   |        | 4                        | nA   |
| I <sub>D(ON)</sub>                       |                                                           | Refer to On-Leakage Current                                                   | -40°C to +125°C | -8   |        | 8                        | nA   |
| LOGIC INI                                | PUTS (SEL / EN pins)                                      |                                                                               |                 |      |        |                          |      |
| V <sub>IH</sub>                          | Logic voltage high                                        |                                                                               | -40°C to +125°C | 1.3  |        | 44                       | V    |
| V <sub>IL</sub>                          | Logic voltage low                                         |                                                                               | -40°C to +125°C | 0    |        | 8.0                      | V    |
| I <sub>IH</sub>                          | Input leakage current                                     |                                                                               | -40°C to +125°C |      | 0.6    | 1.2                      | μΑ   |
| I <sub>IL</sub>                          | Input leakage current                                     |                                                                               | -40°C to +125°C | -0.1 | -0.005 |                          | μΑ   |
| C <sub>IN</sub>                          | Logic input capacitance                                   |                                                                               | -40°C to +125°C |      | 3      |                          | pF   |
| POWER S                                  | UPPLY                                                     |                                                                               |                 |      |        | '                        |      |
|                                          |                                                           |                                                                               | 25°C            |      | 45     | 70                       | μΑ   |
| I <sub>DD</sub>                          | V <sub>DD</sub> supply current                            | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | –40°C to +85°C  |      |        | 80                       | μΑ   |
|                                          |                                                           |                                                                               | –40°C to +125°C |      |        | 95                       | μΑ   |
|                                          |                                                           | 40.5777                                                                       | 25°C            |      | 8      | 25                       | μΑ   |
| I <sub>SS</sub>                          | V <sub>SS</sub> supply current                            | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | –40°C to +85°C  |      |        | 30                       | μΑ   |
|                                          |                                                           | 3 1,,                                                                         | –40°C to +125°C |      |        | 40                       | μA   |

When  $V_S$  is positive,  $V_D$  is negative. Or when  $V_S$  is negative,  $V_D$  is positive. When  $V_S$  is at a voltage potential,  $V_D$  is floating. Or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



# 6.7 ±15 V Dual Supply: Switching Characteristics

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +15 V,  $V_{SS}$  = -15 V,  $T_A$  = 25°C (unless otherwise noted)

|                                           | PARAMETER                                       | TEST CONDITIONS                                                                                                           | T <sub>A</sub>  | MIN | TYP    | MAX | UNIT |
|-------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------|
|                                           |                                                 | V <sub>c</sub> = 10 V                                                                                                     | 25°C            |     | 90     | 180 | ns   |
| t <sub>TRAN</sub>                         | Transition time from control input              | $R_L = 300 \Omega, C_L = 35 pF$                                                                                           | -40°C to +85°C  |     |        | 190 | ns   |
|                                           |                                                 | Refer to Transition Time                                                                                                  | -40°C to +125°C |     |        | 180 | ns   |
|                                           |                                                 | V <sub>S</sub> = 10 V                                                                                                     | 25°C            |     | 110    | 180 | ns   |
| t <sub>ON (EN)</sub>                      | Turn-on time from enable                        |                                                                                                                           | -40°C to +85°C  |     |        | 190 | ns   |
|                                           |                                                 | $ \begin{array}{c} V_S = 10 \ V \\ R_L = 300 \ \Omega, \ C_L = 35 \ pF \\ Refer to \ Transition \ Time \\ \end{array} $   |                 |     | 210    | ns  |      |
|                                           |                                                 |                                                                                                                           | 25°C            |     | 80     | 140 | ns   |
| t <sub>OFF (EN)</sub>                     | Turn-off time from enable                       |                                                                                                                           | -40°C to +85°C  |     |        | 150 | ns   |
|                                           |                                                 |                                                                                                                           | -40°C to +125°C |     |        | 160 | ns   |
|                                           |                                                 | V <sub>0</sub> = 10 V                                                                                                     | 25°C            |     | 50     |     | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay                    | $R_L = 300 \Omega, C_L = 35 pF$                                                                                           | -40°C to +85°C  | 1   |        |     | ns   |
|                                           |                                                 | Refer to Break-Before-Make                                                                                                | -40°C to +125°C | 1   |        |     | ns   |
|                                           |                                                 | V <sub>DD</sub> rise time = 1µs                                                                                           | 25°C            |     | 0.16   |     | ms   |
| T <sub>ON (VDD)</sub>                     | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$                                                                                           | -40°C to +85°C  |     | 0.16   |     | ms   |
|                                           | (VDD to output)                                 | Refer to Turn-on (VDD) Time                                                                                               | -40°C to +125°C |     | 0.16   |     | ms   |
| t <sub>PD</sub>                           | Propagation delay                               |                                                                                                                           | 25°C            |     | 450    |     | ps   |
| Q <sub>INJ</sub>                          | Charge injection                                |                                                                                                                           | 25°C            |     | 3      |     | рС   |
| O <sub>ISO</sub>                          | Off-isolation                                   | V <sub>S</sub> = 0 V, f = 100 kHz                                                                                         | 25°C            |     | -82    |     | dB   |
| O <sub>ISO</sub>                          | Off-isolation                                   | $V_S = 0 V, f = 1 MHz$                                                                                                    | 25°C            |     | -62    |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                                       | V <sub>S</sub> = 0 V, f = 1MHz                                                                                            | 25°C            |     | -105   |     | dB   |
| BW                                        | –3dB Bandwidth                                  | V <sub>S</sub> = 0 V                                                                                                      | 25°C            |     | 100    |     | MHz  |
| IL                                        | Insertion loss                                  |                                                                                                                           | 25°C            |     | -0.3   |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio                 | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF,<br>f = 1 MHz<br>Refer to ACPSRR       | 25°C            |     | -48    |     | dB   |
| THD+N                                     | Total Harmonic Distortion + Noise               | $V_{PP}$ = 15 V, $V_{BIAS}$ = 0 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to THD + Noise | 25°C            |     | 0.0004 |     | %    |
| C <sub>S(OFF)</sub>                       | Source off capacitance                          | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                           | 25°C            |     | 16     |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance                           | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                           | 25°C            |     | 28     |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                                  | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                           | 25°C            |     | 77     |     | pF   |



# 6.8 ±20 V Dual Supply: Electrical Characteristics

 $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$  Typical at  $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ 

| · .                   | PARAMETER                                 | TEST CONDITIONS                                                                         | T <sub>A</sub>  | MIN  | TYP    | MAX | UNIT |
|-----------------------|-------------------------------------------|-----------------------------------------------------------------------------------------|-----------------|------|--------|-----|------|
| ANALOG                | SWITCH                                    |                                                                                         |                 |      |        |     |      |
|                       |                                           | V <sub>S</sub> = -15 V to +15 V                                                         | 25°C            |      | 3.2    | 5.4 | Ω    |
| R <sub>ON</sub>       | On-resistance                             | $I_D = -10 \text{ mA}$                                                                  | -40°C to +85°C  |      |        | 6.7 | Ω    |
|                       |                                           | Refer to On-Resistance                                                                  | -40°C to +125°C |      |        | 7.9 | Ω    |
|                       |                                           | V <sub>S</sub> = -15 V to +15 V                                                         | 25°C            |      | 0.2    | 0.7 | Ω    |
| $\Delta R_{ON}$       | On-resistance mismatch between channels   | $I_{D} = -10 \text{ mA}$                                                                | -40°C to +85°C  |      |        | 0.8 | Ω    |
|                       | Charmers                                  | Refer to On-Resistance                                                                  | -40°C to +125°C |      |        | 0.9 | Ω    |
|                       |                                           | V <sub>S</sub> = -15 V to +15 V                                                         | 25°C            |      | 0.6    | 1.5 | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $I_S = -10 \text{ mA}$                                                                  | –40°C to +85°C  |      |        | 1.7 | Ω    |
|                       |                                           | Refer to On-Resistance                                                                  | -40°C to +125°C |      |        | 1.9 | Ω    |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance                 | -40°C to +125°C |      | 0.014  |     | Ω/°C |
|                       |                                           | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V                                         | 25°C            | -1   | 0.02   | 1   | nA   |
| lovore:               | Source off leakage current <sup>(1)</sup> | Switch state is off<br>V <sub>S</sub> = +15 V / –15 V                                   | -40°C to +85°C  | -2   |        | 2   | nA   |
| I <sub>S(OFF)</sub>   | Course on leakage current                 | V <sub>D</sub> = -15 V / + 15 V<br>Refer to Off-Leakage Current                         | -40°C to +125°C | -12  |        | 12  | nA   |
|                       |                                           | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V                                         | 25°C            | -1   | 0.04   | 1   | nA   |
| I <sub>D(OFF)</sub> D | Drain off leakage current <sup>(1)</sup>  | Switch state is off<br>V <sub>S</sub> = +15 V / –15 V                                   | -40°C to +85°C  | -4   |        | 4   | nA   |
|                       |                                           | V <sub>D</sub> = -15 V / + 15 V<br>Refer to Off-Leakage Current                         | -40°C to +125°C | -30  |        | 30  | nA   |
|                       |                                           | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V                                         | 25°C            | -1   | 0.04   | 1   | nA   |
| I <sub>S(ON)</sub>    | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 15 \text{ V}$                                       | -40°C to +85°C  | -4   |        | 4   | nA   |
| I <sub>D(ON)</sub>    |                                           | Refer to On-Leakage Current                                                             | -40°C to +125°C | -30  |        | 30  | nA   |
| LOGIC IN              | PUTS (SEL / EN pins)                      |                                                                                         |                 |      |        |     |      |
| V <sub>IH</sub>       | Logic voltage high                        |                                                                                         | -40°C to +125°C | 1.3  |        | 44  | V    |
| V <sub>IL</sub>       | Logic voltage low                         |                                                                                         | -40°C to +125°C | 0    |        | 0.8 | V    |
| I <sub>IH</sub>       | Input leakage current                     |                                                                                         | -40°C to +125°C |      | 0.6    | 1.2 | μA   |
| I <sub>IL</sub>       | Input leakage current                     |                                                                                         | -40°C to +125°C | -0.1 | -0.005 |     | μA   |
| C <sub>IN</sub>       | Logic input capacitance                   |                                                                                         | -40°C to +125°C |      | 3      |     | pF   |
| POWER S               | SUPPLY                                    |                                                                                         |                 |      |        |     |      |
|                       |                                           |                                                                                         | 25°C            |      | 50     | 80  | μΑ   |
| I <sub>DD</sub>       | V <sub>DD</sub> supply current            | $V_{DD} = 22 \text{ V}, V_{SS} = -22 \text{ V}$<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C  |      |        | 95  | μΑ   |
|                       |                                           |                                                                                         | -40°C to +125°C |      |        | 110 | μΑ   |
|                       |                                           |                                                                                         | 25°C            |      | 10     | 30  | μΑ   |
| I <sub>SS</sub>       | V <sub>SS</sub> supply current            | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$               | -40°C to +85°C  |      |        | 35  | μΑ   |
|                       |                                           |                                                                                         | -40°C to +125°C |      |        | 45  | μΑ   |

When  $V_S$  is positive,  $V_D$  is negative. Or when  $V_S$  is negative,  $V_D$  is positive. When  $V_S$  is at a voltage potential,  $V_D$  is floating. Or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



# 6.9 ±20 V Dual Supply: Switching Characteristics

 $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$  Typical at  $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ 

|                                           | PARAMETER                          | TEST CONDITIONS                                                                                                                                                  | T <sub>A</sub>  | MIN | TYP   | MAX | UNIT |
|-------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|-----|------|
|                                           |                                    | V <sub>S</sub> = 10 V                                                                                                                                            | 25°C            |     | 90    | 190 | ns   |
| t <sub>TRAN</sub>                         | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$                                                                                                                                  | -40°C to +85°C  |     |       | 200 | ns   |
|                                           |                                    | Refer to Transition Time                                                                                                                                         | -40°C to +125°C |     |       | 210 | ns   |
|                                           |                                    | V <sub>S</sub> = 10 V                                                                                                                                            | 25°C            |     | 110   | 190 | ns   |
| t <sub>ON (EN)</sub>                      | Turn-on time from enable           | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off                                                                                              | -40°C to +85°C  |     |       | 200 | ns   |
|                                           |                                    | Time                                                                                                                                                             | -40°C to +125°C |     |       | 210 | ns   |
|                                           |                                    | V <sub>S</sub> = 10 V                                                                                                                                            | 25°C            |     | 75    | 140 | ns   |
| t <sub>OFF (EN)</sub>                     | Turn-off time from enable          | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off                                                                                              | -40°C to +85°C  |     |       | 150 | ns   |
|                                           |                                    | Time                                                                                                                                                             | -40°C to +125°C |     |       | 160 | ns   |
|                                           |                                    | V <sub>S</sub> = 10 V,                                                                                                                                           | 25°C            |     | 50    |     | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay       | $R_L = 300 \Omega, C_L = 35 pF$                                                                                                                                  | -40°C to +85°C  | 1   |       |     | ns   |
|                                           |                                    | Refer to Break-Before-Make                                                                                                                                       | -40°C to +125°C | 1   |       |     | ns   |
|                                           |                                    | V <sub>DD</sub> rise time = 1μs                                                                                                                                  | 25°C            |     | 0.16  |     | ms   |
| T <sub>ON (VDD)</sub>                     | Device turn on time                | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-                                                                                                 | -40°C to +85°C  |     | 0.16  |     | ms   |
| , ,                                       | (V <sub>DD</sub> to output)        | offTime                                                                                                                                                          | -40°C to +125°C |     | 0.16  |     | ms   |
| t <sub>PD</sub>                           | Propagation delay                  | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay                                                                                                   |                 |     | 470   |     | ps   |
| Q <sub>INJ</sub>                          | Charge injection                   | $V_D = 0 \text{ V, } C_L = 100 \text{ pF}$<br>Refer to Charge Injection 25°C 3                                                                                   |                 |     | рС    |     |      |
| O <sub>ISO</sub>                          | Off-isolation                      | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Off Isolation                                                                        | Hz 25°C -82     |     |       | dB  |      |
| O <sub>ISO</sub>                          | Off-isolation                      | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation                                                                          | 25°C            |     | -62   |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                          | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk                                                                              | 25°C            |     | -105  |     | dB   |
| BW                                        | –3dB Bandwidth                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth                                                                                            | 25°C            |     | 95    |     | MHz  |
| I <sub>L</sub>                            | Insertion loss                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$                                                                                                    | 25°C            |     | -0.25 |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio    | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF,<br>f = 1 MHz<br>Refer to ACPSRR                                              | 25°C            |     | -48   |     | dB   |
| THD+N                                     | Total Harmonic Distortion + Noise  | $V_{PP} = 20 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ , $f = 20 \text{ Hz}$ to $20 \text{ kHz}$ Refer to THD + Noise |                 |     | %     |     |      |
| C <sub>S(OFF)</sub>                       | Source off capacitance             | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                  | 25°C            |     | 16    |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance              | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                  | 25°C            |     | 26    |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                     | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                  | 25°C            |     | 77    |     | pF   |



# 6.10 44 V Single Supply: Electrical Characteristics

 $V_{DD}$  = +44 V,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +44 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS                                                          | T <sub>A</sub>  | MIN  | TYP    | MAX | UNIT |
|-----------------------|-------------------------------------------|--------------------------------------------------------------------------|-----------------|------|--------|-----|------|
| ANALOG                | SWITCH                                    |                                                                          |                 |      |        |     |      |
|                       |                                           | V <sub>S</sub> = 0 V to 40 V                                             | 25°C            |      | 3      | 5.8 | Ω    |
| R <sub>ON</sub>       | On-resistance                             | $I_D = -10 \text{ mA}$                                                   | -40°C to +85°C  |      |        | 7.2 | Ω    |
|                       |                                           | Refer to On-Resistance                                                   | -40°C to +125°C |      |        | 8.9 | Ω    |
|                       |                                           | V <sub>S</sub> = 0 V to 40 V                                             | 25°C            |      | 0.2    | 0.7 | Ω    |
| $\Delta R_{ON}$       | On-resistance mismatch between channels   | I <sub>D</sub> = -10 mA                                                  | -40°C to +85°C  |      |        | 0.8 | Ω    |
|                       | ond moio                                  | Refer to On-Resistance                                                   | -40°C to +125°C |      |        | 0.9 | Ω    |
|                       |                                           | V <sub>S</sub> = 0 V to 40 V                                             | 25°C            |      | 1.5    | 2   | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $I_{D} = -10 \text{ mA}$                                                 | -40°C to +85°C  |      |        | 2.5 | Ω    |
|                       |                                           | Refer to On-Resistance                                                   | -40°C to +125°C |      |        | 3.3 | Ω    |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | V <sub>S</sub> = 22 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C |      | 0.012  |     | Ω/°C |
|                       |                                           | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V                            | 25°C            | -1   | 0.02   | 1   | nA   |
| I <sub>S(OFF)</sub>   | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 40 V / 1 V                          | -40°C to +85°C  | -4   |        | 4   | nA   |
| 3(011)                | Course on loakage carrons                 | V <sub>D</sub> = 1 V / 40 V<br>Refer to Off-Leakage Current              | -40°C to +125°C | -20  |        | 20  | nA   |
|                       |                                           | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V                            | 25°C            | -1   | 0.04   | 1   | nA   |
| l                     | Drain off leakage current <sup>(1)</sup>  | Switch state is off V <sub>S</sub> = 40 V / 1 V                          | -40°C to +85°C  | -8   |        | 8   | nA   |
| I <sub>D(OFF)</sub>   | Drain on loakage carrent                  | V <sub>D</sub> = 1 V / 40 V<br>Refer to Off-Leakage Current              | -40°C to +125°C | -40  |        | 40  | nA   |
|                       |                                           | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V                            | 25°C            | -1   | 0.04   | 1   | nA   |
| I <sub>S(ON)</sub>    | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 40 \text{ V or } 1 \text{ V}$            | -40°C to +85°C  | -8   |        | 8   | nA   |
| I <sub>D(ON)</sub>    |                                           | Refer to On-Leakage Current                                              | -40°C to +125°C | -40  |        | 40  | nA   |
| LOGIC IN              | PUTS (SEL / EN pins)                      |                                                                          | '               |      |        |     |      |
| V <sub>IH</sub>       | Logic voltage high                        |                                                                          | -40°C to +125°C | 1.3  |        | 44  | V    |
| V <sub>IL</sub>       | Logic voltage low                         |                                                                          | -40°C to +125°C | 0    |        | 0.8 | V    |
| I <sub>IH</sub>       | Input leakage current                     |                                                                          | -40°C to +125°C |      | 0.6    | 1.2 | μA   |
| I <sub>IL</sub>       | Input leakage current                     |                                                                          | -40°C to +125°C | -0.1 | -0.005 |     | μA   |
| C <sub>IN</sub>       | Logic input capacitance                   |                                                                          | -40°C to +125°C |      | 3      |     | pF   |
| POWER S               | SUPPLY                                    |                                                                          |                 |      |        | '   |      |
|                       |                                           |                                                                          | 25°C            |      | 70     | 110 | μΑ   |
| $I_{DD}$              | V <sub>DD</sub> supply current            | $V_{DD}$ = 44 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$  | -40°C to +85°C  |      |        | 118 | μA   |
|                       |                                           | J 15 2 1, 2 - 1, 20 1                                                    | -40°C to +125°C |      |        | 140 | μA   |

<sup>(1)</sup> When  $V_S$  is 40 V,  $V_D$  is 1 V. Or when  $V_S$  is 1 V,  $V_D$  is 40 V.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

When  $V_S$  is at a voltage potential,  $V_D$  is floating. Or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



# 6.11 44 V Single Supply: Switching Characteristics

 $V_{DD}$  = +44 V,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +44 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                                           | PARAMETER                                       | TEST CONDITIONS                                                                                                     | T <sub>A</sub>  | MIN | TYP         | MAX | UNIT |
|-------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------------|-----|------|
|                                           |                                                 | V <sub>S</sub> = 18 V                                                                                               | 25°C            |     | 90          | 200 | ns   |
| t <sub>TRAN</sub>                         | Transition time from control input              | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                  | -40°C to +85°C  |     |             | 220 | ns   |
|                                           |                                                 | Refer to Transition Time                                                                                            | -40°C to +125°C |     |             | 240 | ns   |
|                                           |                                                 | V <sub>S</sub> = 18 V                                                                                               | 25°C            |     | 100         | 200 | ns   |
| t <sub>ON (EN)</sub>                      | Turn-on time from enable                        | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off                                                 | -40°C to +85°C  |     |             | 220 | ns   |
|                                           |                                                 | Time                                                                                                                | -40°C to +125°C |     |             | 240 | ns   |
|                                           |                                                 | V <sub>S</sub> = 18 V                                                                                               | 25°C            |     | 90          | 180 | ns   |
| t <sub>OFF (EN)</sub>                     | Turn-off time from enable                       | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off                                                 | -40°C to +85°C  |     |             | 200 | ns   |
|                                           |                                                 | Time                                                                                                                | -40°C to +125°C |     |             | 220 | ns   |
|                                           |                                                 | V <sub>S</sub> = 18 V,                                                                                              | 25°C            |     | 45          |     | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay                    | $R_L = 300 \Omega, C_L = 35 pF$                                                                                     | -40°C to +85°C  | 1   |             |     | ns   |
|                                           |                                                 | Refer to Break-Before-Make                                                                                          | -40°C to +125°C | 1   |             |     | ns   |
|                                           |                                                 | V <sub>DD</sub> rise time = 1μs                                                                                     | 25°C            |     | 0.13        |     | ms   |
| T <sub>ON (VDD)</sub>                     | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$                                                                                     | -40°C to +85°C  |     | 0.13        |     | ms   |
|                                           | (188 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1         | Refer to Turn-on (VDD) Time                                                                                         | -40°C to +125°C |     | 0.13        |     | ms   |
| t <sub>PD</sub>                           | Propagation delay                               | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay                                                      | 25°C            |     | 570         |     | ps   |
| Q <sub>INJ</sub>                          | Charge injection                                | V <sub>D</sub> = 22 V, C <sub>L</sub> = 100 pF<br>Refer to Charge Injection                                         | 25°C            | 3   |             |     | рС   |
| O <sub>ISO</sub>                          | Off-isolation                                   | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Off Isolation                           | 25°C            | -82 |             |     | dB   |
| O <sub>ISO</sub>                          | Off-isolation                                   | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation                             | 25°C            |     | -62         |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                                       | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk                                 | 25°C            |     | -105        |     | dB   |
| BW                                        | –3dB Bandwidth                                  | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth                                               | 25°C            |     | 92          |     | MHz  |
| IL                                        | Insertion loss                                  | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 1 MHz                                                        | 25°C            |     | -0.3        |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio                 | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF,<br>f = 1 MHz<br>Refer to ACPSRR | 25°C            |     | <b>–4</b> 5 |     | dB   |
| C <sub>S(OFF)</sub>                       | Source off capacitance                          | V <sub>S</sub> = 22 V, f = 1 MHz                                                                                    | 25°C            |     | 16          |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance                           | V <sub>S</sub> = 22 V, f = 1 MHz                                                                                    | 25°C            |     | 28          |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                                  | V <sub>S</sub> = 22 V, f = 1 MHz                                                                                    | 25°C            |     | 77          |     | pF   |



# 6.12 12 V Single Supply: Electrical Characteristics

 $\begin{aligned} &V_{DD} = +12 \text{ V} \pm 10\%, \text{ V}_{SS} = 0 \text{ V}, \text{ GND} = 0 \text{ V} \text{ (unless otherwise noted)} \\ &\text{Typical at V}_{DD} = +12 \text{ V}, \text{ V}_{SS} = 0 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C} \text{ (unless otherwise noted)} \end{aligned}$ 

|                       | PARAMETER                                 | TEST CONDITIONS                                                           | T <sub>A</sub>  | MIN  | TYP    | MAX | UNIT |
|-----------------------|-------------------------------------------|---------------------------------------------------------------------------|-----------------|------|--------|-----|------|
| ANALOG                | SWITCH                                    |                                                                           |                 |      |        |     |      |
|                       |                                           | V <sub>S</sub> = 0 V to 10 V                                              | 25°C            |      | 6.2    | 12  | Ω    |
| R <sub>ON</sub>       | On-resistance                             | $I_D = -10 \text{ mA}$                                                    | -40°C to +85°C  |      |        | 15  | Ω    |
|                       |                                           | Refer to On-Resistance                                                    | -40°C to +125°C |      |        | 18  | Ω    |
|                       |                                           | V <sub>S</sub> = 0 V to 10 V                                              | 25°C            |      | 0.2    | 0.7 | Ω    |
| $\Delta R_{ON}$       | On-resistance mismatch between channels   | $I_{D} = -10 \text{ mA}$                                                  | -40°C to +85°C  |      |        | 0.8 | Ω    |
|                       | CHAINICIS                                 | Refer to On-Resistance                                                    | -40°C to +125°C |      |        | 0.9 | Ω    |
|                       |                                           | V <sub>S</sub> = 0 V to 10 V                                              | 25°C            |      | 2.4    | 3.6 | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $I_S = -10 \text{ mA}$                                                    | -40°C to +85°C  |      |        | 3.9 | Ω    |
|                       |                                           | Refer to On-Resistance                                                    | -40°C to +125°C |      |        | 4.8 | Ω    |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | V <sub>S</sub> = 6 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance   | -40°C to +125°C |      | 0.025  |     | Ω/°C |
|                       |                                           | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V                           | 25°C            | -0.4 | 0.01   | 0.4 | nA   |
| I <sub>S(OFF)</sub>   | Source off leakage current <sup>(1)</sup> | Switch state is off<br>V <sub>S</sub> = 10 V / 1 V                        | -40°C to +85°C  | -1   |        | 1   | nA   |
| is(OFF)               | Course on leakage current                 | V <sub>D</sub> = 1 V / 10 V<br>Refer to Off-Leakage Current               | -40°C to +125°C | -8   |        | 8   | nA   |
|                       |                                           | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V                           | 25°C            | -0.5 | 0.02   | 0.5 | nA   |
| l                     | Drain off leakage current <sup>(1)</sup>  | Switch state is off V <sub>S</sub> = 10 V / 1 V                           | -40°C to +85°C  | -4   |        | 4   | nA   |
| I <sub>D(OFF)</sub>   | Brain on leakage current                  | V <sub>D</sub> = 1 V / 10 V<br>Refer to Off-Leakage Current               | -40°C to +125°C | -12  |        | 12  | nA   |
|                       |                                           | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V                           | 25°C            | -0.5 | 0.02   | 0.5 | nA   |
| I <sub>S(ON)</sub>    | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 10 \text{ V}$ or 1 V                      | -40°C to +85°C  | -4   |        | 4   | nA   |
| $I_{D(ON)}$           |                                           | Refer to On-Leakage Current                                               | -40°C to +125°C | -8   |        | 8   | nA   |
| LOGIC IN              | PUTS (SEL / EN pins)                      |                                                                           |                 |      |        |     |      |
| V <sub>IH</sub>       | Logic voltage high                        |                                                                           | -40°C to +125°C | 1.3  |        | 44  | V    |
| V <sub>IL</sub>       | Logic voltage low                         |                                                                           | -40°C to +125°C | 0    |        | 0.8 | V    |
| I <sub>IH</sub>       | Input leakage current                     |                                                                           | -40°C to +125°C |      | 0.6    | 1.2 | μΑ   |
| I <sub>IL</sub>       | Input leakage current                     |                                                                           | -40°C to +125°C | -0.1 | -0.005 |     | μΑ   |
| C <sub>IN</sub>       | Logic input capacitance                   |                                                                           | -40°C to +125°C |      | 3      |     | pF   |
| POWER S               | SUPPLY                                    |                                                                           |                 |      |        | '   |      |
|                       |                                           | ., ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                   | 25°C            |      | 36     | 55  | μΑ   |
| $I_{DD}$              | V <sub>DD</sub> supply current            | $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C  |      |        | 65  | μΑ   |
|                       |                                           | J 15 17 2 17 2 17 2 17 2 17 2 17 2 17 2 1                                 | -40°C to +125°C |      |        | 75  | μΑ   |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

When  $V_S$  is 10 V,  $V_D$  is 1 V. Or when  $V_S$  is 1 V,  $V_D$  is 10 V. When  $V_S$  is at a voltage potential,  $V_D$  is floating. Or when  $V_D$  is at a voltage potential,  $V_S$  is floating.

# 6.13 12 V Single Supply: Switching Characteristics

 $V_{DD}$  = +12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +12 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                                           | PARAMETER                          | TEST CONDITIONS                                                                                                                                            | T <sub>A</sub>  | MIN | TYP  | MAX | UNIT |
|-------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
|                                           |                                    | V <sub>S</sub> = 8 V                                                                                                                                       | 25°C            |     | 105  | 200 | ns   |
| t <sub>TRAN</sub>                         | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$                                                                                                                            | -40°C to +85°C  |     |      | 220 | ns   |
|                                           |                                    | Refer to Transition Time                                                                                                                                   | -40°C to +125°C |     |      | 250 | ns   |
|                                           |                                    | V <sub>S</sub> = 8 V                                                                                                                                       | 25°C            |     | 110  | 200 | ns   |
| t <sub>ON (EN)</sub>                      | Turn-on time from enable           | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                                                         | -40°C to +85°C  |     |      | 220 | ns   |
| - ( )                                     |                                    | Refer to Turn-on and Turn-off Time                                                                                                                         | -40°C to +125°C |     |      | 250 | ns   |
|                                           |                                    | V <sub>S</sub> = 8 V                                                                                                                                       | 25°C            |     | 105  | 190 | ns   |
| t <sub>OFF (EN)</sub>                     | Turn-off time from enable          | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                                                         | -40°C to +85°C  |     |      | 210 | ns   |
| - ( )                                     |                                    | Refer to Turn-on and Turn-off Time                                                                                                                         | -40°C to +125°C |     |      | 240 | ns   |
|                                           |                                    | V <sub>S</sub> = 8 V,                                                                                                                                      | 25°C            |     | 60   |     | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay       | $R_L = 300 \Omega, C_L = 35 pF$                                                                                                                            | -40°C to +85°C  | 1   |      |     | ns   |
| 55                                        | •                                  | Refer to Break-Before-Make                                                                                                                                 | -40°C to +125°C | 1   |      |     | ns   |
|                                           |                                    | V <sub>DD</sub> rise time = 1μs                                                                                                                            | 25°C            |     | 0.16 |     | ms   |
| T <sub>ON (VDD)</sub>                     | Device turn on time                | $R_L = 300 \Omega, C_L = 35 pF$                                                                                                                            | -40°C to +85°C  |     | 0.16 |     | ms   |
| ()                                        | (V <sub>DD</sub> to output)        | Refer to Turn-on (VDD) Time                                                                                                                                | -40°C to +125°C |     | 0.16 |     | ms   |
| t <sub>PD</sub>                           | Propagation delay                  | R <sub>L</sub> = 50 Ω , C <sub>L</sub> = 5 pF<br>Refer to Propagation Delay                                                                                | 25°C            |     | 490  |     | ps   |
| Q <sub>INJ</sub>                          | Charge injection                   | V <sub>D</sub> = 6 V, C <sub>L</sub> = 100 pF<br>Refer to Charge Injection                                                                                 |                 |     | 1    |     | рС   |
| O <sub>ISO</sub>                          | Off-isolation                      | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$                                                                                            | 25°C            | -82 |      |     | dB   |
| O <sub>ISO</sub>                          | Off-isolation                      | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation                                                                    | 25°C            |     | -62  |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                          | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk                                                                        | 25°C            |     | -105 |     | dB   |
| BW                                        | -3dB Bandwidth                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth                                                                                      | 25°C            |     | 130  |     | MHz  |
| IL                                        | Insertion loss                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$                                                                                              | 25°C            |     | -0.5 |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio    | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF,<br>f = 1 MHz<br>Refer to ACPSRR                                        | 25°C            |     | -50  |     | dB   |
| THD+N                                     | Total Harmonic Distortion + Noise  | $V_{PP} = 6 \text{ V}, V_{BIAS} = 6 \text{ V}$ $R_L = 10 \text{ k}\Omega, C_L = 5 \text{ pF},$ $f = 20 \text{ Hz to } 20 \text{ kHz}$ Refer to THD + Noise |                 |     | %    |     |      |
| C <sub>S(OFF)</sub>                       | Source off capacitance             | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                            | 25°C            |     | 19   |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance              | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                            | 25°C            |     | 33   |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                     | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                            | 25°C            |     | 78   |     | pF   |



### **6.14 Typical Characteristics**

at T<sub>A</sub> = 25°C (unless otherwise noted)





Figure 6-2. On-Resistance vs Source or Drain Voltage - Dual Supply



Figure 6-3. On-Resistance vs Source or Drain Voltage - Single Supply



Figure 6-4. On-Resistance vs Source or Drain Voltage - Single Supply







Figure 6-6. On-Resistance vs Temperature

Submit Document Feedback



at T<sub>A</sub> = 25°C (unless otherwise noted)





at T<sub>A</sub> = 25°C (unless otherwise noted)





Figure 6-14. Charge Injection vs Drain Voltage - Single Supply





Figure 6-15. Charge Injection vs Source Voltage - Single Supply

Figure 6-16. T<sub>TRANSITION</sub> vs Temperature





Figure 6-18. Ton and Toff vs Temperature

at T<sub>A</sub> = 25°C (unless otherwise noted)





at T<sub>A</sub> = 25°C (unless otherwise noted)



#### 7 Parameter Measurement Information

#### 7.1 On-Resistance

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. Figure 7-1 shows the measurement setup used to measure  $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and  $R_{ON}$  is computed with  $R_{ON} = V / I_{SD}$ .



Figure 7-1. On-Resistance Measurement Setup

# 7.2 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- · Source off-leakage current
- · Drain off-leakage current

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

Figure 7-2 shows the setup used to measure both off-leakage currents.



Figure 7-2. Off-Leakage Measurement Setup

### 7.3 On-Leakage Current

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(ON)}$ .

Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ .

Either the source pin or drain pin is left floating during the measurement. Figure 7-3 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



Figure 7-3. On-Leakage Measurement Setup

#### 7.4 Transition Time

Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 7-4 shows the setup used to measure transition time, denoted by the symbol  $t_{TRANSITION}$ .



Figure 7-4. Transition-Time Measurement Setup

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 7.5 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub>

Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 7-7 shows the setup used to measure turn-on time, denoted by the symbol  $t_{ON(EN)}$ .

Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 7-7 shows the setup used to measure turn-off time, denoted by the symbol t<sub>OFF(FN)</sub>.



Figure 7-5. Turn-On and Turn-Off Time Measurement Setup

#### 7.6 Break-Before-Make

Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 7-6 shows the setup used to measure break-before-make delay, denoted by the symbol topen(BBM).



Figure 7-6. Break-Before-Make Delay Measurement Setup

# 7.7 t<sub>ON (VDD)</sub> Time

The  $t_{ON\ (VDD)}$  time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. Figure 7-7 shows the setup used to measure turn on time, denoted by the symbol  $t_{ON\ (VDD)}$ .



Figure 7-7. t<sub>ON (VDD)</sub> Time Measurement Setup

### 7.8 Propagation Delay

Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. Figure 7-8 shows the setup used to measure propagation delay, denoted by the symbol  $t_{PD}$ .



Figure 7-8. Propagation Delay Measurement Setup

### 7.9 Charge Injection

The TMUX7234 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol Q<sub>INJ</sub>. Figure 7-9 shows the setup used to measure charge injection from source (Sx) to drain (D).



Figure 7-9. Charge-Injection Measurement Setup

#### 7.10 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 7-10 shows the setup used to measure, and the equation used to calculate off isolation.



Figure 7-10. Off Isolation Measurement Setup

#### 7.11 Crosstalk

Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 7-11 shows the setup used to measure and the equation used to calculate crosstalk.



Figure 7-11. Crosstalk Measurement Setup

#### 7.12 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure 7-12 shows the setup used to measure bandwidth.



Figure 7-12. Bandwidth Measurement Setup

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 7.13 THD + Noise

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD.



Figure 7-13. THD Measurement Setup

### 7.14 Power Supply Rejection Ratio (PSRR)

PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620 mVPP. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation.

Figure 7-14 shows how the decoupling capacitors reduce high frequency noise on the supply pins. This helps stabilize the supply and immediately filter as much of the supply noise as possible.



Figure 7-14. ACPSRR Measurement Setup

# **8 Detailed Description**

# 8.1 Overview

The TMUX7234 contains four independently controlled SPDT switches with an  $\overline{\text{EN}}$  pin to enable or disable all four switches.

# 8.2 Functional Block Diagram



### **8.3 Feature Description**

### 8.3.1 Bidirectional Operation

The TMUX7234 conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals.

#### 8.3.2 Rail-to-Rail Operation

The valid signal path input or output voltage for the TMUX7234 ranges from  $V_{SS}$  to  $V_{DD}$ .

#### 8.3.3 1.8 V Logic Compatible Inputs

The TMUX7234 has 1.8 V logic compatible control for all logic control inputs. 1.8 V logic level inputs allows the switch to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 8.3.4 Fail-Safe Logic

TMUX7234 supports Fail-Safe Logic on the control input pins ( $\overline{\text{EN}}$  and SELx) allowing it to operate up to 44 V, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the TMUX7234 logic input pins to ramp up to +44 V while  $V_{DD}$  and  $V_{SS}=0$  V. The logic control inputs are protected against positive faults of up to +44 V in powered-off condition, but do not offer protection against negative overvoltage conditions.

# 8.3.5 Latch-Up Immune

Latch-Up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The Latch-Up condition typically requires a power cycle to eliminate the low impedance path.

The TMUX72xx family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to *Using Latch Up Immune Multiplexers to Help Improve System Reliability*.

## 8.3.6 Ultra-Low Charge Injection

The TMUX7234 has a transmission gate topology, as shown in Figure 8-1. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed.



Figure 8-1. Transmission Gate Topology

The TMUX7234 contains specialized architecture to reduce charge injection on the source (Sx). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the drain (D). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the drain (D) instead of the source (Sx). As a general rule of thumb, Cp should be 20x larger than the equivalent load capacitance on the source (Sx). Figure 8-2 shows charge injection variation with different compensation capacitors on the drain side. This plot was captured on the TMUX7219 as part of the TMUX72xx family with a 100pF load capacitance.



Figure 8-2. Charge Injection Compensation

#### 8.4 Device Functional Modes

The enable  $\overline{\text{EN}}$  pin is an active-low logic pin that controls the connection between the source (SxA and SxB) and drain (Dx) pins of the device. The TMUX7234 SELx logic control inputs determine which source pin is connected to the drain pin for each channel. When the  $\overline{\text{EN}}$  pin of the TMUX7234 is pulled low, the SELx logic control inputs determine which source input is selected. When the  $\overline{\text{EN}}$  pin is pulled high, all of the switches are in an open state regardless of the state of the SELx logic control inputs. The control pins can be as high as 44 V.

The TMUX7234 can be operated without any external components except for the supply decoupling capacitors. The  $\overline{EN}$  and SELx pins have internal pull-down resistors of 4 M $\Omega$ . If unused,  $\overline{EN}$  and SELx pins should be tied to GND in order to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (Sx or Dx) should be connected to GND.

#### 8.5 Truth Tables

Table 8-1 shows the truth tables for the TMUX7234.

Selected Source Pins Connected to ΕN SEL1 SEL2 SEL3 SEL4 **Drain Pins** χ(1) Χ S1B to D1 Χ Х Х 0 1 Х S1A to D1 0 Х S2B to D2 0 Х Х Χ 1 Χ Χ S2A to D2 0 0 Х Х 0 Х S3B to D3 S3A to D3 Χ 0 Χ Х 1 0 Χ Χ Х 0 S4B to D4 0 Χ Х Χ S4A to D4 1 Х Х Х Hi-Z (OFF)

Table 8-1, TMUX7234 Truth Table

(1) X means do not care.

# 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The TMUX7234 is part of the precision switches and multiplexers family of devices. This device operates with dual supplies ( $\pm 4.5 \text{ V}$  to  $\pm 22 \text{ V}$ ), a single supply (4.5 V and 44 V), or asymmetric supplies (such as,  $V_{DD}$  = 12 V and  $V_{SS}$  = -5 V), and offers rail-to-rail input and output. The TMUX7234 offers low  $R_{ON}$ , low on and off leakage currents and ultra-low charge injection performance. These features makes the TMUX7234 a precision, robust, high-performance analog multiplexer for high-voltage, industrial applications.

### 9.2 Typical Application

One key application of the TMUX7234 is in the ultrasonic water flow measurement system. Ultrasonic flow meters use time of flight (ToF) of an ultrasonic wave and its dependency and behavior in the medium using two transducer pairs for upstream and downstream paths. The signal waveforms are transmitted between two adjacent transducers. One transducer transmits an upstream path signal and the other transducer receives a downstream signal path. The flight time for the signal can be calculated using the known velocity of sound and length between the transducers. The upstream and downstream waveforms are processed on the main MCU to obtain the volume. Figure 9-1 shows a circuit example utilizing the MSP430FR66047 MCU, high voltage low distortion operational amplifiers (THS3091), along with TMUX7234, 2:1, 4 channel precision switches. The TMUX7234 is used to select the Rx and Tx path of the transducer. The TMUX7234 offers low on-state resistance, flat capacitance performance, and low propagation delay which leads to very low signal distortion. The break-before-make feature allows transferring of a signal from one port to another, without shorting the inputs together. This device also offers low charge injection which makes this device suitable for high precision data acquisition systems.



Figure 9-1. Ultrasonic Water Flow Measurement System

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 9-1.

| Table | 9-1. | Design | Paramet | ters |
|-------|------|--------|---------|------|
|-------|------|--------|---------|------|

| PARAMETERS                | VALUES                                     |  |  |  |  |
|---------------------------|--------------------------------------------|--|--|--|--|
| Supply (V <sub>DD</sub> ) | 15 V                                       |  |  |  |  |
| Supply (V <sub>SS</sub> ) | -15 V                                      |  |  |  |  |
| MUX I/O signal range      | -15 V to 15 V (Rail-to-Rail)               |  |  |  |  |
| Control logic thresholds  | 1.8 V compatiable (up to V <sub>DD</sub> ) |  |  |  |  |
| EN                        | EN pulled low to enable the switch         |  |  |  |  |

#### 9.2.2 Detailed Design Procedure

The TMUX7234 can operate without any external components except for the supply decoupling capacitors. All inputs passing through the switch must fall within the recommended operating conditions of the TMUX7234, including signal range and continuous current. Section 6.4 shows how the signal range for this design can be -15 V to +15 V and the maximum continuous current can be up to 400 mA for wide-range current measurement with a positive supply of 15 V on V<sub>DD</sub> and negative supply of -15 V on V<sub>SS</sub>. The TMUX7234 device are bidirectional, single-pole double-throw (SPDT) switches that offer low on-resistance, low leakage, and low power. These features make these devices suitable for portable and power sensitive applications such as ultrasonic water metering systems. For a more detailed analysis of the ultrasonic water flow measurement system refer to the reference design.

#### 9.2.3 Application Curve

The low on and off leakage currents of TMUX7234 and ultra-low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX7234 contains specialized architecture to reduce charge injection on the Source side (Sx) (For more details, see Section 8.3.6). Figure 9-2 shows the plot for the charge injection versus drain voltage for the TMUX7234.



Figure 9-2. Charge Injection vs Drain Voltage

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 10 Power Supply Recommendations

TMUX7234 operates across a wide supply range of  $\pm 4.5$  V to  $\pm 22$  V (4.5 V to 44 V in single-supply mode). TMUX7234 also perform well with asymmetrical supplies such as  $V_{DD}$  = 12 V and  $V_{SS}$  = -5 V.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. Use a supply decoupling capacitor ranging from 0.1  $\mu F$  to 10  $\mu F$  at both the  $V_{DD}$  and  $V_{SS}$  pins to ground for an improved supply noise immunity. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped.

### 11 Layout

# 11.1 Layout Guidelines

A reflection can occur when a PCB trace turns a corner at a 90° angle. A reflection occurs primarily because of the change of width of the trace. The trace width increases to 1.414 times the width at the apex of the turn. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.



Figure 11-1. Trace Example

Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

Figure 11-2 and Figure 11-3 illustrates an example of a PCB layout with the TMUX7234. Some key considerations are:

- Decouple the supply pins with a 0.1 μF and 1 μF capacitor, placed lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage.
- · Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.
- Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 11.2 Layout Example

Figure 11-2 shows an example board layout for the TMUX7234.



Figure 11-2. TMUX7234PW Layout Example



Figure 11-3. TMUX7234RRQ Layout Example

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 12 Device and Documentation Support

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

- Texas Instruments, Using Latch Up Immune Multiplexers to Help Improve System Reliability application report
- Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief
- Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief
- · Texas Instruments, Sample & Hold Glitch Reduction for Precision Outputs Reference Design reference guide
- Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief
- Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application report
- Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit
  application report
- Texas Instruments, QFN/SON PCB Attachment application report
- Texas Instruments, Quad Flatpack No-Lead Logic Packages application report

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 18-Feb-2023

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TMUX7234PWR      | ACTIVE        | TSSOP        | PW                 | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | T234                    | Samples |
| TMUX7234RRQR     | ACTIVE        | WQFN         | RRQ                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TMUX<br>X234            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Feb-2023

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Feb-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX7234PWR  | TSSOP           | PW                 | 20 | 3000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TMUX7234RRQR | WQFN            | RRQ                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 20-Feb-2023



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX7234PWR  | TSSOP        | PW              | 20   | 3000 | 356.0       | 356.0      | 35.0        |
| TMUX7234RRQR | WQFN         | RRQ             | 20   | 3000 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated