









**TMUX9616** 

SCDS436 - SEPTEMBER 2023

# TMUX9616 220-V High Voltage 1:1, 16-Channel Switch with Latch-Up Immunity

### 1 Features

Wide supply range or input signal range:

Dual supply: ±20 V to ±110 V, 220V<sub>PP</sub>

240V<sub>PP</sub> absolute maximum

Low off capacitance: 5pF

Low on capacitance: 10 pF

Low on resistance ( $R_{ONI}$ ): 12  $\Omega$ 

Fast turn-on time: 3 µs (maximum)

Up to 72 MHz data shift clock frequency

Logic levels: 1.8 V to 5 V

Excellent off isolation performance: -70 dB at 5

Integrated bleed resistors on the outputs

Latch-up immunity by device construction

Extended temperature range: -40°C to 125°C

Industry-standard 7 mm × 7 mm (Body Size) LQFP package for pin-to-pin compatibility

# 2 Applications

- Medical ultrasound imaging
- Non-destructive testing (NDT) metal flaw detection
- Piezoelectric transducer drivers
- Ultrasonic flow transmitters
- **Printers**
- Optical MEMS modules

## 3 Description

The TMUX9616 is a 16-channel low resistance, low capacitance high-voltage analog switch integrated circuit (IC) with latch-up immunity. Each device has 16 independently selectable 1:1, single-pole, singlethrow (SPST) switch channels. The device works well with dual supplies up to ±110 V. Asymmetric supply biasing is also supported within the recommended supply range. The TMUX9616 supports bidirectional analog and digital signals on the source (Sx) and drain (Dx) pins ranging from  $V_{SS}$  to  $V_{DD}$ . TMUX9616 also integrates bleed resistors on its source (Sx) and drain (Dx) pins to discharge capacitive loads, like piezoelectric transducers. TMUX9616 is an excellent choice for medical ultrasound imaging and other piezoelectric transducer driver applications.

TMUX9616 integrates cascadable 16-bit shift register with latches for controlling each of the 16 switches. The daisy chain capability allows for many TMUX9616 devices to be controlled without requiring a separate chip-select for every device. To reduce noise in the signal path due to potential clock feed-through, the active low latch enable can be held high while data is loaded into the shift registers. The 16-bit shift register can operate off of a 1.8 V - 5 V power supply. The 16-bit shift register can support clock speeds up to 72 MHz.

### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| TMUX9616    | PT (LQFP, 48)          | 9 mm × 9 mm                 |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



# **Table of Contents**

| 1 Features1                               | 7.7 Isolation Diode Current1                          |
|-------------------------------------------|-------------------------------------------------------|
| 2 Applications1                           | 8 Detailed Description1                               |
| 3 Description1                            | 8.1 Overview1                                         |
| 4 Revision History2                       | 8.2 Functional Block Diagram1                         |
| 5 Pin Configuration and Functions3        | 8.3 Feature Description1                              |
| 6 Specifications5                         | 8.4 Device Functional Modes1                          |
| 6.1 Absolute Maximum Ratings5             | 8.5 Device Logic Table1                               |
| 6.2 ESD Ratings5                          | 9 Application and Implementation20                    |
| 6.3 Thermal Information5                  | 9.1 Application Information20                         |
| 6.4 Recommended Operating Conditions6     | 9.2 Typical Application20                             |
| 6.5 Electrical Characteristics: TMUX96166 | 9.3 Power Supply Recommendations24                    |
| 6.6 Switching Characteristics: TMUX96167  | 9.4 Layout24                                          |
| 6.7 Digital Timings: TMUX96168            | 10 Device and Documentation Support2                  |
| 6.8 Timing Diagrams9                      | 10.1 Documentation Support29                          |
| 6.9 Typical Characteristics11             | 10.2 Receiving Notification of Documentation Updates2 |
| 7 Parameter Measurement Information13     | 10.3 Support Resources25                              |
| 7.1 Off-Leakage Current                   | 10.4 Trademarks25                                     |
| 7.2 Device Turn On/Off Time               | 10.5 Electrostatic Discharge Caution2                 |
| 7.3 Off Isolation14                       | 10.6 Glossary29                                       |
| 7.4 Inter-Channel Crosstalk14             | 11 Mechanical, Packaging, and Orderable               |
| 7.5 Output Voltage Spike                  | Information25                                         |
| 7.6 Switch DC Offset Voltage15            |                                                       |
|                                           |                                                       |

# 4 Revision History

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2023 | *        | Initial Release |



# **5 Pin Configuration and Functions**



Figure 5-1. PT Package, 48-Pin LQFP (Top View)

**Table 5-1. Pin Functions** 

|                 | PIN TYPE(1) |         | DESCRIPTION                                                                                                                                                                                                 |  |  |  |
|-----------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME            | NO.         | ITPE(") | DESCRIPTION                                                                                                                                                                                                 |  |  |  |
| N.C.            | 1           | _       | No internal connection. Leave floating or connect to GND.                                                                                                                                                   |  |  |  |
| N.C.            | 2           | _       | No internal connection. Leave floating or connect to GND.                                                                                                                                                   |  |  |  |
| D4              | 3           | I/O     | Drain pin 4. Can be an input or an output.                                                                                                                                                                  |  |  |  |
| S4              | 4           | I/O     | Source pin 4. Can be an input or an output.                                                                                                                                                                 |  |  |  |
| D3              | 5           | I/O     | Drain pin 3. Can be an input or an output.                                                                                                                                                                  |  |  |  |
| S3              | 6           | I/O     | Source pin 3. Can be an input or an output.                                                                                                                                                                 |  |  |  |
| D2              | 7           | I/O     | Drain pin 2. Can be an input or an output.                                                                                                                                                                  |  |  |  |
| S2              | 8           | I/O     | Source pin 2. Can be an input or an output.                                                                                                                                                                 |  |  |  |
| D1              | 9           | I/O     | Drain pin 1. Can be an input or an output.                                                                                                                                                                  |  |  |  |
| S1              | 10          | I/O     | Source pin 1. Can be an input or an output.                                                                                                                                                                 |  |  |  |
| D0              | 11          | I/O     | Drain pin 0. Can be an input or an output.                                                                                                                                                                  |  |  |  |
| S0              | 12          | I/O     | Source pin 0. Can be an input or an output.                                                                                                                                                                 |  |  |  |
| V <sub>SS</sub> | 13          | Р       | Negative power supply. This pin is the most negative power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>SS</sub> and GND. |  |  |  |
| N.C.            | 14          | _       | No internal connection. Leave floating or connect to GND.                                                                                                                                                   |  |  |  |
| V <sub>DD</sub> | 15          | Р       | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. |  |  |  |



# **Table 5-1. Pin Functions (continued)**

| rom 0.1 μF to 1 μF |
|--------------------|
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
|                    |
| _<br>_<br>_<br>_   |

(1) I = input, O = output, P = power



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2) (3)

|                                  |                                                                          | MIN             | MAX      | UNIT |
|----------------------------------|--------------------------------------------------------------------------|-----------------|----------|------|
| V <sub>DD</sub> -V <sub>SS</sub> |                                                                          |                 | 240      | V    |
| V <sub>DD</sub>                  | Supply voltage                                                           | -0.5            | 120      | V    |
| V <sub>SS</sub>                  |                                                                          | -120            | 0.5      | V    |
| V <sub>LL</sub>                  | SPI/Logic supply voltage                                                 | -0.5            | 6        | V    |
| V <sub>L</sub>                   | Logic control pin voltage (DIN, DOUT, CLK, $\overline{\text{LE}}$ , CLR) | -0.5            | $V_{LL}$ | V    |
| IL                               | Logic control pin current (DIN, DOUT, CLK, $\overline{\text{LE}}$ , CLR) | -30             | 30       | mA   |
| V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D)                                          | V <sub>SS</sub> | $V_{DD}$ | V    |
| I <sub>PK</sub>                  | Analog Signal Peak Current/Channel                                       |                 | 3        | Α    |
| T <sub>A</sub>                   | Ambient temperature                                                      | -40             | 125      | °C   |
| T <sub>stg</sub>                 | Storage temperature                                                      | -65             | 150      | °C   |
| TJ                               | Junction temperature                                                     | -40             | 150      | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.
- (3) All voltages are with respect to ground, unless otherwise specified.

# 6.2 ESD Ratings

|                   |     |                          |                                                                                     | VALUE | UNIT |
|-------------------|-----|--------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                 |     | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±1000 | V    |
| V <sub>(ESI</sub> | SD) | Lieutiostatic discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **6.3 Thermal Information**

|                       |                                              | TMUX9616  |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC(1)                            | PT (LQFP) | UNIT |
|                       |                                              | 48 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 60.8      | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 15.4      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 26.9      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.5       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 26.6      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                  |                                                                                      | MIN                   | NOM  | MAX                   | UNIT |
|----------------------------------|--------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| $V_{DD} - V_{SS}$                | Power supply voltage differential                                                    | 40                    | 200  | 220                   | V    |
| V <sub>DD</sub>                  | Positive power supply voltage                                                        | 20                    | 100  | 110                   | V    |
| V <sub>SS</sub>                  | Negative power supply voltage                                                        | -110                  | -100 | 0                     | V    |
| V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) <sup>(1)</sup>        | V <sub>SS</sub> + 10  |      | V <sub>DD</sub> – 10  | V    |
| V <sub>LL</sub>                  | SPI/Logic power supply voltage                                                       | 1.7                   |      | 5.5                   | V    |
| V <sub>L</sub>                   | Logic control pin voltage (DIN, DOUT, CLK, LE, CLR)                                  | 0                     |      | $V_{LL}$              | V    |
| V <sub>IH</sub>                  | Logic control pin high-level input voltage (DIN, DOUT, CLK, \( \overline{LE}, CLR \) | 0.9 x V <sub>LL</sub> |      |                       | V    |
| V <sub>IL</sub>                  | Logic control pin low-level input voltage (DIN, DOUT, CLK, \overline{LE}, CLR)       |                       |      | 0.1 x V <sub>LL</sub> | V    |
| T <sub>A</sub>                   | Ambient temperature                                                                  | -40                   |      | 85                    | °C   |
| TJ                               | Junction temperature                                                                 | -40                   |      | 125                   | °C   |

<sup>(1)</sup>  $V_S$ ,  $V_D$  operation up to  $V_{SS}$  and  $V_{DD}$  is acceptable for recommended operation.  $R_{ON\ FLAT}$  may increase when operating beyond  $V_{SS}$  + 10 V and  $V_{DD}$  – 10 V

# 6.5 Electrical Characteristics: TMUX9616

 $V_{DD} = +110 \text{ V}, V_{SS} = -110 \text{ V}, V_{LL} = 1.7 \text{ V} - 5.5 \text{ V}, \text{GND} = 0 \text{ V} \text{ (unless otherwise noted)}$  Typical at  $V_{DD} = +110 \text{ V}, V_{SS} = -110 \text{ V}, V_{LL} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                             | PARAMETER                                 | TEST CONDITIONS                                                                                            | T <sub>A</sub> | MIN                       | TYP  | mAX                       | UNIT |
|-----------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------|---------------------------|------|---------------------------|------|
| ANALOG                      | SWITCH                                    |                                                                                                            |                |                           |      |                           |      |
| В                           | On registance                             | V <sub>S</sub> = -100 V to +100 V                                                                          | 25°C           |                           | 14   | 19                        | Ω    |
| R <sub>ON</sub>             | On-resistance                             | $I_D = -5 \text{ mA}$                                                                                      | -40°C to +85°C |                           |      | 24                        | Ω    |
| D                           | On-resistance                             | V <sub>S</sub> = -100 V to +100 V                                                                          | 25°C           |                           | 13   | 17                        | Ω    |
| R <sub>ON</sub>             | On-resistance                             | $I_D = -200 \text{ mA}$                                                                                    | -40°C to +85°C |                           |      | 19                        | Ω    |
| ΔR <sub>ON</sub>            | On-resistance mis mAtch                   | V <sub>S</sub> = -100 V to +100 V                                                                          | 25°C           |                           | 2    |                           | %    |
| ΔINON                       | between channels                          | $I_D = -5 \text{ mA}$                                                                                      | –40°C to +85°C |                           |      | 20                        | %    |
| R <sub>ONL</sub>            | Large-Signal On-resistance                | I <sub>D</sub> = -1A                                                                                       | 25°C           |                           | 12   |                           | Ω    |
| I <sub>SWPK</sub>           | Switch Peak Output Current                | t <sub>PW</sub> ≤100 ns, duty cycle ≤ 0.1%, current into source or drain.                                  | 25°C           |                           | 3    |                           | Α    |
| I <sub>SWPK_DIO</sub><br>DE | Switch Peak Isolation Diode<br>Current    | t <sub>PW</sub> ≤300 ns, duty cycle ≤ 2%                                                                   | 25°C           |                           | 300  |                           | mA   |
| V <sub>DC_OFFS</sub>        | Switch DC Offset Voltage                  | Switch ON or OFF, R <sub>L</sub> = No load                                                                 | 25°C           |                           | 1.6  |                           | mV   |
| ET                          | Switch DC Oliset voltage                  | (Integrated Bleed Resistors)                                                                               | -40°C to +85°C | -60                       |      | 30                        | mV   |
| R <sub>INT</sub>            | Output Bleed Resistor                     | Source or Drain Output to GND,<br>I <sub>RINT</sub> = 20 μA. Switch is OFF                                 | 25°C           | 20                        | 35   | 50                        | kΩ   |
|                             |                                           | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V                                                          | 25°C           |                           | 0.07 |                           | μΑ   |
| I <sub>S(OFF)</sub>         | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +100 \text{ V} / -100 \text{ V}$ $V_D = -100 \text{ V} / +100 \text{ V}$        | -40°C to +85°C | -4                        |      | 4                         | μΑ   |
|                             |                                           | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V                                                          | 25°C           |                           | 0.07 |                           | μΑ   |
| I <sub>D(OFF)</sub>         | Drain off leakage current <sup>(1)</sup>  | Switch state is off<br>$V_S = +100 \text{ V} / -100 \text{ V}$<br>$V_D = -100 \text{ V} / + 100 \text{ V}$ | -40°C to +85°C | -4                        |      | 4                         | μΑ   |
| DIGITAL I                   | LOGIC (DIN, DOUT, CLK, LE, CL             | R Pins)                                                                                                    |                |                           |      |                           |      |
| V <sub>IH</sub>             | Logic voltage high                        | V <sub>LL</sub> = 1.7 V - 5.5 V                                                                            | -40°C to +85°C | 0.66 x<br>V <sub>LL</sub> |      |                           | V    |
| V <sub>IL</sub>             | Logic voltage low                         | V <sub>LL</sub> = 1.7 V - 5.5 V                                                                            | -40°C to +85°C |                           |      | 0.33 x<br>V <sub>LL</sub> | V    |
| I <sub>IH</sub>             | Input leakage current                     |                                                                                                            | -40°C to +85°C |                           |      | 1.0                       | μΑ   |



# 6.5 Electrical Characteristics: TMUX9616 (continued)

 $V_{DD}$  = +110 V,  $V_{SS}$  = -110 V,  $V_{LL}$  = 1.7 V - 5.5 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +110 V,  $V_{SS}$  = -110 V,  $V_{LL}$  = 3.3 V,  $V_{LL}$  = 25°C (unless otherwise noted)

|                      | PARAMETER                                | TEST CONDITIONS                                          | T <sub>A</sub> | MIN                   | TYP  | mAX  | UNIT |
|----------------------|------------------------------------------|----------------------------------------------------------|----------------|-----------------------|------|------|------|
| I <sub>IL</sub>      | Input leakage current                    |                                                          | -40°C to +85°C | -1.0                  |      |      | μA   |
| C <sub>IN</sub>      | Logic input capacitance                  |                                                          | -40°C to +85°C |                       | 3    | 10   | pF   |
| V <sub>OH</sub>      | Logic high output voltage                | I <sub>SOURCE</sub> = 1 mA                               | -40°C to +85°C | V <sub>LL</sub> - 0.1 |      |      | V    |
| V <sub>OL</sub>      | Logic low output voltage                 | I <sub>SINK</sub> = 1 mA, includes open drain /THERM pin | -40°C to +85°C |                       |      | 0.1  | V    |
| POWER S              | SUPPLY                                   |                                                          |                |                       |      |      |      |
|                      |                                          | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V        | 25°C           |                       | 15   |      | μA   |
| I <sub>DDQ_OFF</sub> | V <sub>DD</sub> quiescent supply current | I <sub>D</sub> = -5 mA<br>Switches OFF                   | -40°C to +85°C |                       |      | 23   | μΑ   |
|                      |                                          | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V        | 25°C           |                       | 40   |      | μA   |
| I <sub>DDQ_ON</sub>  | V <sub>DD</sub> quiescent supply current | I <sub>D</sub> = -5 mA<br>Switches ON                    | -40°C to +85°C |                       |      | 95   | μΑ   |
|                      |                                          | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V        | 25°C           |                       | 10   |      | μA   |
| I <sub>SSQ_OFF</sub> | V <sub>SS</sub> quiescent supply current | I <sub>D</sub> = -5 mA<br>Switches OFF                   | -40°C to +85°C |                       |      | 65   | μA   |
|                      |                                          | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V        | 25°C           |                       | 22   |      | μA   |
| I <sub>SSQ_ON</sub>  | V <sub>SS</sub> quiescent supply current | I <sub>D</sub> = -5 mA<br>Switches ON                    | -40°C to +85°C |                       |      | 40   | μΑ   |
|                      |                                          | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V        | 25°C           |                       | 2.4  |      | mA   |
| I <sub>DD</sub>      | V <sub>DD</sub> dynamic supply current   | All switches turned ON and OFF at f = 50 kHz             | -40°C to +85°C |                       |      | 4    | mA   |
|                      |                                          | V <sub>DD</sub> = 110 V, V <sub>SS</sub> = -110 V        | 25°C           |                       | 3.1  |      | mA   |
| I <sub>SS</sub>      | V <sub>SS</sub> dynamic supply current   | All switches turned ON and OFF at f = 50 kHz             | -40°C to +85°C |                       |      | 4    | mA   |
|                      | V guissant supply surrent                |                                                          | 25°C           |                       | 3.8  |      | μΑ   |
| I <sub>LLQ</sub>     | V <sub>LL</sub> quiescent supply current |                                                          | –40°C to +85°C |                       |      | 8    | μΑ   |
| L.                   | V <sub>II</sub> dynamic supply current   | fCLK = 5 MHz, V <sub>11</sub> = 5 V                      | 25°C           |                       | 0.20 |      | mA   |
| I <sub>LL</sub>      | VLL dynamic supply current               | IOLIX - 3 IVII IZ, VLL - 3 V                             | –40°C to +85°C |                       |      | 0.25 | mA   |

<sup>(1)</sup> When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

# 6.6 Switching Characteristics: TMUX9616

 $V_{DD}$  = +110 V,  $V_{SS}$  = -110 V,  $V_{LL}$  = 1.7V - 5.5 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +110 V,  $V_{SS}$  = -110 V,  $V_{LL}$  = 3.3 V,  $T_A$  = 25°C (unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                                                             | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------|
|                      | Turn-on time from enable           | V <sub>S</sub> = 100 V                                                                                                      | 25°C           |     | 1.5 |     | μs   |
| t <sub>ON</sub>      | Turn-on time nom enable            | $R_L = 10 \text{ k}\Omega$                                                                                                  | -40°C to +85°C |     |     | 3   | μs   |
| t                    | Turn-off time from enable          | V <sub>S</sub> = 100 V                                                                                                      | 25°C           |     | 0.8 |     | μs   |
| t <sub>OFF</sub>     | Turn-on time nom enable            | $R_L = 10 \text{ k}\Omega$                                                                                                  | -40°C to +85°C |     |     | 2.5 | μs   |
| dV/dt <sub>MAX</sub> | Maximum Analog Signal Slew<br>Rate |                                                                                                                             | -40°C to +85°C |     |     | 20  | V/ns |
| O <sub>ISO_TX</sub>  | Off-isolation TX                   | $R_L = 50 \Omega$<br>$V_S = 0 V_{BIAS}, 10 V_{PP}, f = 5 MHz$                                                               | 25°C           |     | -70 |     | dB   |
| O <sub>ISO_TX</sub>  | Off-isolation TX                   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$<br>$V_S = 0 \text{ V}_{BIAS}$ , $10 \text{ V}_{PP}$ , $f = 5 \text{ MHz}$ | 25°C           |     | -54 |     | dB   |
| O <sub>ISO_RX</sub>  | Off-isolation RX                   | $R_L = 50 \Omega$<br>$V_D = 0 V_{BIAS}$ , 10 $V_{PP}$ , $f = 5 MHz$                                                         | 25°C           |     | -70 |     | dB   |
| O <sub>ISO_RX</sub>  | Off-isolation RX                   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$<br>$V_D = 0 \text{ V}_{BIAS}$ , $10 \text{ V}_{PP}$ , $f = 5 \text{ MHz}$ | 25°C           |     | -54 |     | dB   |



# 6.6 Switching Characteristics: TMUX9616 (continued)

 $\begin{aligned} &V_{DD} = +110 \text{ V, } V_{SS} = -110 \text{ V, } V_{LL} = 1.7 \text{V - } 5.5 \text{ V, GND} = 0 \text{ V (unless otherwise noted)} \\ & \underline{\text{Typical at V}_{DD} = +110 \text{ V, V}_{SS} = -110 \text{ V, V}_{LL} = 3.3 \text{ V, T}_{A} = 25 ^{\circ}\text{C} \text{ (unless otherwise noted)} \end{aligned}$ 

|                                           | PARAMETER                                                             | TEST CONDITIONS                                                                                                                                         | T <sub>A</sub> | MIN | TYP         | MAX | UNIT |
|-------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------------|-----|------|
| X <sub>TALK_TX</sub>                      | Crosstalk TX                                                          | $R_L = 50 \Omega$<br>$V_S = 0 V_{BIAS}, 10 V_{PP}, f = 5 MHz$                                                                                           | 25°C           |     | <b>-</b> 75 |     | dB   |
| X <sub>TALK_RX</sub>                      | Crosstalk RX                                                          | $R_L = 50 \Omega$<br>$V_D = 0 V_{BIAS}, 10 V_{PP}, f = 5 MHz$                                                                                           | 25°C           |     | <b>–</b> 75 |     | dB   |
| BW <sub>SS_TX</sub>                       | -3dB Bandwidth (Small Signal)<br>TX                                   | $R_L = 50 \Omega$<br>V <sub>S</sub> = 0 V, Vpp = 200 mV                                                                                                 | 25°C           |     | 500         |     | MHz  |
| BW <sub>SS_RX</sub>                       | -3dB Bandwidth (Small Signal)<br>RX                                   | $R_L = 50 \Omega$<br>$V_D = 0 V, Vpp = 200 mV$                                                                                                          | 25°C           |     | 500         |     | MHz  |
| HD2PC_<br>LL_TX                           | Second Harmonic Distortion<br>Pulse Cancellation (Large Signal)<br>TX | $V_{PP} = 200 \text{ V}, V_S = 0 \text{ V}$ $R_L = 100 \Omega \parallel 100 \text{ pF}$ $f = 5 \text{ MHz}, 2 \text{ Cycles, dv/dt:}$ $7.1 \text{V/ns}$ | 25°C           |     | 54          |     | dBc  |
| C <sub>S(OFF)</sub>                       | Source off capacitance                                                | $V_S = 0 V_{BIAS}$ , 100 m $V_{PP}$ , f = 1 MHz                                                                                                         | 25°C           | 5   |             |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance                                                 | $V_D = 0 V_{BIAS}$ , 100 m $V_{PP}$ , f = 1 MHz                                                                                                         | 25°C           |     | 5           |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                                                        | $V_S/V_D = 0 V_{BIAS}$ , 100 m $V_{PP}$ , f = 1 MHz                                                                                                     | 25°C           |     | 10          |     | pF   |
| V <sub>SPK</sub>                          | Output voltage spike                                                  | $R_{L\_Source}$ = 1k $\Omega$ , $R_{L\_Drain}$ = 50 $\Omega$<br>Enable and Disable Switch                                                               | 25°C           | -45 |             | 18  | mV   |
| V <sub>SPK</sub>                          | Output voltage spike                                                  | $R_{L\_Source}$ = 1k $\Omega$ , $R_{L\_Drain}$ = 50 $\Omega$<br>Enable and Disable Switch                                                               | -40°C to +85°C | -55 |             | 25  | mV   |

# 6.7 Digital Timings: TMUX9616

 $V_{DD}$  = 4.5 V - 5.5 V,  $V_{LL}$  = 1.7V - 5.5 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = 5 V,  $V_{LL}$  = 3.3 V,  $T_A$  = 25°C (unless otherwise noted)

|                                     | PARAMETER                                        | TEST CONDITIONS         | T <sub>A</sub> | MIN   | TYP | MAX | UNIT |
|-------------------------------------|--------------------------------------------------|-------------------------|----------------|-------|-----|-----|------|
| f <sub>CLK_SPI</sub>                | SPI Clock Frequency (including daisy chain mode) | V <sub>LL</sub> = 5 V   | -40°C to +85°C |       |     | 72  | MHz  |
| f <sub>CLK_SPI</sub>                | SPI Clock Frequency (including daisy chain mode) | V <sub>LL</sub> = 3.3 V | -40°C to +85°C |       |     | 54  | MHz  |
| f <sub>CLK_SPI</sub>                | SPI Clock Frequency (including daisy chain mode) | V <sub>LL</sub> = 1.8 V | -40°C to +85°C |       |     | 24  | MHz  |
| t <sub>R</sub> , t <sub>F_SPI</sub> | SPI Clock Rise and Fall Times                    |                         | -40°C to +85°C |       |     | 50  | ns   |
| t <sub>CLK_SPI</sub>                | CLK SPI Period                                   | V <sub>LL</sub> = 5 V   | -40°C to +85°C | 11.76 |     |     | ns   |
| t <sub>CLK_SPI</sub>                | CLK SPI Period                                   | V <sub>LL</sub> = 3.3 V | -40°C to +85°C | 16.67 |     |     | ns   |
| t <sub>CLK_SPI</sub>                | CLK SPI Period                                   | V <sub>LL</sub> = 1.8 V | -40°C to +85°C | 41.67 |     |     | ns   |
| t <sub>CLK_H_SPI</sub>              | CLK High Time SPI                                | V <sub>LL</sub> = 5 V   | -40°C to +85°C | 5.29  |     |     | ns   |
| t <sub>CLK_H_SPI</sub>              | CLK High Time SPI                                | V <sub>LL</sub> = 3.3 V | -40°C to +85°C | 7.5   |     |     | ns   |
| t <sub>CLK_H_SPI</sub>              | CLK High Time SPI                                | V <sub>LL</sub> = 1.8 V | -40°C to +85°C | 18.75 |     |     | ns   |
| t <sub>CLK_L_SPI</sub>              | CLK Low Time SPI                                 | V <sub>LL</sub> = 5 V   | -40°C to +85°C | 5.29  |     |     | ns   |
| t <sub>CLK_L_SPI</sub>              | CLK Low Time SPI                                 | V <sub>LL</sub> = 3.3 V | –40°C to +85°C | 7.5   |     |     | ns   |
| t <sub>CLK_L_SPI</sub>              | CLK Low Time SPI                                 | V <sub>LL</sub> = 1.8 V | -40°C to +85°C | 18.75 |     |     | ns   |
| t <sub>SU_SPI</sub>                 | Set Up Time Data to Clock SPI                    | V <sub>LL</sub> = 5 V   | -40°C to +85°C | 1.0   |     |     | ns   |
| t <sub>SU_SPI</sub>                 | Set Up Time Data to Clock SPI                    | V <sub>LL</sub> = 3.3 V | -40°C to +85°C | 2     |     |     | ns   |
| t <sub>SU_SPI</sub>                 | Set Up Time Data to Clock SPI                    | V <sub>LL</sub> = 1.8 V | -40°C to +85°C | 5     |     |     | ns   |
| t <sub>H_SPI</sub>                  | Hold Time Data to Clock SPI                      | V <sub>LL</sub> = 5 V   | -40°C to +85°C | 1.0   |     |     | ns   |
| t <sub>H_SPI</sub>                  | Hold Time Data to Clock SPI                      | V <sub>LL</sub> = 3.3 V | -40°C to +85°C | 1.2   |     |     | ns   |



# 6.7 Digital Timings: TMUX9616 (continued)

 $\begin{aligned} &V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, V_{LL} = 1.7 \text{V} - 5.5 \text{ V}, \text{GND} = 0 \text{ V} \text{ (unless otherwise noted)} \\ &\text{Typical at } V_{DD} = 5 \text{ V}, V_{LL} = 3.3 \text{ V}, T_{A} = 25 ^{\circ}\text{C} \text{ (unless otherwise noted)} \end{aligned}$ 

| PARAMETER          |                              | TEST CONDITIONS         | T <sub>A</sub> | MIN | TYP MAX | UNIT |
|--------------------|------------------------------|-------------------------|----------------|-----|---------|------|
| t <sub>H_SPI</sub> | Hold Time Data to Clock SPI  | V <sub>LL</sub> = 1.8 V | -40°C to +85°C | 3   |         | ns   |
| t <sub>DO</sub>    | Clock Delay Time to Data Out | V <sub>LL</sub> = 5 V   | -40°C to +85°C | 3   | 12.8    | ns   |
| t <sub>DO</sub>    | Clock Delay Time to Data Out | V <sub>LL</sub> = 3.3 V | -40°C to +85°C | 4   | 16.3    | ns   |
| t <sub>DO</sub>    | Clock Delay Time to Data Out | V <sub>LL</sub> = 1.8 V | -40°C to +85°C | 7   | 34      | ns   |
| t <sub>S/LE</sub>  | Set Up Time Before LE Rises  |                         | -40°C to +85°C | 25  |         | ns   |
| t <sub>W/LE</sub>  | Time Width of LE             |                         | -40°C to +85°C | 12  |         | ns   |
| t <sub>WCLR</sub>  | Time Width of CLR            |                         | -40°C to +85°C | 55  |         | ns   |

# **6.8 Timing Diagrams**



Figure 6-1. Logic Timing Diagram





Figure 6-2. Latch Enable Timing Diagram



### **6.9 Typical Characteristics**

at  $T_A = 25$ °C,  $V_{DD} = 110$  V,  $V_{SS} = -110$  V, and  $V_{LL} = 3.3$ V (unless otherwise noted)





# **6.9 Typical Characteristics (continued)**

at  $T_A$  = 25°C,  $V_{DD}$  = 110 V,  $V_{SS}$  = -110 V, and  $V_{LL}$  = 3.3V (unless otherwise noted)





Figure 6-10. Small Signal Insertion Loss vs Frequency



### 7 Parameter Measurement Information

# 7.1 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- Source off-leakage current I<sub>S(OFF)</sub>: the leakage current flowing into or out of the source pin when the switch is off.
- 2. Drain off-leakage current I<sub>D(OFF)</sub>: the leakage current flowing into or out of the drain pin when the switch is off.

The setup used to measure both off-leakage currents is shown in Figure 7-1.



Figure 7-1. Off-Leakage Measurement Setup

#### 7.2 Device Turn On/Off Time

Turn-off time ( $t_{OFF}$ ) is defined as the time taken by the Sx pin of the TMUX9616 to rise to a 90% final value after the CLK signal has risen to 50% of its final value. Turn-on time ( $t_{ON}$ ) is defined as the time taken by the output of the TMUX9616 to fall to a 10% initial value after the CLK signal has risen) to 50% of its final value. Figure 7-2 shows the setup used to measure  $t_{ON}$  and  $t_{OFF}$ .



Figure 7-2. Turn-on/off Measurement Setup



### 7.3 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (Dx) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 7-3 shows the setup used to measure off isolation.



Figure 7-3. Off Isolation Measurement Setup

# 7.4 Inter-Channel Crosstalk

Crosstalk ( $X_{TALK}$ ) is defined as the ratio of the output signal at the Dx pin of an on-channel to the input signal at the Sx pin of an off-channel, as shown in Figure 7-4.



Figure 7-4. Crosstalk Measurement Setup



### 7.5 Output Voltage Spike

Output Voltage Spike ( $V_{SPIKE}$  or  $V_{SPK}$ ) is the magnitude of the transient output voltage spike which occurs on an input or output pin when turning the switch channel ON or OFF. When measuring  $V_{SPK}$  on the Dx pin, 50  $\Omega$  is placed on the Dx pin and 1 k $\Omega$  is placed on the Sx pin. Likewise, when measuring  $V_{SPK}$  on the Sx pin, 50  $\Omega$  is placed on the Sx pin and 1 k $\Omega$  is placed on the Dx pin. Figure 7-5 shows the setup used to measure the  $V_{SPK}$  of the switch.



Figure 7-5. V<sub>SPK</sub> Measurement Setup

# 7.6 Switch DC Offset Voltage

The switch DC offset voltage ( $V_{DC\_OFFSET}$ ) is the DC offset voltage that can be present on an Sx or Dx pin when the switch channel is ON or OFF. Figure 7-6 shows the setup used to measure the  $V_{DC\_OFFSET}$  voltage of the device.



Figure 7-6. V<sub>DC OFFSET</sub> Measurement Setup

#### 7.7 Isolation Diode Current

The switch peak isolation diode current ( $I_{SWPK\_DIODE}$ ) is the maximum peak current the isolation diodes on each channel can sustain. Figure 7-7 shows the set-up used to measure  $I_{SWPK\_DIODE}$ 





Figure 7-7. Isolation Diode Current Measurement Setup



# 8 Detailed Description

### 8.1 Overview

The TMUX9616 is a 16-channel low resistance, low capacitance high-voltage analog switch integrated circuit (IC) with latch-up immunity. Each device has 16 independently selectable 1:1, single-pole, single-throw (SPST) switch channels. The device works well with dual supplies up to  $\pm 110$  V. Asymmetric supply biasing is also supported within the recommended supply range. The TMUX9616 supports bidirectional analog and digital signals on the source (Sx) and drain (Dx) pins ranging from  $V_{SS}$  to  $V_{DD}$ . TMUX9616 also integrates bleed resistors on its source (Sx) and drain (Dx) pins to discharge capacitive loads, like piezoelectric transducers.

## 8.2 Functional Block Diagram



# 8.3 Feature Description

### 8.3.1 Wide Input Signal Range (up to ±110 V, 220 V<sub>PP</sub>)

TMUX9616 can pass a wide input signal range, up to  $V_{DD}/V_{SS}$  of ±110 V (220  $V_{PP}$ ), which is very beneficial as many high voltage transmitters are designed to transmit up to ±100 V. The extra headroom above ±100 V that TMUX9616 provides is critical for operating the high voltage transmitters in systems up to ±100 V for a few reasons. First, with high voltage supply multiplexers (±110 V  $V_{DD}/V_{SS}$ ), typically as the  $V_S$  pin approaches  $V_{DD}$  ( $V_S > V_{DD}$  - (5 V to 10 V)), the  $R_{ON}$  of the switch starts to rapidly increase. With a large change in  $R_{ON}$  when  $V_S$  is near  $V_{DD}$ , this can cause the harmonic distortion performance of the system to degrade (HD2PC, so fourth). Setting the high voltage supplies 10 V above the pulser operating voltage, allows  $V_S$  to stay  $\leq$  ( $V_{DD}$  - 10 V), keeping the switch in its flat  $R_{ON}$  operating region for the intended TX signal, and therefore greatly improving system harmonic distortion performance.

Second, various system parasitics (or even intentionally added tuning inductors) and transmission line reflections in the system (due to cables, long PCB traces, and so forth) can cause some temporary peaking of the maximum voltage that the TMUX9616 receives above the ±100 V maximum output voltage of the high voltage transmitter. Having the high voltage multiplexer in the system have voltage tolerance above the high voltage transmitter (up to VDD = +110 V and VSS = -110 V per *Recommended Operating Conditions*) is crucial for being able to run the system at the high voltage transmitters maximum voltage output capability.

#### 8.3.2 Bidirectional Operation

The devices conduct equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each signal path has very similar characteristics in both directions.

#### 8.3.3 Device Digital Logic Control

The TMUX9616 is controlled by a SPI interface to a 16-bit shift register, and a CLR pin. The SPI interface can run at speeds up to 72 MHz. It can also be run with 1.8 V - 5 V logic levels (set by logic supply  $V_{LL}$ ). The DIN pin will take in the data for the 16-bit register, and CLK will take in the clock signal. Data is shifted in on the DIN pin with the most-significant bit (MSB) first. After writing in 16 bits into the shift register using DIN and CLK,  $\overline{LE}$  is then used to latch the state of the switches in the shift register to change the state of the switches in analog. The switches go to a state of retaining their present state on the rising edge of the  $\overline{LE}$  pin. When  $\overline{LE}$  is high, updates to the shift register does not change the condition of the 16 switches until  $\overline{LE}$  is made low again. When  $\overline{LE}$  is low, the shift register data flows through the latch and the condition of the 16 switches will be changed as the shift register is updated.

TMUX9616 16-bit shift register can be used in daisy chain mode. This is done by connecting the DOUT pin of the first TMUX9616 device to the DIN pin of the next TMUX9616 device in the chain. All TMUX9616 in the daisy chain will share the same source CLK signal (the CLK pin of each device in the daisy chain will be shorted together). DOUT is the data output pin of the  $16^{th}$  bit of the shift register, which is the data on DIN clock shifted by 16 clock cycles. The  $\overline{LE}$  pin of each device in the chain will be shorted together, using the same  $\overline{LE}$  source.

Assuming N number of TMUX9616 devices in the daisy chain, the standard method of writing to the shift registers is to write 16 \* N bits of data, corresponding to each switch in the daisy chain, with  $\overline{\text{LE}}$  set high. Once all 16 \* N bits are written into the shift register,  $\overline{\text{LE}}$  is pulsed low for at least  $t_{\text{WLE}}$  to update the condition of the 16 \* N switches in the daisy chain to the new state recorded in the shift register. Then  $\overline{\text{LE}}$  is set high again so that the state of the switches will not change until the next 16 \* N bits are written into the shift register (and  $\overline{\text{LE}}$  is pulsed low again following the 16 \* N bit write).

The CLR pin, when asserted high, causes all the 16 switches in TMUX9616 to turn OFF, regardless of the state of the bits in the 16-bit shift register. When the CLR pin asserted low, the switches will then use the shift register again to set its values.

For more details on programming the shift register and the logic state of each switch, see the *Device Logic Table* section. For more details of programming the shift register with the correct digital timings, see the *Timing Diagrams* section and the *Digital Timings* table. For more details on the maximum speeds obtainable in daisy chain mode depending on device configuration, see the *Switching Characteristics* table. Figure 8-1 shows more details on how to connect the TMUX9616 device's in daisy chain mode.



Figure 8-1. Daisy Chain System Block Diagram



### 8.3.4 Latch-Up Immunity by Device Construction

Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The latch-up condition typically requires a power cycle to eliminate the low impedance path.

The TMUX9616 is constructed on silicon on insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage, fast voltage slew rates, and current injections. The latch-up immunity feature allows the TMUX9616 to be used in harsh environments. For more information on latch-up immunity, refer to *Using Latch Up Immune Multiplexers to Help Improve System Reliability*.

### 8.4 Device Functional Modes

#### 8.4.1 Normal Mode

In normal mode operation, TMUX9616 is controlled by its digital logic, which is detailed in the *Device Digital Logic Control* section. In normal mode, switches are available to be used to pass high voltage  $\pm 110$  V signals (signals from  $V_{SS}$  to  $V_{DD}$ ). More details of the device operation in normal mode can be found in the *Feature Description* and *Device Logic Table* sections.

#### 8.4.2 Device Power Up

TMUX9616 will be powered up once  $V_{LL}$ ,  $V_{DD}$ , and  $V_{SS}$  reach their final voltage.  $V_{LL}$ ,  $V_{DD}$ , and  $V_{SS}$  can be powered up in any order (there is no power sequencing requirement). The device digital logic control will not receive updates until both  $V_{LL}$ ,  $V_{DD}$ , and  $V_{SS}$  are powered up. Additionally, after  $V_{LL}$ ,  $V_{DD}$ , and  $V_{SS}$  are powered up, the system FPGA or controller should wait at least 500  $\mu$ s until writing to the device digital logic control. For more details on the device digital logic control, see the *Device Digital Logic Control* section.

On power-up, all 16 switches in TMUX9616 will be in the OFF state.

### 8.5 Device Logic Table

Table 8-1. Device Logic Table (1)(2)(3)(4)(5)(6)(7)

| 143.00 11 201.00 209.0 143.0 |    |     |     |     |      |     |                     |     |      |  |  |
|------------------------------|----|-----|-----|-----|------|-----|---------------------|-----|------|--|--|
|                              |    | Inp |     | Out | puts |     |                     |     |      |  |  |
| D0                           | D1 |     | D15 | ĪĒ  | CLR  | SW0 | SW1                 |     | SW15 |  |  |
| 0                            | _  |     | _   | L   | L    | OFF | _                   |     | _    |  |  |
| 1                            | _  |     | _   | L   | L    | ON  | _                   |     | _    |  |  |
| _                            | 0  |     | _   | L   | L    | _   | OFF                 |     | _    |  |  |
| _                            | 1  |     | _   | L   | L    | _   | ON                  |     | _    |  |  |
| _                            | _  |     | _   | L   | L    | _   | _                   |     | _    |  |  |
| _                            | _  |     | _   | L   | L    | _   | _                   |     | _    |  |  |
| _                            | _  |     | 0   | L   | L    | _   | _                   |     | OFF  |  |  |
| _                            | _  |     | 1   | L   | L    | _   | _                   |     | ON   |  |  |
| X                            | х  | х   | ×   | Н   | L    |     | HOLD PREVIOUS STATE |     |      |  |  |
| X                            | Х  | х   | х   | х   | Н    | OFF | OFF                 | OFF | OFF  |  |  |

- (1) All 16 switches operate independently.
- (2) Serial data is clocked in on the rising edge of CLK. Data is shifted in on the DIN pin with the most-significant bit (MSB) first.
- (3) The switches go to a state of retaining their present state on the rising edge of the LE pin. Once the LE pin is high, updates to the shift register no longer change the condition of the 16 switches until the LE pin is made low again. When the LE is low, the shift register data flows through the latch.
- (4) Shift register clocking has no effect on the switch states if the  $\overline{\text{LE}}$  pin is high.
- (5) DOUT is the data output pin of the 16 bit shift register for daisy chaining multiple muxes together. It is the data of the DIN clock shifted by the 16 clock cycles.
- (6) The CLR input overrides all other inputs.
- (7) While  $\overline{\text{LE}}$  = H or CLR = H, if the CLK pin still receiving a valid clock signal, DIN will still function and input data into the shift register, and DOUT will still output the contents on the shift register. However, while  $\overline{\text{LE}}$  = H or CLR = H, the state of the analog switches is no longer dependent on the contents of the shift register, but rather takes the state per this logic table.



# 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TMUX9616 is a 16-channel low harmonic distortion, low resistance, low capacitance, high-voltage analog switch integrated circuit (IC) with latch-up immunity. Each device has 16 independently selectable 1:1, single-pole, single-throw (SPST) switch channels. The device can support high voltage supplies and signals up to ±110V. It comes in popular, pin-to-pin (P2P) 48-pin QFP package for 16CH SPST multiplexers. This makes TMUX9616 a great replacement in an existing design with fixed foot print, where improvement is needed on harmonic distortion performance of the system. Also, TMUX9616 a great solution any time the application may require a leaded package.

# 9.2 Typical Application

Figure 9-1 shows a multiplexer configuration that is found in a variety of ultrasound applications. Two TX7516 are used to provide 32 TX/RX channels, and 8x TMUX9616 are used to multiplex the 32 TX/RX channels to 128 piezoelectric (PZT) elements, making a 4:1 multiplexer configuration. An FPGA controls both the TX7516 and TMUX9616 using SPI.



Figure 9-1. TMUX9616 Application Schematic



### 9.2.1 Design Requirements

**Table 9-1. Design Parameters** 

| PARAMETERS                                         | VALUES          |
|----------------------------------------------------|-----------------|
| Positive analog supply (V <sub>DD</sub> ) TMUX9616 | +110 V          |
| Negative analog supply (V <sub>SS</sub> ) TMUX9616 | -110 V          |
| Logic supply (V <sub>LL</sub> ) TMUX9616           | 5 V             |
| Pulser supply A (PHV_A/MHV_A) TX7516               | +100 V/-100 V   |
| Pulser supply B (PHV_B/MHV_B) TX7516               | +60 V/-60 V     |
| Analog signal support TMUX9616                     | ±110 V          |
| Maximum SPI speed supported TMUX9616               | 72 MHz          |
| System level HD2PC target requirement              | ≥40 dB          |
| System level HD1PC target requirement              | ≥40 dB          |
| System test load                                   | 100 Ω    100 pF |

### 9.2.2 Detailed Design Procedure

Figure 9-1 shows a system configuration found in a variety of ultrasound applications. The TX7516 has two supply rails A (PHV\_A/MHV\_A) and B (PHV\_B/MHV\_B) that enable switching between multiple TX levels for 3-Level mode, and also enable transmitting 5-Level mode. Each supply channel (A or B) can both provide up to 2 A output current, and the two channels can be operated in parallel for a 4 A output mode. Two TX7516 are used to provide 32 TX channels, and eight TMUX9616 are used to multiplex the 32 TX channels to the 128 PZT elements (4:1 mux configuration). Supply A will transmit at ±100 V, and supply B will transmit ±60 V.

A very important system level requirement for good image quality is to target ≥40 dB for both HD2PC and HD1PC (harmonic distortion pulse cancellation). The entire system, including both the TX7516 pulser and TMUX9616 mux, must output a TX signal at ≥40 dB. TX7516 is a pulser with excellent output signal performance, performing higher than the ≥40 dB target. Additionally, TMUX9616 is an excellent multiplexer, having minimal and in many cases negligible impact on the HD2PC/HD1PC performance, keeping the output signal performance high for good image quality while also allowing to increase the number of PZT elements in the system without increasing the number of pulser TX channels.

An example system use case using the TX7516EVM with the TMUX9616 EVM was performed first with the TMUX9616 removed and replaced with a pass through connection. Second, the same system level use case was performed by removing the pass through connection and adding the TMUX9616 back into the signal path. For a  $\pm 100$  V pulser supply in this system use case, transmitting in 3-level mode with 5 cycles at 5 MHz with a 100  $\Omega$  || 100 pF test load, TX7516 alone performed with an HD2PC of 49 dB and an HD1PC of 67 dB. For the same use case, adding in TMUX9616 into the signal path, the system performed with an HD2PC of 54 dB and an HD1PC of 60 dB. Therefore, in this use case the TMUX9616 has negligible impact on the system level HD2PC/HD1PC performance; TX7516, by itself, and TX7516 with TMUX9616 in its signal path perform at an HD2PC/HD1PC performance level well above 40 dB.

For more details on the HD2PC and HD1PC performance of TX7516 and TMUX9616 across multiple supply levels, see the *Application Curves*. Additionally, some example use cases are plotted in the time domain and frequency domain for observation.



### 9.2.3 Application Curves



65 60 55 50 HD2PC (dBc) 45 40 35 30 25 Pulser Only Pulser + TMUX9616 20 ±40 ±50 ±60 = Pulser Supplies (V) ±70 ±90 ±100 ±10 ±20 ±30 ±80

Figure 9-2. HD2PC TMUX9616 Input, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load

Figure 9-3. HD2PC TMUX9616 Output, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load





Figure 9-4. HD1PC TMUX9616 Input, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load

Figure 9-5. HD1PC TMUX9616 Output, 5 MHz, 5 Cycles, 100 Ω || 100 pF Load





Figure 9-6. Pulser Only, Mux Input Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load

Figure 9-7. Pulser + TMUX9616, Mux Input Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



Figure 9-8. Pulser Only, Mux Input Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



Figure 9-9. Pulser + TMUX9616, Mux Input Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



Figure 9-10. Pulser Only, Mux Output Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



Figure 9-11. Pulser + TMUX9616, Mux Output Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



Figure 9-12. Pulser Only, Mux Output Side,  $\pm 60~V$  Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



Figure 9-13. Pulser + TMUX9616, Mux Output Side,  $\pm 60$  V Pulser Supplies, 5 MHz, 5 Cycles, 100  $\Omega$  || 100 pF Load



### 9.3 Power Supply Recommendations

The TMUX9616 supports a wide signal range of  $\pm 110~V$  (signals from  $V_{SS}$  to  $V_{DD}$ ). It is recommended to use a supply decoupling capacitor of at least 0.1  $\mu F$  at the  $V_{DD}$  pin to ground and at the  $V_{SS}$  pin to ground. It is also recommended to use a supply decoupling capacitor for the logic supply  $V_{LL}$  of at least 0.1  $\mu F$  ( $V_{LL}$  pin to ground). The TMUX9616 EVM uses 1  $\mu F$  capacitor in parallel with a 0.1  $\mu F$  capacitor for both the  $V_{DD}$ ,  $V_{SS}$ , and  $V_{LL}$  supply pins.

There are no specific power sequencing requirements between the V<sub>DD</sub>, V<sub>SS</sub>, and V<sub>LL</sub> supplies.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

The following image shows an example of a PCB layout with the TMUX9616. Some key considerations are as follows:

- For reliable operation, connect at least one decoupling capacitor of at least 0.1 μF of capacitance between V<sub>DD</sub> and V<sub>SS</sub> to GND. The TMUX9616 EVM uses a 0.1 μF in parallel with a 1 μF capacitor. It is recommended to place the lowest value capacitor as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the supply voltage.
- · Keep the input lines as short as possible.
- Use a solid ground plane to help distribute heat and reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.

#### 9.4.2 Layout Example



Figure 9-14. TMUX9616 Layout Example



# 10 Device and Documentation Support

# **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation, see the following:

Texas Instruments, Using Latch Up Immune Multiplexers to Help Improve System Reliability

### 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.6 Glossary

TI Glossarv

This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 1-Oct-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TMUX9616PTR      | ACTIVE | LQFP         | PT                 | 48   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | TM9616                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Oct-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX9616PTR | LQFP | PT                 | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Oct-2023



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TMUX9616PTR | LQFP         | PT              | 48   | 1000 | 336.6       | 336.6      | 31.8        |  |



LOW PROFILE QUAD FLATPACK



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration MS-026.
   This may also be a thermally enhanced plastic package with leads conected to the die pads.



LOW PROFILE QUAD FLATPACK



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



LOW PROFILE QUAD FLATPACK



### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated