









TPS22953-Q1, TPS22954-Q1 SLVSGK4A - NOVEMBER 2021 - REVISED JUNE 2022

# TPS2295x-Q1 5.7-V, 5-A, 14-mΩ On-Resistance, Automotive Load Switch

#### 1 Features

- Qualified for automotive applications
- AEC-Q100 qualified:
  - Device temperature grade 1: –40°C to 125°C ambient operating temperature range
- Integrated single channel load switch
- Input voltage range: 0.7 V to 5.7 V
- R<sub>ON</sub> resistance
  - $R_{ON} = 14 mΩ at V_{IN} = 5 V (V_{BIAS} = 5 V)$
- 5-A maximum continuous switch current
- Adjustable Undervoltage Lockout Threshold (UVLO)
- · Adjustable voltage supervisor with Power Good (PG) indicator
- · Adjustable output slew rate control
- Enhanced quick output discharge remains active after power is removed (TPS22954-Q1 only)
  - 15  $\Omega$  (typ.) discharges 100  $\mu$ F within 10 ms
- Reverse current blocking when disabled (TPS22953-Q1 only)
- Automatic restart after supervisor fault detection when enabled
- Thermal shutdown
- Low quiescent current ≤ 50 µA
- SON 10-pin package with thermal pad
- ESD performance tested per JESD 22
  - 2-kV HBM and 750-V CDM

# 2 Applications

- Infotainment and cluster head unit
- Automotive cluster display
- ADAS surround view system ECU
- Body control module and gateway

# 3 Description

The TPS2295x-Q1 are small, single channel load switches with controlled turn-on. The devices contain an N-channel MOSFET that can operate over an input voltage range of 0.7 V to 5.7 V and can support a maximum continuous current of 5 A.

The integrated adjustable Undervoltage Lockout (UVLO) and adjustable Power Good (PG) threshold provides voltage monitoring as well as robust power sequencing. The adjustable rise-time control of the device greatly reduces inrush current for a wide variety of bulk load capacitances, thereby reducing or eliminating power supply droop. The switch is independently controlled by an on and off input (EN), which is capable of interfacing directly with low-voltage control signals. A 15- $\Omega$  on-chip load is integrated into the device for a quick discharge of the output when the switch is disabled. The enhanced Quick Output Discharge (QOD) remains active for a short time after power is removed from the device to finish discharging the output.

The TPS2295x-Q1 are available in small, spacesaving 10-SON packages with integrated thermal pad, allowing for high power dissipation. The device is characterized for operation over the free-air temperature range of -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)   |  |  |
|-------------|---------------|-------------------|--|--|
| TPS2295x-Q1 | WSON (10)     | 2.00 mm × 3.00 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Schematic



# **Table of Contents**

| 1 Features1                                     | 9.1 Overview                                         | .21  |
|-------------------------------------------------|------------------------------------------------------|------|
| 2 Applications1                                 | 9.2 Functional Block Diagram                         |      |
| 3 Description1                                  | 9.3 Feature Description                              |      |
| 4 Revision History2                             | 9.4 Device Functional Modes                          | .28  |
| 5 Device Comparison Table3                      | 10 Application and Implementation                    | 29   |
| 6 Pin Configuration and Functions3              | 10.1 Application Information                         |      |
| 7 Specifications 4                              | 10.2 Typical Application                             |      |
| 7.1 Absolute Maximum Ratings4                   | 11 Power Supply Recommendations                      |      |
| 7.2 ESD Ratings 4                               | 12 Layout                                            |      |
| Recommended Operating Conditions4               | 12.1 Layout Guidelines                               |      |
| 7.3 Thermal Information4                        | 12.2 Layout Example                                  | 37   |
| 7.4 Electrical Characteristics5                 | 13 Device and Documentation Support                  | .38  |
| 7.5 Electrical Characteristics – VBIAS = 5 V5   | 13.1 Documentation Support                           | 38   |
| 7.6 Electrical Characteristics – VBIAS = 3.3 V6 | 13.2 Receiving Notification of Documentation Updates | .38  |
| 7.7 Electrical Characteristics – VBIAS = 2.5 V  | 13.3 Support Resources                               | . 38 |
| 7.8 Switching Characteristics – CT = 1000 pF9   | 13.4 Trademarks                                      | .38  |
| 7.9 Switching Characteristics – CT = 0 pF10     | 13.5 Electrostatic Discharge Caution                 | .38  |
| 7.10 Typical DC Characteristics11               | 13.6 Glossary                                        | .38  |
| 7.11 Typical Switching Characteristics14        | 14 Mechanical, Packaging, and Orderable              |      |
| 8 Parameter Measurement Information20           | Information                                          | . 38 |
| 9 Detailed Description21                        |                                                      |      |
|                                                 |                                                      |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (November 2021) to Revision A (June 2022) | Page |
|---|------------------------------------------------------------------|------|
| • | Changed status from "Advance Information" to "Production Data"   | 1    |



# **5 Device Comparison Table**

| Device      | Quick Output<br>Discharge | Reverse Current<br>Blocking | Package (Pin) | Body Size         | Pin Pitch |
|-------------|---------------------------|-----------------------------|---------------|-------------------|-----------|
| TPS22954-Q1 | Yes                       | No                          | DQC (10)      | 2.00 mm × 3.00 mm | 0.5 mm    |
| TPS22953-Q1 | No                        | Yes                         | DQC (10)      | 2.00 mm × 3.00 mm | 0.5 mm    |

# **6 Pin Configuration and Functions**







Figure 6-2. DQC/DSQ Package 10-Pin WSON Bottom View

Table 6-1. Pin Functions

| I   | PIN <sup>(1)</sup> |                                                                                                                                                           | DESCRIPTION                                                                                                                                                                                        |
|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME               | I/O                                                                                                                                                       | DESCRIPTION                                                                                                                                                                                        |
| 1   | IN                 |                                                                                                                                                           | Switch input. Bypass this input with a ceramic capacitor to GND.                                                                                                                                   |
| 2   | lin l              | '                                                                                                                                                         | Switch input. Bypass this input with a ceramic capacitor to GND.                                                                                                                                   |
| 3   | BIAS               | ı                                                                                                                                                         | Bias pin and power supply to the device                                                                                                                                                            |
| 4   | EN                 | Active high switch to enable and disable the output. Also acts as the input UVLO pin. Use extern divider to adjust the UVLO level. Do not leave floating. |                                                                                                                                                                                                    |
| 5   | GND                | _                                                                                                                                                         | Device ground                                                                                                                                                                                      |
| 6   | СТ                 | 0                                                                                                                                                         | V <sub>OUT</sub> slew rate control. Place ceramic cap from CT to GND to change the V <sub>OUT</sub> slew rate of the device and limit the inrush current. Rate the CT Capacitor to 25 V or higher. |
| 7   | PG                 | 0                                                                                                                                                         | Power Good. This pin is open drain which pulls low when the voltage on EN or SNS is below their respective VIL levels.                                                                             |
| 8   | SNS                | ı                                                                                                                                                         | Sense pin. Use external resistor divider to adjust the power good level. Do not leave floating.                                                                                                    |
| 9   | OUT                | 0                                                                                                                                                         | Switch output                                                                                                                                                                                      |
| 10  |                    |                                                                                                                                                           | Switch output                                                                                                                                                                                      |
| _   | Thermal Pad        | _                                                                                                                                                         | Exposed thermal pad. Tie to GND.                                                                                                                                                                   |

<sup>(1)</sup> Pinout applies to all package versions.



# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |                                                              | N     | IIN MAX            | UNIT |
|------------------------------------------------------|--------------------------------------------------------------|-------|--------------------|------|
| V <sub>IN</sub>                                      | Input voltage                                                | _     | 0.3 6              | V    |
| V <sub>BIAS</sub>                                    | Bias voltage                                                 | _     | 0.3 6              | V    |
| V <sub>OUT</sub>                                     | Output voltage                                               | _     | 0.3 6              | V    |
| V <sub>EN</sub> , V <sub>SNS</sub> , V <sub>PG</sub> | EN, SNS, and PG voltage                                      | _     | 0.3 6              | V    |
| I <sub>MAX</sub>                                     | Maximum continuous switch current, T <sub>A</sub> = 70°C     |       | 5                  | А    |
| I <sub>PLS</sub>                                     | Maximum pulsed switch current, pulse < 300-μs, 2% duty cycle |       | 7                  | А    |
| TJ                                                   | Maximum junction temperature                                 | Inter | Internally Limited |      |
| T <sub>stg</sub>                                     | Storage temperature                                          | -     | -65 150            | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 7.2 ESD Ratings

|                          |                                                                                            |                                                                                  | VALUE | UNIT |
|--------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|------|
| V Elaboratella di alcana | Human body model (HBM), per AEC Q100- 002 <sup>(1)</sup><br>HBM ESD classification level 2 | ±2000                                                                            | V     |      |
| V <sub>(ESD)</sub>       | Electrostatic discharge                                                                    | Charged device model (CDM), per AEC Q100- 011<br>CDM ESD classification level C5 | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                                      |                                | MIN | MAX               | UNIT |
|------------------------------------------------------|--------------------------------|-----|-------------------|------|
| V <sub>IN</sub>                                      | Input voltage                  | 0.7 | V <sub>BIAS</sub> | V    |
| V <sub>BIAS</sub>                                    | Bias voltage                   | 2.5 | 5.7               | V    |
| V <sub>OUT</sub>                                     | Output voltage                 | 0.9 | 5.7               | V    |
| V <sub>EN</sub> , V <sub>SNS</sub> , V <sub>PG</sub> | EN, SNS, and PG voltage        | 0   | 5.7               | V    |
| TA                                                   | Operating free-air temperature | -40 | 125               | °C   |
| T <sub>J</sub>                                       | Operating junction temperature | -40 | 150               | °C   |

#### 7.3 Thermal Information

|                       |                                              | TPS2295x-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
| THERMAL METRIC (1)    |                                              | DQC (WSON)  | UNIT |
|                       |                                              | 10 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 65.2        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 73.9        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 25.5        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 2           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 25.4        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 7.4 Electrical Characteristics

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \,^{\circ}\text{C} \le \text{TA} \le +125 \,^{\circ}\text{C}$  and the recommended VBIAS voltage range of 2.5 V to 5.7 V. Typical values are for TA = 25°C.

|                       | PARAMETER                                                  | TEST CONDITIONS                                                      | T <sub>A</sub>  | MIN | TYP  | MAX | UNIT |
|-----------------------|------------------------------------------------------------|----------------------------------------------------------------------|-----------------|-----|------|-----|------|
| V                     | V <sub>IH</sub> , Rising threshold                         | VIN = 0.7V to V <sub>BIAS</sub>                                      | -40°C to +125°C | 650 | 700  | 750 | mV   |
| $V_{EN}$              | V <sub>IL</sub> , Falling threshold                        | VIN = 0.7V to V <sub>BIAS</sub>                                      | -40°C to +125°C | 560 | 600  | 640 | mV   |
| V <sub>SNS</sub>      | V <sub>IH</sub> , Rising threshold                         | VIN = 0.7V to V <sub>BIAS</sub>                                      | -40°C to +125°C | 465 | 515  | 565 | mV   |
|                       | V <sub>IL</sub> , Falling threshold                        | VIN = 0.7V to V <sub>BIAS</sub>                                      | -40°C to +125°C | 410 | 455  | 500 | mV   |
| t <sub>BLANK</sub>    | Blanking time for EN and SNS                               | EN or SNS rising                                                     | -40°C to +125°C |     | 100  |     | μs   |
| t <sub>DEGLITCH</sub> | Deglitch time for EN and SNS                               | EN or SNS falling                                                    | -40°C to +125°C |     | 5    |     | μs   |
| t <sub>DIS</sub>      | Output discharge time<br>(TPS22954 only)                   | C <sub>L</sub> = 100µF                                               | -40°C to +125°C |     |      | 10  | ms   |
| t <sub>RESTART</sub>  | Output restart time                                        | SNS falling                                                          | -40°C to +125°C |     | 2    |     | ms   |
| t <sub>RCB</sub>      | Response time for reverse current blocking (TPS22953 only) | V <sub>OUT</sub> = V <sub>BIAS</sub><br>EN falling                   | -40°C to +125°C |     | 10   |     | μs   |
| T <sub>SD</sub>       | Thermal shutdown                                           | Junction temperature rising                                          | -               | 130 | 150  | 170 | °C   |
| TSD <sub>HYS</sub>    | Thermal shutdown hysteresis                                | Junction temperature falling                                         | -               |     | 20   |     | °C   |
|                       |                                                            |                                                                      | 25°C            |     | 0.01 | 2   | mΩ   |
| $I_{\text{RCB,IN}}$   | Input reverse blocking current (TPS22953 only)             | $V_{OUT} = 5V, V_{IN} = V_{EN} = 0V, V_{BIAS} = 0V \text{ to } 5.7V$ | -40°C to +85°C  |     |      | 5   | mΩ   |
|                       | , ======,,,                                                | DIAG -                                                               | -40°C to +125°C |     |      | 11  | mΩ   |

# 7.5 Electrical Characteristics – VBIAS = 5 V

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \, ^{\circ}\text{C} \le \text{TA} \le +125 \, ^{\circ}\text{C}$  and VBIAS = 5 V. Typical values are for TA = 25  $^{\circ}\text{C}$ .

|                      | PARAMETER               | TEST CO                                                           | ONDITIONS                                          | T <sub>A</sub>  | MIN | TYP  | MAX | UNIT |
|----------------------|-------------------------|-------------------------------------------------------------------|----------------------------------------------------|-----------------|-----|------|-----|------|
|                      | DIAC autocont current   | 1 -0.1/ -0.7\/to\                                                 |                                                    |                 |     | 34   | 45  |      |
| I <sub>Q, BIAS</sub> | BIAS quiescent current  | $I_{OUT} = 0$ , $V_{IN} = 0.7$ V to Y                             | V <sub>BIAS</sub> , V <sub>EN</sub> = 5 V          | -40°C to +125°C |     |      | 50  | μA   |
|                      | BIAS shutdown current   | V -0VV -07V                                                       | to \/                                              | -40°C to +85°C  |     | 5    | 7   |      |
| I <sub>SD,BIAS</sub> | DIAS SHULDOWN CUITERIL  | v <sub>OUT</sub> = 0 v, v <sub>IN</sub> = 0.7 v                   | to $V_{BIAS}$ , $V_{EN} = 0 V$ to $V_{IL}$         | -40°C to +125°C |     |      | 8   | μA   |
|                      |                         |                                                                   | V - 5 V                                            | -40°C to +85°C  |     | 0.02 | 4   |      |
|                      |                         |                                                                   | V <sub>IN</sub> = 5 V                              | -40°C to +125°C |     |      | 13  |      |
|                      |                         | V <sub>EN</sub> = 0 V to V <sub>IL</sub> , V <sub>OUT</sub> = 0 V | V <sub>IN</sub> = 3.3 V<br>V <sub>IN</sub> = 1.8 V | -40°C to +85°C  |     | 0.01 | 3   |      |
|                      |                         |                                                                   |                                                    | -40°C to +125°C |     |      | 10  |      |
|                      |                         |                                                                   |                                                    | -40°C to +85°C  |     | 0.01 | 3   |      |
| I <sub>SD, IN</sub>  | Input shutdown current  |                                                                   |                                                    | -40°C to +125°C |     |      | 10  | μA   |
|                      |                         |                                                                   | V = 4.2.V                                          | -40°C to +85°C  |     | 0.01 | 2   |      |
|                      |                         |                                                                   | V <sub>IN</sub> = 1.2 V                            | -40°C to +125°C |     |      | 8   |      |
|                      |                         |                                                                   | V = 0.7.V                                          | -40°C to +85°C  |     | 0.01 | 2   |      |
|                      |                         |                                                                   | $V_{IN} = 0.7 \text{ V}$                           | -40°C to +125°C |     |      | 8   |      |
| I <sub>EN</sub>      | EN pin leakage current  | V <sub>EN</sub> = 0 V to 5.7 V                                    |                                                    | -40°C to +125°C |     |      | 0.1 | μA   |
| I <sub>SNS</sub>     | SNS pin leakage current | VSNS ≤ V <sub>BIAS</sub>                                          |                                                    | -40°C to +125°C |     |      | 0.1 | μA   |



# 7.5 Electrical Characteristics – VBIAS = 5 V (continued)

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \,^{\circ}\text{C} \le \text{TA} \le +125 \,^{\circ}\text{C}$  and VBIAS = 5 V. Typical values are for TA = 25°C.

|                 | PARAMETER                  | TEST C                               | CONDITIONS              | T <sub>A</sub>  | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------|--------------------------------------|-------------------------|-----------------|-----|-----|-----|------|
|                 |                            |                                      |                         | 25°C            |     | 14  | 20  |      |
|                 |                            |                                      | V <sub>IN</sub> = 5 V   | -40°C to +85°C  |     |     | 23  |      |
|                 |                            |                                      |                         | -40°C to +125°C |     |     | 24  |      |
| D               |                            |                                      |                         | 25°C            |     | 14  | 20  |      |
|                 |                            |                                      | V <sub>IN</sub> = 3.3 V | -40°C to +85°C  |     |     | 23  |      |
|                 |                            |                                      |                         | -40°C to +125°C |     |     | 24  |      |
|                 |                            |                                      |                         | 25°C            |     | 14  | 20  |      |
|                 |                            | I <sub>OUT</sub> = -200 mA           | V <sub>IN</sub> = 1.8 V | -40°C to +85°C  |     |     | 23  | mΩ   |
|                 | ON-resistance              |                                      |                         | -40°C to +125°C |     |     | 24  |      |
| R <sub>ON</sub> | ON-resistance              |                                      | V <sub>IN</sub> = 1.5 V | 25°C            |     | 14  | 20  |      |
|                 |                            |                                      |                         | -40°C to +85°C  |     |     | 23  |      |
|                 |                            |                                      |                         | -40°C to +125°C |     |     | 24  |      |
|                 |                            |                                      |                         | 25°C            |     | 14  | 20  |      |
|                 |                            |                                      | V <sub>IN</sub> = 1.2 V | -40°C to +85°C  |     |     | 23  |      |
|                 |                            |                                      |                         | -40°C to +125°C |     |     | 24  |      |
|                 |                            |                                      |                         | 25°C            |     | 14  | 20  |      |
|                 |                            |                                      | V <sub>IN</sub> = 0.7 V | -40°C to +85°C  |     |     | 23  |      |
|                 |                            |                                      |                         | -40°C to +125°C |     |     | 24  |      |
| _               | Output pull down           |                                      |                         | 25°C            |     | 15  | 28  | Ω    |
| R <sub>PD</sub> | resistance (TPS22954 only) | $V_{IN} = V_{OUT} = V_{BIAS}, V_{E}$ | <sub>EN</sub> = 0 V     | -40°C to +125°C |     |     | 30  | Ω    |

### 7.6 Electrical Characteristics – VBIAS = 3.3 V

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \, ^{\circ}\text{C} \le \text{TA} \le +125 \, ^{\circ}\text{C}$  and VBIAS = 3.3 V. Typical values are for TA = 25  $^{\circ}\text{C}$ .

|                      | PARAMETER               | TEST CO                                                                            | TEST CONDITIONS                                                   |                 |  | TYP  | MAX | UNIT |
|----------------------|-------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|--|------|-----|------|
| 1                    | PIAS guioccent gurrent  | 1 = 0 \/ = 0 \7\/ to\                                                              | $I_{OUT} = 0$ , $V_{IN} = 0.7$ V to $V_{BIAS}$ , $V_{EN} = 3.3$ V |                 |  | 19   | 35  |      |
| I <sub>Q, BIAS</sub> | BIAS quiescent current  | 10UT - 0, VIN - 0.7 V to                                                           | VBIAS, VEN - 3.3 V                                                | -40°C to +125°C |  |      | 37  | μA   |
|                      | BIAS shutdown current   | V = 0.V.V = 0.7.V.                                                                 | to \/                                                             | -40°C to +85°C  |  | 4    | 6   |      |
| I <sub>SD,BIAS</sub> | BIAS Shuldown current   | $V_{OUT} = 0 \text{ V}, V_{IN} = 0.7 \text{ V to } V_{BIAS}, V_{EN} = 0 \text{ V}$ |                                                                   | -40°C to +125°C |  |      | 7   | μA   |
|                      |                         |                                                                                    | V - 2 2 V                                                         | -40°C to +85°C  |  | 0.01 | 3   |      |
|                      |                         | V <sub>EN</sub> = 0 V to V <sub>IL</sub> , V <sub>OUT</sub>                        | V <sub>IN</sub> = 3.3 V                                           | -40°C to +125°C |  |      | 10  | μΑ   |
|                      |                         |                                                                                    | V <sub>IN</sub> = 1.8 V                                           | -40°C to +85°C  |  | 0.01 | 3   |      |
|                      |                         |                                                                                    |                                                                   | -40°C to +125°C |  |      | 10  |      |
| I <sub>SD, IN</sub>  | Input shutdown current  | = 0 V                                                                              |                                                                   | -40°C to +85°C  |  | 0.01 | 2   |      |
|                      |                         |                                                                                    | V <sub>IN</sub> = 1.2 V                                           | -40°C to +125°C |  |      | 8   |      |
|                      |                         |                                                                                    | V = 0.7.V                                                         | -40°C to +85°C  |  | 0.01 | 2   |      |
|                      |                         |                                                                                    | V <sub>IN</sub> = 0.7 V                                           | -40°C to +125°C |  |      | 8   |      |
| I <sub>EN</sub>      | EN pin leakage current  | V <sub>EN</sub> = 0 V to 5.7 V                                                     |                                                                   | -40°C to +125°C |  |      | 0.1 | μA   |
| I <sub>SNS</sub>     | SNS pin leakage current | VSNS ≤ V <sub>BIAS</sub>                                                           | /SNS ≤ V <sub>BIAS</sub>                                          |                 |  |      | 0.1 | μΑ   |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 7.6 Electrical Characteristics – VBIAS = 3.3 V (continued)

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \, ^{\circ}\text{C} \le \text{TA} \le +125 \, ^{\circ}\text{C}$  and VBIAS = 3.3 V. Typical values are for TA = 25  $^{\circ}\text{C}$ .

|                 | PARAMETER                                                    | TEST CO                    | ONDITIONS                                   | T <sub>A</sub>  | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------------------------------------------|----------------------------|---------------------------------------------|-----------------|-----|-----|-----|------|
|                 |                                                              |                            |                                             | 25°C            |     | 15  | 21  |      |
|                 |                                                              |                            | V <sub>IN</sub> = 3.3 V                     | -40°C to +85°C  |     |     | 24  |      |
|                 |                                                              |                            |                                             | -40°C to +125°C |     |     | 25  |      |
|                 |                                                              |                            |                                             | 25°C            |     | 14  | 20  |      |
|                 |                                                              |                            | V <sub>IN</sub> = 1.8 V                     | -40°C to +85°C  |     |     | 23  |      |
|                 |                                                              |                            |                                             | -40°C to +125°C |     |     | 24  |      |
| R <sub>ON</sub> |                                                              |                            |                                             | 25°C            |     | 14  | 20  |      |
|                 | ON-resistance                                                | I <sub>OUT</sub> = -200 mA | V <sub>IN</sub> = 1.5 V                     | -40°C to +85°C  |     |     | 23  | mΩ   |
|                 |                                                              |                            |                                             | -40°C to +125°C |     |     | 24  |      |
|                 |                                                              |                            | V <sub>IN</sub> = 1.2 V                     |                 | 14  | 20  |     |      |
|                 |                                                              |                            |                                             | -40°C to +85°C  |     |     | 23  |      |
|                 |                                                              |                            |                                             | -40°C to +125°C |     |     | 24  |      |
|                 |                                                              |                            |                                             | 25°C            |     | 14  | 20  |      |
|                 |                                                              |                            | V <sub>IN</sub> = 0.7 V                     | -40°C to +85°C  |     |     | 23  |      |
|                 |                                                              |                            |                                             | -40°C to +125°C |     |     | 24  |      |
| _               | Output pull down                                             |                            |                                             | 25°C            |     | 13  | 28  | Ω    |
| R <sub>PD</sub> | R <sub>PD</sub> resistance (TPS22954 V <sub>IN</sub> = only) |                            | $V_{IN} = V_{OUT} = V_{BIAS}, V_{EN} = 0 V$ |                 |     |     | 30  | Ω    |

# 7.7 Electrical Characteristics – VBIAS = 2.5 V

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \, ^{\circ}\text{C} \le \text{TA} \le +125 \, ^{\circ}\text{C}$  and VBIAS = 2.5 V. Typical values are for TA = 25  $^{\circ}\text{C}$ .

|                                             | PARAMETER               | TEST CO                                                         | ONDITIONS                                                                        | T <sub>A</sub>  | MIN | TYP  | MAX | UNIT |
|---------------------------------------------|-------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| I <sub>Q, BIAS</sub> BIAS quiescent current |                         | 1 -0 \/ -0.7\/to\                                               | $I_{OUT} = 0$ , $V_{IN} = 0.7 \text{ V to } V_{BIAS}$ , $V_{EN} = 2.5 \text{ V}$ |                 |     | 16   | 25  |      |
|                                             |                         | 1 <sub>OUT</sub> = 0, V <sub>IN</sub> = 0.7 V to                | VBIAS, VEN = 2.5 V                                                               | -40°C to +125°C |     |      | 27  | μA   |
| ISD BIAS BIAS shutdown current              | V                       | to V <sub>BIAS</sub> , V <sub>EN</sub> = 0 V to V <sub>IL</sub> | -40°C to +85°C                                                                   |                 | 4   | 5    |     |      |
| I <sub>SD,BIAS</sub>                        | BIAS SHULDOWN CUITETIL  | VOUT - 0 V, VIN - 0.7 V                                         | IO VBIAS, VEN - U V IO VIL                                                       | -40°C to +125°C |     |      | 6   | μA   |
|                                             |                         |                                                                 | V <sub>IN</sub> = 2.5 V                                                          | -40°C to +85°C  |     | 0.01 | 3   |      |
|                                             |                         | V <sub>EN</sub> = 0 V to V <sub>IL</sub> , V <sub>OUT</sub>     | VIN - 2.5 V                                                                      | -40°C to +125°C |     |      | 10  | μΑ   |
|                                             |                         |                                                                 | V <sub>IN</sub> = 1.8 V                                                          | -40°C to +85°C  |     | 0.01 | 3   |      |
| 1                                           |                         |                                                                 |                                                                                  | -40°C to +125°C |     |      | 10  |      |
| I <sub>SD, IN</sub>                         | Input shutdown current  | = 0 V                                                           |                                                                                  | -40°C to +85°C  |     | 0.01 | 2   |      |
|                                             |                         |                                                                 | V <sub>IN</sub> = 1.2 V                                                          | -40°C to +125°C |     |      | 8   |      |
|                                             |                         |                                                                 | V <sub>IN</sub> = 0.7 V                                                          | -40°C to +85°C  |     | 0.01 | 2   |      |
|                                             |                         |                                                                 | VIN - 0.7 V                                                                      | -40°C to +125°C |     |      | 8   |      |
| I <sub>EN</sub>                             | EN pin leakage current  | V <sub>EN</sub> = 0 V to 5.7V                                   |                                                                                  | -40°C to +125°C |     |      | 0.1 | μA   |
| I <sub>SNS</sub>                            | SNS pin leakage current | VSNS ≤ V <sub>BIAS</sub>                                        | SNS ≤ V <sub>BIAS</sub>                                                          |                 |     |      | 0.1 | μA   |



# 7.7 Electrical Characteristics – VBIAS = 2.5 V (continued)

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40 \,^{\circ}\text{C} \le \text{TA} \le +125 \,^{\circ}\text{C}$  and VBIAS = 2.5 V. Typical values are for TA = 25°C.

|                 | PARAMETER                  | TEST                              | CONDITIONS                                                        | T <sub>A</sub>  | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------|-----------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                 |                            |                                   |                                                                   | 25°C            |     | 16  | 23  |      |
|                 |                            |                                   | V <sub>IN</sub> = 2.5 V                                           | -40°C to +85°C  |     |     | 26  |      |
|                 |                            |                                   |                                                                   | -40°C to +125°C |     |     | 27  |      |
|                 |                            |                                   |                                                                   | 25°C            |     | 15  | 22  |      |
|                 |                            |                                   | V <sub>IN</sub> = 1.8 V                                           | -40°C to +85°C  |     |     | 25  |      |
|                 |                            |                                   |                                                                   | -40°C to +125°C |     |     | 26  |      |
| R <sub>ON</sub> |                            | 25°C                              | 25°C                                                              |                 | 15  | 22  |     |      |
|                 | ON-resistance              | I <sub>OUT</sub> = -200 mA        | V <sub>IN</sub> = 1.5 V                                           | -40°C to +85°C  |     |     | 25  | mΩ   |
|                 |                            |                                   | -40°C to +125°C<br>25°C<br>V <sub>IN</sub> = 1.2 V -40°C to +85°C |                 | 26  |     |     |      |
|                 |                            |                                   |                                                                   | 25°C            |     | 15  | 22  |      |
|                 |                            |                                   |                                                                   |                 |     | 24  |     |      |
|                 |                            |                                   |                                                                   | -40°C to +125°C |     |     | 25  |      |
|                 |                            |                                   |                                                                   | 25°C            |     | 14  | 21  |      |
|                 |                            |                                   | V <sub>IN</sub> = 0.7 V                                           | -40°C to +85°C  |     |     | 24  |      |
|                 |                            |                                   | -40°C to +125°C                                                   |                 |     |     |     |      |
| _               | Output pull down           |                                   |                                                                   | 25°C            |     | 12  | 28  | Ω    |
| R <sub>PD</sub> | resistance (TPS22954 only) | $V_{IN} = V_{OUT} = V_{BIAS}$ , V | V <sub>EN</sub> = 0 V                                             | -40°C to +125°C |     |     | 30  | Ω    |



# 7.8 Switching Characteristics – CT = 1000 pF

All typical values are at 25°C unless otherwise noted

|                       | PARAMETER                                                                    | TEST CONDITIONS                                         | MIN TYP M | AX UNIT |
|-----------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----------|---------|
| V <sub>IN</sub> = 5 V | /, V <sub>EN</sub> = V <sub>BIAS</sub> = 2.5 V, T <sub>A</sub> = 25°C        |                                                         |           |         |
| t <sub>ON</sub>       | Turn-On time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 1265      | μs      |
| t <sub>OFF</sub>      | Turn-Off time                                                                | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 6         | μs      |
| t <sub>R</sub>        | VOUT Rise time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 1492      | μs      |
| t <sub>F</sub>        | VOUT Fall time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 2.2       | μs      |
| t <sub>D</sub>        | Delay time                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 519       | μs      |
| V <sub>IN</sub> = 2.5 | 5 V, V <sub>EN</sub> = V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 25°C        |                                                         |           |         |
| t <sub>ON</sub>       | Turn-On time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 813       | μs      |
| t <sub>OFF</sub>      | Turn-Off time                                                                | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 6.1       | μs      |
| t <sub>R</sub>        | VOUT Rise time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 765       | μs      |
| t <sub>F</sub>        | VOUT Fall time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 2.2       | μs      |
| t <sub>D</sub>        | Delay time                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 430       | μs      |
| V <sub>IN</sub> = 0.7 | V, V <sub>EN</sub> = 5 V, V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 25°C     |                                                         |           |         |
| t <sub>ON</sub>       | Turn-On time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 476       | μs      |
| t <sub>OFF</sub>      | Turn-Off time                                                                | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 6.2       | μs      |
| t <sub>R</sub>        | VOUT Rise time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 245       | μs      |
| t <sub>F</sub>        | VOUT Fall time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 2.1       | μs      |
| t <sub>D</sub>        | Delay time                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 353       | μs      |
| V <sub>IN</sub> = 2.5 | 5 V, V <sub>EN</sub> = 5 V, V <sub>BIAS</sub> = 2.5 V, T <sub>A</sub> = 25°C |                                                         |           |         |
| t <sub>ON</sub>       | Turn-On time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 813       | μs      |
| t <sub>OFF</sub>      | Turn-Off time                                                                | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 4.9       | μs      |
| t <sub>R</sub>        | VOUT Rise time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 765       | μs      |
| t <sub>F</sub>        | VOUT Fall time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 2.2       | μs      |
| t <sub>D</sub>        | Delay time                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 430       | μs      |
| V <sub>IN</sub> = 0.7 | V, V <sub>EN</sub> = 5 V, V <sub>BIAS</sub> = 2.5 V, T <sub>A</sub> = 25°C   |                                                         |           |         |
| t <sub>ON</sub>       | Turn-On time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 476       | μs      |
| t <sub>OFF</sub>      | Turn-Off time                                                                | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 6.1       | μs      |
| t <sub>R</sub>        | VOUT Rise time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 245       | μs      |
| t <sub>F</sub>        | VOUT Fall time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 2.1       | μs      |
| t <sub>D</sub>        | Delay time                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 1000 pF$ | 353       | μs      |



# 7.9 Switching Characteristics – CT = 0 pF

All typical values are at 25°C unless otherwise noted

|                       | PARAMETER                                                                  | TEST CONDITIONS                                      | MIN TYP | MAX | UNIT |
|-----------------------|----------------------------------------------------------------------------|------------------------------------------------------|---------|-----|------|
| V <sub>IN</sub> = 5 V | , V <sub>EN</sub> = V <sub>BIAS</sub> = 2.5 V, T <sub>A</sub> = 25°C       |                                                      |         |     |      |
| t <sub>ON</sub>       | Turn-On time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 235     |     | μs   |
| t <sub>OFF</sub>      | Turn-Off time                                                              | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 6       |     | μs   |
| t <sub>R</sub>        | VOUT Rise time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 140     |     | μs   |
| t <sub>F</sub>        | VOUT Fall time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 2.2     |     | μs   |
| t <sub>D</sub>        | Delay time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 165     |     | μs   |
| V <sub>IN</sub> = 2.5 | V, V <sub>EN</sub> = V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 25°C        |                                                      |         | '   |      |
| t <sub>ON</sub>       | Turn-On time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 200     |     | μs   |
| t <sub>OFF</sub>      | Turn-Off time                                                              | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 6       |     | μs   |
| t <sub>R</sub>        | VOUT Rise time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 79      |     | μs   |
| t <sub>F</sub>        | VOUT Fall time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 2.1     |     | μs   |
| t <sub>D</sub>        | Delay time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 160     |     | μs   |
| V <sub>IN</sub> = 0.7 | V, V <sub>EN</sub> = 5 V, V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 25°C   |                                                      |         | •   |      |
| t <sub>ON</sub>       | Turn-On time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 170     |     | μs   |
| t <sub>OFF</sub>      | Turn-Off time                                                              | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 6       |     | μs   |
| t <sub>R</sub>        | VOUT Rise time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 32      |     | μs   |
| t <sub>F</sub>        | VOUT Fall time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 2       |     | μs   |
| t <sub>D</sub>        | Delay time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 154     |     | μs   |
| V <sub>IN</sub> = 2.5 | V, V <sub>EN</sub> = 5 V, V <sub>BIAS</sub> = 2.5 V, T <sub>A</sub> = 25°C |                                                      |         | •   |      |
| t <sub>ON</sub>       | Turn-On time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 200     |     | μs   |
| t <sub>OFF</sub>      | Turn-Off time                                                              | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 6       |     | μs   |
| t <sub>R</sub>        | VOUT Rise time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 79      |     | μs   |
| t <sub>F</sub>        | VOUT Fall time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 2.1     |     | μs   |
| t <sub>D</sub>        | Delay time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 160     |     | μs   |
| V <sub>IN</sub> = 0.7 | V, V <sub>EN</sub> = 5 V, V <sub>BIAS</sub> = 2.5 V, T <sub>A</sub> = 25°C |                                                      |         | •   |      |
| t <sub>ON</sub>       | Turn-On time                                                               | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 170     |     | μs   |
| t <sub>OFF</sub>      | Turn-Off time                                                              | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 6       |     | μs   |
| t <sub>R</sub>        | VOUT Rise time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 32      |     | μs   |
| t <sub>F</sub>        | VOUT Fall time                                                             | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 2       |     | μs   |
| t <sub>D</sub>        | Delay time                                                                 | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $C_T = 0 pF$ | 154     |     | μs   |



# 7.10 Typical DC Characteristics





# 7.10 Typical DC Characteristics (continued)





# 7.10 Typical DC Characteristics (continued)





# 7.11 Typical Switching Characteristics





# 7.11 Typical Switching Characteristics



















# **8 Parameter Measurement Information**



A. Rise and fall times of the control signal is 100 ns.

Figure 8-1. Timing Test Circuit



Figure 8-2. Timing Waveforms



# 9 Detailed Description

### 9.1 Overview

The TPS2295x-Q1 are 5.7-V, 5-A load switches in 10-pin SON packages. To reduce voltage drop for low voltage, high current rails the device implements a low-resistance N-channel MOSFET, which reduces the drop out voltage through the device at high currents. The integrated adjustable Undervoltage Lockout (UVLO) and adjustable Power Good (PG) threshold provides voltage monitoring as well as robust power sequencing.

The adjustable rise-time control of the device greatly reduces inrush current for a wide variety of bulk load capacitances, thereby reducing or eliminating power supply droop. The switch is independently controlled by an on and off input (EN), which is capable of interfacing directly with low-voltage control signals. A 15- $\Omega$ , on-chip load resistor integrates into the device for output quick discharge when the switch turns off.

During shutdown, the device has very low leakage currents, thereby reducing unnecessary leakages for downstream modules during standby. Integrated power monitoring functionality, control logic, driver, power supply, and output discharge FET eliminates the need for any external components, which reduces solution size and BOM count.

# 9.2 Functional Block Diagram



(\*) Only active when the switch is disabled.



### 9.3 Feature Description

### 9.3.1 On and Off Control (EN Pin)

The EN pin controls the state of the switch. When the voltage on EN exceeds  $V_{IH,EN}$  the switch enables. When EN goes below  $V_{IL,EN}$  the switch disables.

The EN pin has a blanking time of  $t_{BLANK}$  on the rising edge after the  $V_{IH,EN}$  threshold has been exceeded. The EN pin also has a de-glitch time of  $t_{DEGLITCH}$  when the voltage has gone below  $V_{IL,EN}$ .

The EN pin can also be configured through an external resistor divider to monitor a voltage signal for input UVLO. See Equation 1 and Figure 9-1 on how to configure the EN pin for input UVLO.

$$V_{IH,EN} = V_{IN} \times \frac{R_{EN2}}{R_{EN1} + R_{EN2}} \tag{1}$$

#### where

- V<sub>IH,EN</sub> is the rising threshold of the EN pin (see the *Electrical Characteristics* table)
- $V_{IN}$  is the input voltage being monitored (this can be  $V_{IN}$ ,  $V_{BIAS}$ , or an external power supply)
- R<sub>EN1</sub>, R<sub>EN2</sub> are the resistor divider values



Figure 9-1. Resistor Divider (EN Pin)

### 9.3.2 Voltage Monitoring (SNS Pin)

The SNS pin of the device can be used to monitor the output voltage of the device or another voltage rail. The pin can be configured with an external resistor divider to set the desired trip point for the voltage being monitored or be tied to OUT directly. If the voltage on the SNS pin exceeds  $V_{IH,SNS}$ , the voltage being monitored on the SNS pin is considered to be valid high. The voltage on the SNS pin must be greater than  $V_{IH,SNS}$  for at least  $t_{BLANK}$  before PG is asserted high. If the voltage on the SNS pin goes below  $V_{IL,SNS}$ , then the switch powers cycle (that is, the switch is disabled and re-enabled). For proper functionality of the device, this pin must not be left floating. If a resistor divider is not being used for voltage sensing, this pin can be tied directly to  $V_{OUT}$ .

The SNS pin has a blanking time of  $t_{BLANK}$  on the rising edge after the  $V_{IH,SNS}$  threshold has been exceeded. The SNS pin has a de-glitch time of  $t_{DEGLITCH}$  when the voltage has gone below  $V_{IL,SNS}$ .

See Equation 2 and Figure 9-2 on how to configure the SNS pin for voltage monitoring.

$$V_{IH,SNS} = V_{OUT} \times \frac{R_{SNS2}}{R_{SNS1} + R_{SNS2}}$$
 (2)

#### where

- V<sub>IH,SNS</sub> is the the rising threshold of the SNS pin (see *Electrical Characteristics* table)
- V<sub>OUT</sub> is the voltage on the OUTpin
- R<sub>SNS1</sub>, R<sub>SNS2</sub> are the resistor divider values



Figure 9-2. Voltage Divdier (SNS Pin)

#### 9.3.3 Power Good (PG Pin)

The PG pin is only asserted high when the voltage on EN exceeds  $V_{IH,EN}$  and the voltage on SNS exceeds  $V_{IH,SNS}$ . There is a  $t_{BLANK}$  time, typically 100  $\mu$ s, between the SNS voltage exceeding  $V_{IH,SNS}$  and PG being asserted high. If the voltage on EN goes below  $V_{IL,EN}$  or the voltage on SNS goes below  $V_{IL,SNS}$ , PG is de-asserted. There is a  $t_{DEGLITCH}$  time, typically 5  $\mu$ s, between the EN voltage or SNS voltage going below their respective  $V_{IL}$  levels and PG being pulled low.

PG is an open drain pin and must be pulled up with a pullup resistor. Be sure to never exceed the maximum operating voltage on this pin. If PG is not being used in the application, tie it to GND for proper device functionality.

For proper PG operation, the BIAS voltage must be within the recommended operating range. In systems that are very sensitive to noise or have long PG traces, TI recommends to add a small capacitance from PG to GND for decoupling.

# 9.3.4 Supervisor Fault Detection and Automatic Restart

The falling edge of the SNS pin below  $V_{IL,SNS}$  is considered a fault case and causes the load switch to be disabled for  $t_{RESTART}$  (typically 2 ms). After the  $t_{RESTART}$  time, the switch is automatically re-enabled as long as EN is still above  $V_{IH,EN}$ . In the case, the SNS pin is being used to monitor  $V_{OUT}$  or a downstream voltage. The restart helps to protect against excessive overcurrent if there is a quick short to GND. See Figure 9-3.



Figure 9-3. Automatic Restart After Quick Short to GND

#### 9.3.5 Manual Restart

The falling edge of the SNS pin below  $V_{IL,SNS}$  is considered a fault case and causes the load switch to be disabled for  $t_{RESTART}$  (typically 2 ms). The SNS pin can be driven by an MCU to manually reset the load switch. After the  $t_{RESTART}$  time, the switch is automatically re-enabled as long as EN is still above  $V_{IH,EN}$ , even is SNS is held low. The PG pin stays low until the switch is re-enabled and the SNS pin rises above  $V_{IH,SNS}$ . See Figure 9-4.



Figure 9-4. Manual Restart (SNS Held Low)

If the SNS pin is brought above  $V_{IH,SNS}$  within the  $t_{RESTART}$  time, the switch still waits to re-enable. The PG pin also stays low until  $t_{BLANK}$  after switch is re-enabled. In this case, PG indicates when the switch is enabled and capable of being reset again. See Figure 9-5.



Figure 9-5. Manual Restart (SNS Toggled Low to High)

#### 9.3.6 Thermal Shutdown

If the junction temperature of the device exceeds  $T_{SD}$ , the switch disables. The device enables after the junction temperature drops by  $TSD_{HYS}$  as long as EN is still greater than  $V_{IH,EN}$ .

### 9.3.7 Reverse Current Blocking (TPS22953-Q1 Only)

When the switch disables (either by de-asserting EN or SNS, triggering thermal shutdown, or losing power), the reverse current blocking (RCB) feature of the device engages within  $t_{RCB}$ , typically 10  $\mu$ s. After the RCB engages, the reverse current from the OUT pin to the IN pin is limited to  $I_{RCB,IN}$ , typically 0.01  $\mu$ A.

## 9.3.8 Quick Output Discharge (QOD) (TPS22954-Q1 Only)

The Quick Output Discharge (QOD) transistor is engaged indefinitely whenever the switch is disabled and the recommended  $V_{BIAS}$  voltage is met. During this state, the QOD resistance ( $R_{PD}$ ) discharges  $V_{OUT}$  to GND. TI does not recommend to apply a continuous DC voltage to OUT when the device is disabled.

The QOD transistor can remain active for a short period of time even after  $V_{BIAS}$  loses power. This brief period of time is defined as  $t_{DIS}$ . For best results, TI recommends the device get disabled before  $V_{BIAS}$  goes below the minimum recommended voltage. The waveform in Figure 9-6 shows the behavior when power is applied and then removed in a typical application.



Figure 9-6. Power Applied and Then Removed in a Typical Application

At the end of the  $t_{DIS}$  time, it is not assured that  $V_{OUT}$  is 0 V because the final voltage is dependent upon the initial voltage and the  $C_L$  capacitor. The final  $V_{OUT}$  can be calculated with Equation 3 for a given initial voltage and  $C_L$  capacitor.

$$V_f = V_o \times e^{\frac{-t}{RC}}$$
(3)

#### where

- V<sub>f</sub> is the final V<sub>OUT</sub> voltage
- V<sub>o</sub> is the initial V<sub>OUT</sub> voltage
- R is the the value of the output discharge resistor, R<sub>PD</sub> (see the Electrical Characteristics table)
- · C is the output bulk capacitance on OUT

#### 9.3.9 V<sub>IN</sub> and V<sub>BIAS</sub> Voltage Range

For optimal  $R_{ON}$  performance, make sure  $V_{IN} \le V_{BIAS}$ . The device is still functional if  $V_{IN} > V_{BIAS}$  but it exhibits  $R_{ON}$  greater than what is listed in the *Electrical Characteristics* table. See Figure 9-7 for an example of a typical

device. Notice the increasing  $R_{ON}$  as  $V_{IN}$  increases. Be sure to never exceed the maximum voltage rating for  $V_{IN}$  and  $V_{BIAS}$ .



Figure 9-7.  $R_{ON}$  When  $V_{IN} > V_{BIAS}$ 

### 9.3.10 Adjustable Rise Time (CT Pin)

A capacitor to GND on the CT pin sets the slew rate for  $V_{OUT}$ . An appropriate capacitance value must be placed on CT such that the  $I_{MAX}$  and  $I_{PLS}$  specifications of the device are not violated. The capacitor to GND on the CT pin must be rated for 25 V or higher. Equation 4 shows an approximate formula for the relationship between CT (except for CT = open) and the slew rate for any  $V_{BIAS}$ .

$$SR = 0.35 \times CT + 20$$
 (4)

#### where

- SR is the slew rate (in μs/V).
- CT is the capacitance value on the CT terminal (in pF).
- The units for the constant 20 are μs/V.
- The units for the constant 0.35 are μs/(V\*pF).

Rise time can be calculated by multiplying the input voltage (typically 10% to 90%) by the slew rate. Table 9-1 contains rise time values measured on a typical device.

Table 9-1. Rise Time

| CTx (pF) | RISE TIME (µs) 10% – 90%, $C_L$ = 0.1 µF, $V_{BIAS}$ = 2.5 V to 5.7 V, $R_L$ = 10- $\Omega$ LOAD. TYPICAL VALUES AT 25°C, 25-V X7R 10% CERAMIC CAP |       |       |       |       |       |  |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|--|--|--|--|--|
|          | 5 V                                                                                                                                                | 3.3 V | 1.8 V | 1.5 V | 1.2 V | 0.7 V |  |  |  |  |  |
| Open     | 140                                                                                                                                                | 98    | 62    | 54    | 46    | 32    |  |  |  |  |  |
| 220      | 444                                                                                                                                                | 301   | 175   | 150   | 124   | 81    |  |  |  |  |  |
| 470      | 767                                                                                                                                                | 518   | 299   | 255   | 210   | 133   |  |  |  |  |  |
| 1000     | 1492                                                                                                                                               | 994   | 562   | 474   | 387   | 245   |  |  |  |  |  |
| 2200     | 3105                                                                                                                                               | 2050  | 1151  | 961   | 787   | 490   |  |  |  |  |  |
| 4700     | 6420                                                                                                                                               | 4246  | 2365  | 1980  | 1612  | 998   |  |  |  |  |  |
| 10000    | 14059                                                                                                                                              | 9339  | 5183  | 4331  | 3533  | 2197  |  |  |  |  |  |



### 9.3.11 Power Sequencing

The TPS2295x-Q1 operates regardless of power-on and power-off sequencing order. The order in which voltages are applied to IN, BIAS, and EN does not damage the device as long as the voltages do not exceed the absolute maximum operating conditions. If voltage is applied to EN before IN and BIAS, the slew rate of VOUT is not controlled. Also, turning off IN or BIAS while EN is high does not damage the device.

### 9.4 Device Functional Modes

Table 9-2 describes what the OUT pin is connected to for a particular device as determined by the EN pin.

Table 9-2. Function Table

| EN | TPS22953-Q1 | TPS22954-Q1            |
|----|-------------|------------------------|
| L  | OPEN        | R <sub>PD</sub> to GND |
| Н  | IN          | IN                     |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 10 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 10.1 Application Information

This section highlights some of the design considerations when implementing this device in various applications. A PSPICE model for this device is also available on <a href="https://www.ti.com">www.ti.com</a> for further aid.

### 10.1.1 Input to Output Voltage Drop

The input to output voltage drop in the device is determined by the  $R_{ON}$  of the device and the load current. The  $R_{ON}$  of the device depends upon the  $V_{IN}$  and  $V_{BIAS}$  conditions of the device. Refer to the  $R_{ON}$  specification of the device in the *Electrical Characteristics* table of this data sheet. After the  $R_{ON}$  of the device is determined based upon the  $V_{IN}$  and  $V_{BIAS}$  voltage conditions, use Equation 5 to calculate the input to output voltage drop.

$$\Delta V = I_{LOAD} \times R_{ON}$$
 (5)

#### where

- ΔV is the voltage drop from IN to OUT
- I<sub>LOAD</sub> is the load current
- $R_{ON}$  is the On-Resistance of the device for a specific  $V_{IN}$  and  $V_{BIAS}$

An appropriate I<sub>LOAD</sub> must be chosen such that the I<sub>MAX</sub> specification of the device is not violated.

#### 10.1.2 Thermal Considerations

The maximum IC junction temperature must be restricted to just under the thermal shutdown ( $T_{SD}$ ) limit of the device. Use Equation 6 to calculate the maximum allowable dissipation,  $P_{D(max)}$  for a given output current and ambient temperature.

$$P_{D(max)} = \frac{T_{J(max)} - T_{A}}{\theta_{JA}}$$
(6)

#### where

- P<sub>D(max)</sub> is the maximum allowable power dissipation.
- T<sub>J(max)</sub> is the maximum allowable junction temperature before hitting thermal shutdown (see the *Electrical Characteristics* table).
- T<sub>A</sub> is the ambient temperature of the device.
- θ<sub>JA</sub> is the junction to air thermal impedance. See the *Thermal Information* section. This parameter is highly dependent upon board layout.

## 10.1.3 Automatic Power Sequencing

The PG pin of the TPS2295x-Q1 allows for automatic sequencing of multiple system rails or loads. The accurate SNS voltage monitoring ensures the first rail is up before the next starts to turn on. This approach provides robust system sequencing and reduces the total inrush current by preventing overlap. Figure 10-1 shows how two rails can be sequenced. There is no limit to the number of rails that can be sequenced in this way.



Figure 10-1. Power Sequencing with PG Control Schematic

# 10.1.4 Monitoring a Downstream Voltage

The SNS pin can be used to monitor other system voltages in addition to  $V_{OUT}$ . The status of the monitored voltage are indicated by the PG pin which can be pulled up to  $V_{OUT}$  or another voltage. Figure 10-2 shows an example of the TPS2295x-Q1 monitoring the output of a downstream DC/DC regulator. In this case, the switch turns on when the power supply is above the UVLO, but the PG is not asserted until the DC/DC regulator has started up.



Figure 10-2. Monitoring a Downstream Voltage Schematic

In this application, if the DC/DC Regulator is shut down, the supervisor registers this as a fault case and resets the load switch.

# 10.1.5 Monitoring the Input Voltage

The SNS pin can also be used to monitor  $V_{IN}$  in the case a MCU GPIO is being used to control the EN. This event allows PG to report on the status of the input voltage when the switch is enabled. See Figure 10-3.



Figure 10-3. Monitoring the Input Voltage Schematic

# 10.1.6 Break-Before-Make Power MUX (TPS22953-Q1 Only)

The reverse current blocking feature of the TPS22953-Q1 makes it suitable for power multiplexing (MUXing) between two power supplies with different voltages. The SNS and PG pin can be configured to implement break-before-make logic. The circuit in Figure 10-4 shows how the detection of power supply 1 can be used to disable the load switch for power supply 2. By tying the SNS of Load Switch 1 directly to the input, its PG pin is pulled up as soon as the device is enabled.



Figure 10-4. Break-Before-Make Power MUX Schematic

The break-before-make logic ensures that power supply 2 is completely disconnected before power supply 1 is connected. This approach provides very robust reverse current blocking. However, in most cases, this approach also results in a dip in the output voltage when switching between supplies.

The amount of voltage dip depends on the loading, the output capacitance, and the turn-on delay of the load switch. In this application, leaving the CT pin open results in the shortest turn-on delay and minimizes the output voltage dip.

Table 10-1 summarizes the logic of the PG Signal for Figure 10-4.

Table 10-1. Break-Before-Make PG Signal

| PG Signal | Indication                                                      |
|-----------|-----------------------------------------------------------------|
| Н         | Power supply 1 not present. System powered from power supply 2. |
| L         | Power supply 1 present. System powered from power supply 1.     |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 10.1.7 Make-Before-Break Power MUX (TPS22953-Q1 Only)

The reverse current blocking feature of the TPS22953-Q1 makes it suitable for power multiplexing (MUXing) between two power supplies with different voltages. The SNS and PG pin can be configured to implement make-before-break logic. The circuit in Figure 10-5 shows how the detection of Load Switch 1 turning on can be used to disable the load switch for power supply 2. By tying SNS to the Load, the PG is pulled up when the output voltage starts to rise. This event disables an active low load switch such as the TPS22910A.



Figure 10-5. Make-Before-Break Power MUX Schematic

The make-before-break logic ensures that power supply 2 is not disconnected until power supply 1 is connected. Unlike break-before-make logic, this approach is ideal for preventing voltage dip on the output when switching between supplies. However, in most cases, this approach also results in temporary reverse current flow.

The TPS22910A is well suited for this application because it can detect and block reverse current even before it is disabled by the TPS22953-Q1 PG signal. Also, the active low enable of the TPS22910A eliminates the need for an inverter as shown in the previous example.

To ensure correct logic, the SNS pin must be configured to toggle PG when the load voltage is between the two supply voltages (3.6 V to 4.5 V). The SNS resistor values in Figure 10-5 are assuming a tolerance of ±1% or better.

Table 10-2 summarizes the logic of the PG Signal for Figure 10-5.

#### Table 10-2. Make-Before-Break PG Signal

| PG Signal | Indication                                                      |
|-----------|-----------------------------------------------------------------|
| Н         | Power supply 1 present. System powered from power supply 1.     |
| L         | Power supply 1 not present. System powered from power supply 2. |



## **10.2 Typical Application**

This application demonstrates how the TPS2295x-Q1 can be used to limit inrush current to output capacitance.



Figure 10-6. Powering a Downstream Module Schematic

### 10.2.1 Design Requirements

For this design example, use the input parameters shown in Table 10-3.

| Table 10-3. Design Farameters     |               |  |  |  |  |  |  |
|-----------------------------------|---------------|--|--|--|--|--|--|
| DESIGN PARAMETER                  | EXAMPLE VALUE |  |  |  |  |  |  |
| V <sub>IN</sub>                   | 3.3 V         |  |  |  |  |  |  |
| V <sub>BIAS</sub>                 | 5 V           |  |  |  |  |  |  |
| C <sub>L</sub>                    | 47 μF         |  |  |  |  |  |  |
| Maximum acceptable inrush current | 150 mA        |  |  |  |  |  |  |
| R <sub>L</sub>                    | None          |  |  |  |  |  |  |

Table 10-3. Design Parameters

### 10.2.2 Detailed Design Procedure

To begin the design process, the designer must know the following:

- Input voltage
- BIAS voltage
- Load current
- Load capacitance
- Maximum acceptable inrush current

# 10.2.2.1 Inrush Current

Use Equation 7 to determine how much inrush current is caused by the  $C_L$  capacitor.

$$I_{INRUSH} = C_{L} \times \frac{dV_{OUT}}{dt}$$
 (7)

### where

- I<sub>INRUSH</sub> is the amount of inrush caused by C<sub>L</sub>
- $C_L$  is the load capacitance on  $V_{OUT}$
- dt is the V<sub>OUT</sub> rise time (typically 10% to 90%)
- dV<sub>OUT</sub> is the change in V<sub>OUT</sub> Voltage (typically 10% to 90%)



In this case, a Slew Rate slower than 314  $\mu$ s/V is required to meet the maximum acceptable inrush requirement. Equation 4 can be used to estimate the CT capacitance (as shown in Equation 8 and Equation 9) required for this slew rate.

$$314 \,\mu\text{s/V} = 0.35 \times \text{CT} + 20$$
 (8)

$$CT = 840 pF$$
 (9)



## 10.2.3 Application Curves

The following Application Curves show the inrush with multiple different CT values. These curves show only a CT capacitance greater than 840 pF results in the acceptable inrush current of 150 mA.



# 11 Power Supply Recommendations

The device is designed to operate from a  $V_{BIAS}$  range of 2.5 V to 5.7 V and a  $V_{IN}$  range of 0.7 V to 5.7 V. The power supply must be well regulated and placed as close to the device terminals as possible. The power supply must be able to withstand all transient and load current steps. In most situations, using an input capacitance of 1  $\mu$ F is sufficient to prevent the supply voltage from dipping when the switch is turned on. In cases where the power supply is slow to respond to a large transient current or large load current step, additional bulk capacitance can be required on the input.

The requirements for larger input capacitance can be mitigated by adding additional capacitance to the CT pin. This action causes the load switch to turn on more slowly. Not only does this event reduce transient inrush current, but it also gives the power supply more time to respond to the load current step.

## 12 Layout

### 12.1 Layout Guidelines

- Input and Output traces must be as short and wide as possible to accommodate for high current.
- Use vias under the exposed thermal pad for thermal relief for high current operation.
- The CT Capacitor must be placed as close as possible to the device to minimize parasitic trace capacitance. TI recommends to cutout copper on other layers directly below CT to minimize parasitic capacitance.
- The IN terminal must be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is ceramic with X5R or X7R dielectric. This capacitor must be placed as close to the device pins as possible.
- The OUT terminal must be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is ceramic with X5R or X7R dielectric. This capacitor must be placed as close to the device pins as possible.
- The BIAS terminal must be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is ceramic with X5R or X7R dielectric.

## 12.2 Layout Example

○ VIA to Power Ground Plane○ VIA to PG pin



Figure 12-1. Recommended Board Layout



# 13 Device and Documentation Support

# 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS22953/54 5.7-V, 5-A, 14-mΩ On-Resistance Load Switch user's guide
- Texas Instruments, Basics of Load Switches application note
- Texas Instruments, Managing Inrush Current application note
- Texas Instruments, Reverse Current Protection in Load Switches application note
- Texas Instruments, Quiescent Current vs Shutdown Current for Load Switch Power Consumption application note
- Texas Instruments, Load Switch Thermal Considerations application note

## 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 13.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com 31-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| PTPS22953QDQCRQ1 | ACTIVE     | WSON         | DQC                | 10   | 3000           | TBD          | (6)<br>Call TI                | Call TI             | -40 to 125   |                         | G 1     |
|                  |            |              |                    |      |                |              |                               |                     |              |                         | Samples |
| PTPS22954QDQCRQ1 | ACTIVE     | WSON         | DQC                | 10   | 3000           | TBD          | Call TI                       | Call TI             | -40 to 125   |                         | Samples |
| TPS22953QDQCRQ1  | ACTIVE     | WSON         | DQC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 953Q1                   | Samples |
| TPS22954QDQCRQ1  | ACTIVE     | WSON         | DQC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 954Q1                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

# PACKAGE OPTION ADDENDUM

www.ti.com 31-Jul-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS22953-Q1, TPS22954-Q1:

• Catalog: TPS22953, TPS22954

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

# TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22953QDQCRQ1 | WSON            | DQC                | 10 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS22954QDQCRQ1 | WSON            | DQC                | 10 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

www.ti.com 9-Aug-2022



# \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | TPS22953QDQCRQ1 | WSON         | DQC             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| ı | TPS22954QDQCRQ1 | WSON         | DQC             | 10   | 3000 | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4209674/B







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated