Precision Adjustable Current-Limited, Power-Distribution Switches

Check for Samples: TPS2554, TPS2555

FEATURES
- Meets USB Current-Limiting Requirements
- Adjustable Current Limit, 500 mA to 2.5 A (typ)
- Two Independently-Settable, Current-Limit Thresholds
- Fast Overcurrent Response - 1.5 \(\mu\)s (typ)
- 73-\(\Omega\) High-Side MOSFET
- 3.8-\(\mu\)A Maximum Standby Supply Current
- PowerPAD™ Thermal Management
- Automatic Output Discharge when Disabled
- Both High-Enable (TPS2554) and Low-Enable (TPS2555) Versions Available

APPLICATIONS
- USB Ports/Hubs
- Digital TV
- Set-Top Boxes
- VOIP Phones

DESCRIPTION
The TPS2554/55 power-distribution switches are intended for applications where precision current limiting is required or heavy capacitive loads and short circuits are encountered. These devices offer a programmable current-limit threshold between 500 mA and 2.5 A (typ) via an external resistor.

TPS2554/55 devices limit the output current to a safe level by switching into a constant-current mode when the output load exceeds the current-limit threshold. The FAULT logic output asserts low during overcurrent and over-temperature conditions.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

**ABSOLUTE MAXIMUM RATINGS**

<table>
<thead>
<tr>
<th>Value Type</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage range on IN, OUT, EN or (\text{EN}, \text{ILIM}_0, \text{ILIM}<em>1, \text{ILIM}</em>\text{SEL}, \text{FAULT} )</td>
<td>–0.3 to 7</td>
<td>V</td>
</tr>
<tr>
<td>Voltage range from IN to OUT</td>
<td>–7 to 7</td>
<td>V</td>
</tr>
<tr>
<td>Continuous output current, (I_{\text{OUT}})</td>
<td>Internally limited</td>
<td>mA</td>
</tr>
<tr>
<td>Continuous total power dissipation</td>
<td>Internally limited</td>
<td>mA</td>
</tr>
<tr>
<td>Continuous FAULT sink current,</td>
<td>25</td>
<td>mA</td>
</tr>
<tr>
<td>ILIM source current</td>
<td>Internally limited</td>
<td>mA</td>
</tr>
<tr>
<td>ESD HBM</td>
<td>2</td>
<td>kV</td>
</tr>
<tr>
<td>ESD CDM</td>
<td>500</td>
<td>V</td>
</tr>
<tr>
<td>(T_J) Maximum junction temperature</td>
<td>–40 to OTSD(^2)</td>
<td>°C</td>
</tr>
<tr>
<td>(T_{\text{stg}}) Storage temperature range</td>
<td>–65 to 150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltages are referenced to GND unless otherwise noted.

(3) Ambient over-temperature shutdown threshold.

**RECOMMENDED OPERATING CONDITIONS**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{IN}}) Input voltage, IN</td>
<td>4.5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{EN}}, V_{\text{EN}}, \text{ILIM}_\text{SEL}) Logic-level inputs</td>
<td>0</td>
<td>5.5</td>
<td></td>
</tr>
<tr>
<td>(I_{\text{OUT}}) Continuous output current, OUT</td>
<td>0</td>
<td>2.5</td>
<td>A</td>
</tr>
<tr>
<td>(T_J) Operating virtual junction temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>(R_{\text{ILIM}}) Recommended resistor limit range</td>
<td>16.9</td>
<td>750</td>
<td>kΩ</td>
</tr>
<tr>
<td>THERMAL METRIC(^{(1)})</td>
<td>TPS2554/TPS2555</td>
<td>UNITS</td>
<td></td>
</tr>
<tr>
<td>----------------------------</td>
<td>-----------------</td>
<td>-------</td>
<td></td>
</tr>
<tr>
<td>(\theta_{JA})</td>
<td>Junction-to-ambient thermal resistance(^{(2)})</td>
<td>45.9</td>
<td>°C/W</td>
</tr>
<tr>
<td>(\theta_{JC\text{top}})</td>
<td>Junction-to-case (top) thermal resistance(^{(3)})</td>
<td>53.4</td>
<td></td>
</tr>
<tr>
<td>(\theta_{JB})</td>
<td>Junction-to-board thermal resistance(^{(4)})</td>
<td>21.4</td>
<td></td>
</tr>
<tr>
<td>(\psi_{JT})</td>
<td>Junction-to-top characterization parameter(^{(5)})</td>
<td>1.0</td>
<td></td>
</tr>
<tr>
<td>(\psi_{JB})</td>
<td>Junction-to-board characterization parameter(^{(6)})</td>
<td>21.6</td>
<td></td>
</tr>
<tr>
<td>(\theta_{JC\text{bot}})</td>
<td>Junction-to-case (bottom) thermal resistance(^{(7)})</td>
<td>5.9</td>
<td></td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
(5) The junction-to-top characterization parameter, \(\psi_{JT}\), estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining \(\theta_{JA}\), using a procedure described in JESD51-2a (sections 6 and 7).
(6) The junction-to-board characterization parameter, \(\psi_{JB}\), estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining \(\theta_{JA}\), using a procedure described in JESD51-2a (sections 6 and 7).
(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
**ELECTRICAL CHARACTERISTICS**

Conditions are -40°C ≤ TJ ≤ 125°C unless otherwise noted. V_EN (if TPS2554) = V_IN = 5 V, V_EN (if TPS2555) = 0 V, R_FAULT = 10 kΩ, R_ILIM0 = 210 kΩ, R_ILIM1 = 20 kΩ, ILIM_SEL = 0 V unless otherwise noted. Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Switch</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R_DS(on) Static drain-source on-state resistance</td>
<td>I_OUT = 2 A, V_ILIM_SEL = Logic HI, I_OUT = 100 mA, V_ILIM_SEL = Logic LO</td>
<td>73</td>
<td>120</td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td></td>
<td>-40°C ≤ TA = TJ ≤ 85°C, I_OUT = 2 A, V_ILIM_SEL = Logic HI</td>
<td>73</td>
<td>105</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TJ = 25°C, I_OUT = 2 A, V_ILIM_SEL = Logic HI</td>
<td>73</td>
<td>84</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_r Rise time, output</td>
<td>Cr = 1 µF, RL = 100 Ω</td>
<td>1</td>
<td>1.5</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>t_f Fall time, output</td>
<td>Cr = 1 µF, RL = 100 Ω</td>
<td>0.2</td>
<td>0.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R_DIS OUT discharge resistance</td>
<td></td>
<td>400</td>
<td>500</td>
<td>630</td>
<td>Ω</td>
</tr>
<tr>
<td>I_REV Reverse leakage current</td>
<td>V_OUT = 5.5 V, V_IN = V_EN = 0 V or V_OUT = V_EN = 5.5 V, V_IN = 0 V, TJ = 25°C</td>
<td>0</td>
<td>1</td>
<td></td>
<td>μA</td>
</tr>
</tbody>
</table>

**Enable Input EN (TPS2554), Enable Input EN (TPS2555)**

| V_EN, V_EN | EN, EN pin threshold, falling | 0.9  | 1.1  | 1.65 | V    |
| V_EN_HYS   | EN, EN Hysteresis | 200  |      |      | mV   |
| I_EN, I_EN | Input current | V_EN, V_EN = 0 V or 5.5 V | -0.5 | 0.5  | μA   |
| I_ON Turn-on time | C_L = 1 µF, R_L = 100 Ω | 3.4  | 5    |      | ms   |
| I_OFF Turn-off time | C_L = 1 µF, R_L = 100 Ω | 1.7  | 3    |      |      |

**Current Limit**

| V_ILIM_SEL ILIM_SEL threshold, falling | 0.9  | 1.1  | 1.65 | V    |
| V_ILIM_HYS ILIM_SEL Hysteresis | 200  |      |      | mV   |
| I_SHORT Maximum DC output current from IN to OUT | V_ILIM_SEL = 0 V or 5.5 V | -0.5 | 0.5  | μA   |
| V_ILIM_SEL = Logic LO | R_ILIM0 = 210 kΩ | 185  | 230  | 265  | mA   |
| R_ILIM0 = 100 kΩ | 420  | 480  | 530  |      |
| V_ILIM_SEL = Logic HI | R_ILIM1 = 20 kΩ | 2150 | 2430 | 2650 |      |
| R_ILIM1 = 16.9 kΩ | 2550 | 2840 | 3100 |      |
| I_RTOS Response time to short circuit | V_IN = 5.0 V | 1.5  |      |      | µs   |

**Supply Current**

| I_CCL Supply current, switch disabled | V_EN = 0 V, V_EN = V_IN; OUT grounded; -40°C ≤ TJ ≤ 85°C | 0.1  | 3.8  |      | μA   |
| I_CCH Supply current, operating | V_EN = 0 V, V_EN = V_IN | 90   | 115  |      |      |
| V_ILIM_SEL = Logic HI | 110  | 135  |      |      |

**Undervoltage Lockout**

| V_UVLO Low-level input voltage, IN | V_IN rising | 3.9  | 4.1  | 4.3  | V    |
| Hysteresis, IN | 100  |      |      |      | mV   |

**FAULT**

| I_FAULT Output low voltage, FAULT | I_FAULT = 1 mA | 100  |      |      | mV   |
| Off-state leakage | V_FAULT = 5.5 V | 1    |      |      | μA   |
| FAULT deglitch | FAULT assertion or negation due to overcurrent condition | 5    | 8.5  | 12   | ms   |

**Thermal Shutdown**

| Thermal shutdown threshold | 155 |      |      | °C   |
| Thermal shutdown threshold in current-limit | 135 |      |      |      |
| Hysteresis | 10 |      |      |      |
Parameter Measurement Information

Figure 1. Test Circuit and Voltage Waveforms

Figure 2. Response Time to Short-Circuit Waveform

Figure 3. Output Voltage vs Output Current Behavior
## DEVICE INFORMATION

### Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN</td>
<td>5</td>
<td>Enable input, logic high turns on power switch (TPS2554).</td>
</tr>
<tr>
<td>EN</td>
<td>-</td>
<td>Enable input, logic low turns on power switch (TPS2555).</td>
</tr>
<tr>
<td>GND</td>
<td>1</td>
<td>Ground connection; connect externally to PowerPAD™.</td>
</tr>
<tr>
<td>IN</td>
<td>2, 3</td>
<td>Input voltage; connect a 100-nF, or greater, ceramic capacitor from IN to GND as close to the device as possible.</td>
</tr>
<tr>
<td>FAULT</td>
<td>10</td>
<td>Active-low, open-drain output, asserted during overcurrent or over-temperature conditions.</td>
</tr>
<tr>
<td>OUT</td>
<td>8, 9</td>
<td>Power-switch output</td>
</tr>
<tr>
<td>ILIM0</td>
<td>7</td>
<td>External resistor used to set current-limit threshold when ILIM_SEL = LO</td>
</tr>
<tr>
<td>ILIM1</td>
<td>6</td>
<td>External resistor used to set current-limit threshold when ILIM_SEL = HI</td>
</tr>
<tr>
<td>ILIM_SEL</td>
<td>4</td>
<td>Logic-level input that selects between ILIM0 and ILIM1 current-limit threshold setting</td>
</tr>
<tr>
<td>PowerPAD™</td>
<td>–</td>
<td>Internally connected to GND; used to heat-sink the device to the circuit board traces. Connect PowerPAD™ to GND pin externally.</td>
</tr>
</tbody>
</table>

### TPS2554/TPS2555 Functional Block Diagram

![TPS2554/TPS2555 Functional Block Diagram](image-url)
TYPICAL CHARACTERISTICS

In UVLO Rising vs Temperature

Supply Current - Disabled vs Temperature

Supply Current vs Temperature

Current Limit vs Current Limit Resistance

Figure 4.

Figure 5.

Figure 6.

Figure 7.
TYPICAL CHARACTERISTICS (continued)

Current Limit vs Temperature

Power Switch On-Resistance vs Temperature

Turn-On Time, Turn-Off Time vs Temperature

Fault Output Voltage vs Sink Current

Figure 8.

Figure 9.

Figure 10.

Figure 11.
EN Threshold Falling vs Temperature

Response to a Short Circuit (following assertion of enable)

C_{EN} = 100 nF; C_{OUT} = 150 µF; R_{ILIM} = 20 kΩ

Figure 12.

Response to a Short Circuit (apply input voltage with output shorted)

R_{ILIM} = 20 kΩ

Figure 14.
TYPICAL CHARACTERISTICS (continued)

Response to a Short Circuit
(from a no-load condition)

Figure 16.

V_{IN} = 5 V; Source capacitance = 470 \mu F Al + 3x68 \mu F Ta;
C_{IN} = 100 nF; C_{OUT} = 150 \mu F; R_{ILIM} = 20 k\Omega

Response to a Short Circuit
(from a no-load condition)

Figure 17.

V_{IN} = 5 V; Source capacitance = 470 \mu F Al + 3x68 \mu F Ta;
C_{IN} = 100 nF; C_{OUT} = 150 \mu F; R_{ILIM} = 20 k\Omega
DETAILED DESCRIPTION

Overview
The TPS2554/55 is a current-limited, power-distribution switch using an internal N-channel MOSFET as a switch for applications where short circuits or heavy-capacitive loads will be encountered. This device allows the user to program two independent current-limit thresholds between 500 mA and 2.5 A (typ) via two external resistors. The ILIM_SEL pin allows the user to select one current limit or the other. This device incorporates an internal charge pump and the gate-drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The driver controls the gate voltage of the power switch. The TPS2554/55 family limits the output current to the programmed current-limit threshold \( I_{\text{LIM}_0} \) or \( I_{\text{LIM}_1} \) during an overcurrent or short-circuit event by reducing the charge-pump voltage driving the N-channel MOSFET and operating it in the linear range of operation. This necessarily results in a reduction in the output voltage at OUT. Exposure to an overload condition leads directly to heat dissipation in the internal MOSFET. The MOSFET is protected thermally such that it will shut off when it gets too hot. The TPS2554/55 will automatically restart following cooling of the device.

Overcurrent Conditions
The TPS2554/55 responds to overcurrent conditions by limiting the output current to the short-circuit current set by \( R_{\text{ILIM}_0} \) or \( R_{\text{ILIM}_1} \), whichever is selected at the ILIM_SEL pin. When an overcurrent condition is detected the device maintains a constant output current, and the output voltage reduces accordingly. Two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS2554/55 ramps the output current to the selected output current, \( I_{\text{LIM}_0} \) or \( I_{\text{LIM}_1} \). The TPS2554/55 will limit the current to the selected limit until the overload condition is removed or heating of the internal MOSFET forces a shutdown. (Following thermal shutdown the TPS2554/55 cools and another start-up attempt occurs automatically.)

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. In response to the load transient the output current will typically overshoot the selected current limit during \( t_{\text{IOS}} \) as the TPS2554/55 turns off the pass device. Then, the current-sense amplifier will recover and the output current will be maintained at the selected current limit. As in the previous case, the TPS2554/55 will maintain the current limit until the overload condition is removed or the device begins to thermal cycle.

The TPS2554/55 thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. The device turns off when the junction temperature exceeds 135°C (min) while in current limit. The device remains off until the junction temperature cools 20°C (typ) and then restarts. The TPS2554/55 cycles on/off until the overload is removed.

Current-Limit Thresholds
The TPS2554/5 has two independent current-limit thresholds that are each programmed externally with a resistor. The following equation programs the typical current-limit threshold:

\[
I_{\text{SHORT}} = \frac{48000}{R_{\text{ILIM}_x}}
\]

where
- \( I_{\text{SHORT}} \) = Current-limit threshold, mA
- \( R_{\text{ILIM}} \) = Resistance at ILIMx pin, kΩ

(1)

\( R_{\text{ILIM}_x} \) corresponds to \( R_{\text{ILIM}_0} \) when ILIM_SEL is logic LO and to \( R_{\text{ILIM}_1} \) when ILIM_SEL is logic HI. The ILIM_SEL pin allows the system to digitally select between two current-limit thresholds, which is useful, for example, in end equipment that may require a lower setting when powered from batteries versus wall adapters.
**FAULT Response**

The FAULT open-drain output is asserted low during an overcurrent or over-temperature condition. The TPS2554/55 asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS2554/55 is designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent conditions (9 ms typical) without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limit-induced fault conditions. The FAULT signal is not deglitched when the MOSFET is disabled due to an over-temperature condition, but it is deglitched after the device has cooled and begins to turn on. This unidirectional deglitch feature prevents FAULT oscillation during an over-temperature event.

**Undervoltage Lockout (UVLO)**

The Undervoltage Lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold (4.1 V, nominal). Built-in hysteresis prevents unwanted on/off cycling due to input-voltage droop during turn on.

**Enable (EN OR EN̅)**

The logic enable controls the power switch and device supply current. The supply current is reduced to less than 3.8 μA when a logic low is present on EN (TPS2554) or when a logic high is present on EN (TPS2555). A logic high input on EN or a logic low input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels.

**Output Discharge**

When the output is disabled through either the EN (TPS2554) or EN (TPS2555) pin or by an over-temperature shutdown the OUT pin is discharged internally through a MOSFET. Nominal MOSFET resistance (R_DIS) is 500 Ω.

**Thermal Sense**

The TPS2554/55 self protects by using two independent thermal-sensing circuits that monitor the operating temperature of the power switch and will disable operation if the temperature exceeds recommended operating conditions. The TPS2554/55 device operates in constant-current mode during an overcurrent condition thereby increasing the voltage drop across the MOSFET power switch. The power dissipation in the package increases with the voltage drop across the power switch, thereby causing the junction temperature to rise during an overcurrent condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C (min) and the part is in current limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C. The TPS2554/55 continues to cycle off and on until the fault is removed.

The TPS2554/55 also has a second ambient thermal sensor. The ambient thermal sensor turns off the power switch when the die temperature exceeds 155°C (min) regardless of whether the power switch is in current limit and will turn on the power switch back on after the device has cooled approximately 20°C. The TPS2554/55 will continue to cycle off and on until the fault is removed.
APPLICATION INFORMATION

Input and Output Capacitance

Capacitance added to the input and output of the TPS2554/55 improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a 100 nF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to prevent voltage overshoot from exceeding the absolute-maximum voltage of the device during heavy transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power supply.

Output capacitance is not required for proper operation of the TPS2554/55, but placing a high-value electrolytic capacitor on the output pin is recommended when large transient currents are expected on the output.

Programming the Current-Limit Threshold

Two overcurrent thresholds are user-programmable via two external resistors. The recommended 1% resistor range for $R_{\text{ILIMx}}$ is $16.9 \, \text{k}\Omega \leq R_{\text{ILIM}} \leq 750 \, \text{k}\Omega$ to ensure stability of the internal regulation loop. Best accuracy is obtained with $R_{\text{ILIMx}}$ values less than 210 kΩ. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for $R_{\text{ILIMx}}$. The following equations approximate the resulting overcurrent threshold for a given external resistor value, $R_{\text{ILIMx}}$. Consult the Electrical Characteristics table for specific current-limit settings. Printed-circuit-board traces routing the $R_{\text{ILIMx}}$ resistor to the TPS2554/55 should be as short as possible to reduce parasitic effects on the current-limit accuracy.

The equations and the graph below can be used to estimate the minimum and maximum variation of the current-limit threshold for a predefined resistor value. This variation is an approximation only and does not take into account, for example, the resistor tolerance. For examples of more-precise variation of $I_{\text{SHORT}}$ refer to the current-limit section of the Electrical Characteristics table.

$$I_{\text{SHORT}} = \frac{48000}{R_{\text{ILIMx}}}$$  \hfill (2)

$$I_{\text{SHORT}}_{\text{min}} = \frac{48000}{1.037R_{\text{ILIMx}}}$$  \hfill (3)

$$I_{\text{SHORT}}_{\text{max}} = \frac{48000}{0.962R_{\text{ILIMx}}}$$  \hfill (4)

- $I_{\text{SHORT}} = \text{Current-limit threshold, mA}$
- $R_{\text{ILIM}} = \text{Resistance at ILIMx pin, k}\Omega$
Figure 18.

Figure 19.

Figure 20.
Current Limit Setpoint Example

In the following example, choose the ILIM resistor to ensure that the TPS2554/55 does not trip off under worst-case conditions of ILIM and resistor tolerance (assume 1% initial-plus-temperature resistor tolerance). For this example IOS\(_{\text{MIN}}\) = 2500 mA.

\[
\begin{align*}
\text{IOS}_{\text{MIN}} &= \frac{48000}{R_{\text{ILIMx}}^{1.037}} = 2500 \text{ mA} \\
R_{\text{ILIMx}} &= \left( \frac{48000}{\text{IOS}_{\text{MIN}}} \right)^{\frac{1}{1.037}} = \left( \frac{48000}{2500 \text{ mA}} \right)^{\frac{1}{1.037}} = 17.28 \text{kΩ}
\end{align*}
\]

Including resistor tolerance, target maximum:

\[
R_{\text{ILIMx}} = \frac{17.28 \text{kΩ}}{1.01} = 17.11 \text{kΩ}
\]

Choose:

\[
R_{\text{ILIMx}} = 16.9 \text{kΩ}
\]

Layout Guidelines

**TPS2554/55 Placement:** Place the TPS2554/55 near the USB output connector and 150-µF OUT pin filter capacitor. Connect the exposed PowerPad™ to the GND pin and to the system ground plane using a via array.

**IN Pin Bypass Capacitance:** Place the 100-nF bypass capacitor near the IN and GND pins, and make the connections using a low-inductance trace.

**ILIM0 and ILIM1 Pin Connections:** Current-limit, set-point accuracy can be compromised by stray current leakage from a higher voltage source to the ILIM0 or ILIM1 pins. Ensure that there is adequate spacing between IN pin copper/trace and ILIM0 pin trace to prevent contaminant buildup during the PCB assembly process. If a low-current-limit set point is required (\(R_{\text{ILIMx}} > 200 \text{ kΩ}\)), use ILIM1 for this case as it is further away from the IN pin.
Power Dissipation and Junction Temperature

The low on resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system-level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal-design practice must include all system-level factors in addition to individual component analysis.

Begin by determining the $R_{DS(on)}$ of the MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read $R_{DS(on)}$ from the typical characteristics graph. Using this value, the power dissipation can be calculated by:

$P_D = R_{DS(on)} \times I_{OUT}^2$

Where:
- $P_D$ = Total power dissipation (W)
- $R_{DS(on)}$ = Power switch on-resistance (Ω)
- $I_{OUT}$ = Maximum current-limit threshold (A)

This step calculates the total power dissipation of the MOSFET.

Finally, calculate the junction temperature:

$T_J = P_D \times \theta_{JA} + T_A$

Where:
- $T_A$ = Ambient temperature (°C)
- $\theta_{JA}$ = Thermal resistance (°C/W)
- $P_D$ = Total power dissipation (W)

Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using a "refined" $R_{DS(on)}$ based on the calculated MOSFET temperature from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance $\theta_{JA}$, and thermal resistance is highly dependent on the individual package and board layout.
# Packaging Information

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead finish/Ball material</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS2554DRCR</td>
<td>ACTIVE</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>2554</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS2554DRCT</td>
<td>ACTIVE</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>2554</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS2555DRCR</td>
<td>ACTIVE</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>2555</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS2555DRCT</td>
<td>ACTIVE</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>2555</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE**: Product device recommended for new designs.

**LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**obsolete**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION

### TAPE DIMENSIONS
- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS
- **Reel Diameter**
- **Reel Width (W1)**

#### TAPE DIMENSIONS
- **K0**
- **P1**
- **B0**
- **W**

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE
- **Pocket Quadrants**
- **Sprocket Holes**
- **User Direction of Feed**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS2554DRCR</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>180.0</td>
<td>12.5</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS2554DRCR</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS2554DRCT</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS2554DRCT</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.5</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS2555DRCR</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS2555DRCT</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS2554DRCR</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>338.0</td>
<td>355.0</td>
<td>50.0</td>
</tr>
<tr>
<td>TPS2554DRCR</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>346.0</td>
<td>346.0</td>
<td>33.0</td>
</tr>
<tr>
<td>TPS2554RCT</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPS2554RCT</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>338.0</td>
<td>355.0</td>
<td>50.0</td>
</tr>
<tr>
<td>TPS2555DRCR</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>3000</td>
<td>346.0</td>
<td>346.0</td>
<td>33.0</td>
</tr>
<tr>
<td>TPS2555RCT</td>
<td>VSON</td>
<td>DRC</td>
<td>10</td>
<td>250</td>
<td>182.0</td>
<td>182.0</td>
<td>20.0</td>
</tr>
</tbody>
</table>
This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated