**3-A Low-Dropout Voltage Regulator**

- Available in 1.5-V, 1.8-V, 2.5-V, and 3.3-V Fixed-Output and Adjustable Versions
- Open Drain Power-Good (PG) Status Output (Fixed Options Only)
- Dropout Voltage Typically 150 mV at 3 A (TPS75733)
- Low 125 µA Typical Quiescent Current
- Fast Transient Response
- 3% Tolerance Over Specified Conditions for Fixed-Output Versions
- Available in 5-Pin TO−220 and TO−263 Surface-Mount Packages
- Thermal Shutdown Protection

**description**

The TPS757xx family of 3-A low dropout (LDO) regulators contains four fixed voltage option regulators with integrated power-good (PG) and an adjustable voltage option regulator. These devices are capable of supplying 3 A of output current with a dropout of 150 mV (TPS75733). Therefore, the device is capable of performing a 3.3-V to 2.5-V conversion. Quiescent current is 125 µA at full load and drops down to less than 1 µA when the device is disabled. The TPS757xx is designed to have fast transient response for large load current changes.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is low (typically 150 mV at an output current of 3 A for the TPS75733) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and independent of output loading (typically 125 µA over the full range of output current). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The device is enabled when EN is connected to a low-level voltage. This LDO family also features a sleep mode; applying a TTL high signal to EN (enable) shuts down the regulator, reducing the quiescent current to less than 1 µA at TJ = 25°C. The power-good terminal (PG) is an active low, open drain output, which can be used to implement a power-on reset or a low-battery indicator.

The TPS757xx is offered in 1.5-V, 1.8-V, 2.5-V, and 3.3-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.22 V to 5 V). Output voltage tolerance is specified as a maximum of 3% over line, load, and temperature ranges. The TPS757xx family is available in a 5-pin TO−220 (KC) and TO−263 (KTT) packages.

### AVAILABLE OPTIONS

<table>
<thead>
<tr>
<th>TJ</th>
<th>OUTPUT VOLTAGE (TYP)</th>
<th>TO−220 (KC)</th>
<th>TO−263 (KTT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>−40°C to 125°C</td>
<td>3.3 V</td>
<td>TPS75733KC</td>
<td>TPS75733KTT</td>
</tr>
<tr>
<td></td>
<td>2.5 V</td>
<td>TPS75725KC</td>
<td>TPS75725KTT</td>
</tr>
<tr>
<td></td>
<td>1.8 V</td>
<td>TPS75718KC</td>
<td>TPS75718KTT</td>
</tr>
<tr>
<td></td>
<td>1.5 V</td>
<td>TPS75715KC</td>
<td>TPS75715KTT</td>
</tr>
<tr>
<td></td>
<td>Adjustable 1.22 V to 5 V</td>
<td>TPS75701KC</td>
<td>TPS75701KTT</td>
</tr>
</tbody>
</table>

NOTE: The TPS75701 is programmable using an external resistor divider (see application information). The KTT package is available taped and reeled. Add an R suffix to the device type (e.g., TPS75701KTTR) to indicate tape and reel.

† See application information section for capacitor selection details.

**Figure 1. Typical Application Configuration (For Fixed Output Options)**
functional block diagram—adjustable version

functional block diagram—fixed version

Terminal Functions (TPS757xx)

<table>
<thead>
<tr>
<th>TERMINAL NAME</th>
<th>NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN</td>
<td>1</td>
<td>I</td>
<td>Enable input</td>
</tr>
<tr>
<td>FB/PG</td>
<td>5</td>
<td>I</td>
<td>Feedback input voltage for adjustable device/PG output for fixed options</td>
</tr>
<tr>
<td>GND</td>
<td>3</td>
<td>I</td>
<td>Regulator ground</td>
</tr>
<tr>
<td>IN</td>
<td>2</td>
<td>I</td>
<td>Input voltage</td>
</tr>
<tr>
<td>OUTPUT</td>
<td>4</td>
<td>O</td>
<td>Regulated output voltage</td>
</tr>
<tr>
<td>Thermal Pad</td>
<td>–</td>
<td></td>
<td>Connect to GND or Float</td>
</tr>
</tbody>
</table>
The TPS757xx family includes four fixed-output voltage regulators (1.5 V, 1.8 V, 2.5 V, and 3.3 V), and an adjustable regulator, the TPS75701 (adjustable from 1.22 V to 5 V). The bandgap voltage is typically 1.22 V.

**pin functions**

**enable (EN)**

The EN terminal is an input which enables or shuts down the device. If EN is a logic high, the device will be in shutdown mode. When EN goes to logic low, the device will be enabled.

**power-good (PG)**

The PG terminal for the fixed voltage option devices is an open drain, active low output that indicates the status of VO (output of the LDO). When VO reaches approximately 91% of the regulated voltage, PG will go to a low impedance state. It will go to a high-impedance state when VO falls below approximately 89% (i.e., over load condition) of the regulated voltage. The open drain output of the PG terminal requires a pullup resistor.

**feedback (FB)**

FB is an input terminal used for the adjustable-output option and must be connected to the output terminal either directly, in order to generate the minimum output voltage of 1.22 V, or through an external feedback resistor divider for other output voltages. The FB connection should be as short as possible. It is essential to route it in such a way to minimize/avoid noise pickup. Adding RC networks between FB terminal and VO to filter noise is not recommended because it may cause the regulator to oscillate.

**NOTE:** VIT – Trip voltage is typically 9% lower than the output voltage (91%VO). VIT- to VIT+ is the hysteresis voltage.
detailed description (continued)

input voltage (IN)

The V\text{IN} terminal is an input to the regulator.

output voltage (OUTPUT)

The V\text{OUTPUT} terminal is an output to the regulator.

absolute maximum ratings over operating junction temperature range (unless otherwise noted)†

| Input voltage range ‡, V\text{I} | −0.3 V to 6 V |
| Voltage range at \text{EN} | −0.3 V to 6 V |
| Maximum PG voltage (fixed options only) | 6 V |
| Peak output current | Internally limited |
| Continuous total power dissipation | See Dissipation Rating Tables |
| Output voltage, V\text{O} (OUTPUT, FB) | 5.5 V |
| Operating junction temperature range, TJ | −40°C to 150°C |
| Storage temperature range, T\text{stg} | −65°C to 150°C |
| ESD rating, HBM | 2 kV |
| ESD rating, CDM | 500 V |

† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

‡ All voltage values are with respect to network terminal ground.

DISSIPATION RATING TABLE

<table>
<thead>
<tr>
<th>PACKAGE</th>
<th>R\text{\theta JC} (°C/W)</th>
<th>R\text{\theta JA} (°C/W)§</th>
</tr>
</thead>
<tbody>
<tr>
<td>TO−220</td>
<td>2</td>
<td>58.7¶</td>
</tr>
<tr>
<td>TO−263</td>
<td>2</td>
<td>38.7#</td>
</tr>
</tbody>
</table>

§ For both packages, the R\text{\theta JA} values were computed using JEDEC high K board (2S2P) with 1 ounce internal copper plane and ground plane. There was no air flow across the packages.

¶ R\text{\theta JA} was computed assuming a vertical, free standing TO-220 package with pins soldered to the board. There is no heatsink attached to the package.

# R\text{\theta JA} was computed assuming a horizontally mounted TO-263 package with pins soldered to the board. There is no copper pad underneath the package.

recommended operating conditions

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage, V\text{I}</td>
<td></td>
<td>2.8</td>
</tr>
<tr>
<td>Output voltage range, V\text{O}</td>
<td>1.22</td>
<td>5</td>
</tr>
<tr>
<td>Output current, I\text{O}</td>
<td>0</td>
<td>3</td>
</tr>
<tr>
<td>Operating virtual junction temperature, TJ</td>
<td>−40</td>
<td>125</td>
</tr>
</tbody>
</table>

|| To calculate the minimum input voltage for your maximum output current, use the following equation: \( V\text{I(min)} = V\text{O(max)} + V\text{DO(max load)} \).
electrical characteristics over recommended operating junction temperature range \((T_J = -40^\circ C \text{ to } 125^\circ C)\), \(V_I = V_O(\text{typ}) + 1\ V\), \(I_O = 1\ mA\), \(EN = 0\ V\), \(C_O = 100\ \mu F\) (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Adjustable voltage</td>
<td>(1.22 \leq V_O \leq 5.5\ V, \ T_J = 25^\circ C)</td>
<td>(V_O)</td>
<td>(0.97 V_O)</td>
<td>(1.03 V_O)</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(1.22 \leq V_O \leq 5.5\ V)</td>
<td>(0.98 V_O)</td>
<td>(1.02 V_O)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.5 V Output</td>
<td>(T_J = 25^\circ C, 2.8 \leq V_I \leq 5.5\ V)</td>
<td>1.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(2.8 \leq V_I \leq 5.5\ V)</td>
<td>1.455</td>
<td>1.545</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.8 V Output</td>
<td>(T_J = 25^\circ C, 2.8 \leq V_I \leq 5.5\ V)</td>
<td>1.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(2.8 \leq V_I \leq 5.5\ V)</td>
<td>1.746</td>
<td>1.854</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2.5 V Output</td>
<td>(T_J = 25^\circ C, 3.5 \leq V_I \leq 5.5\ V)</td>
<td>2.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(3.5 \leq V_I \leq 5.5\ V)</td>
<td>2.425</td>
<td>2.575</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3.3 V Output</td>
<td>(T_J = 25^\circ C, 4.3 \leq V_I \leq 5.5\ V)</td>
<td>3.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(4.3 \leq V_I \leq 5.5\ V)</td>
<td>3.201</td>
<td>3.399</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Quiescent current (GND current) (see Notes 2 and 3) | \(T_J = 25^\circ C\) | 125 | | | \(\mu A\)
| Output voltage line regulation \((\Delta V_O/V_O)\) (see Note 3) | \(V_O + 1 \leq V_I \leq 5.5\ V, T_J = 25^\circ C\) | 0.04 | | | \(\%\ V\)
| | \(V_O + 1 \leq V_I \leq 5.5\ V\) | 0.1 | | | \(\%\ V\)
| Load regulation (see Note 2) | | 0.35 | | | \(\%\ V\)
| Output noise voltage | TPS75715 | | 35 | | \(\mu V\text{rms}\)
| Output current limit | \(V_O = 0\ V\) | 5.5 | 10 | 14 | A
| Thermal shutdown junction temperature | | | 150 | | \(^\circ C\)
| Standby current | \(EN = V_I, T_J = 25^\circ C\) | 0.1 | | | \(\mu A\)
| | \(EN = V_I\) | 10 | | | \(\mu A\)
| FB input current | TPS75701 | \(FB = 1.5\ V\) | \(-1\) | 1 | \(\mu A\)
| Power supply ripple rejection | TPS75715 | \(f = 100\ Hz, V_I = 2.8\ V, I_O = 3\ A\) | 62 | | \(dB\)
| Minimum input voltage for valid \(PG\) | \(I_O(\text{PG}) = 300\ \mu A, V(\text{PG}) \leq 0.8\ V\) | | | 0 | V
| \(PG\) trip threshold voltage | Fixed options only | \(V_O\) decreasing | 89 | 93 | \(\%V_O\)
| \(PG\) hysteresis voltage | Fixed options only | Measured at \(V_O\) | 0.5 | | \(\%V_O\)
| \(PG\) output low voltage | Fixed options only | \(V_I = 2.8\ V, I_O(\text{PG}) = 1\ mA\) | 0.15 | 0.4 | V
| \(PG\) leakage current | Fixed options only | \(V(\text{PG}) = 5\ V\) | | 1 | \(\mu A\)

NOTES: 1. The adjustable option operates with a 2% tolerance over \(T_J = 0\) to 125 °C.
2. \(I_O = 1\ mA\) to 3 A
3. If \(V_O \leq 2.5\ V\) then \(V_{\text{min}} = 2.8\ V, V_{\text{max}} = 5.5\ V:\)
   \[
   \text{Line regulation (mV)} = \left(\frac{\%\ V}{V_O}\right) \times \left(\frac{V_O(V_{\text{max}} - 2.8\ V)}{100}\right) \times 1000
   \]
   If \(V_O > 2.5\ V\) then \(V_{\text{min}} = V_O + 1\ V, V_{\text{max}} = 5.5\ V:\)
   \[
   \text{Line regulation (mV)} = \left(\frac{\%\ V}{V_O}\right) \times \left(\frac{V_O(V_{\text{max}} - (V_O + 1\ V))}{100}\right) \times 1000
   \]
electrical characteristics over recommended operating junction temperature range ($T_J = -40°C$ to $125°C$), $V_I = V_O (typ) + 1$ V, $I_O = 1$ mA, $EN = 0$ V, $C_O = 100 \mu F$ (unless otherwise noted) (continued)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input current ($EN$)</td>
<td>$EN = V_I$</td>
<td>-1</td>
<td>1</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$EN = 0$ V</td>
<td>-1</td>
<td>0</td>
<td>1 μA</td>
<td></td>
</tr>
<tr>
<td>High level $EN$ input voltage</td>
<td></td>
<td>2</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Low level $EN$ input voltage</td>
<td></td>
<td>0.7</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_O$</td>
<td>Dropout voltage, (3.3 V output) (see Note 4)</td>
<td>150</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$IO = 3$ A, $V_I = 3.2$ V, $T_J = 25°C$</td>
<td>300</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Discharge transistor current</td>
<td>10</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_O = 1.5$ V, $T_J = 25°C$</td>
<td>25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_I$</td>
<td>UVLO</td>
<td>2.2</td>
<td>2.75 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_J = 25°C$, $V_I$ rising</td>
<td>100</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>UVLO hysteresis</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_J = 25°C$, $V_I$ falling</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**NOTE 4:** $IN$ voltage equals $V_O (typ) - 100$ mV; TPS75715, TPS75718, and TPS75725 dropout voltage limited by input voltage range limitations (i.e., TPS75733 input voltage is set to 3.2 V for the purpose of this test).

**TYPICAL CHARACTERISTICS**

<table>
<thead>
<tr>
<th>Table of Graphs</th>
<th>FIGURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_O$</td>
<td>Output voltage</td>
</tr>
<tr>
<td></td>
<td>vs Junction temperature</td>
</tr>
<tr>
<td>$V_I$</td>
<td>Ground current</td>
</tr>
<tr>
<td>$V_O$</td>
<td>Power supply ripple rejection</td>
</tr>
<tr>
<td></td>
<td>Output spectral noise density</td>
</tr>
<tr>
<td>$Z_O$</td>
<td>Output impedance</td>
</tr>
<tr>
<td>$V_{DO}$</td>
<td>Dropout voltage</td>
</tr>
<tr>
<td></td>
<td>vs Junction temperature</td>
</tr>
<tr>
<td>$V_I$</td>
<td>Minimum required input voltage</td>
</tr>
<tr>
<td>$V_O$</td>
<td>Line transient response</td>
</tr>
<tr>
<td></td>
<td>Load transient response</td>
</tr>
<tr>
<td>$V_O$</td>
<td>Output voltage and enable voltage</td>
</tr>
<tr>
<td></td>
<td>Equivalent series resistance</td>
</tr>
</tbody>
</table>
TPS7515, TPS7518, TPS7525, TPS7533 WITH POWER GOOD AND TPS75701 FAST-TRANSIENT RESPONSE 3-A LOW-DROPOUT VOLTAGE REGULATORS
SLVS308E – NOVEMBER 2000 – REVISED FEBRUARY 2009

TYPICAL CHARACTERISTICS

**TPS75733**

**OUTPUT VOLTAGE**

**vs**

**OUTPUT CURRENT**

- **$V_i = 4.3$ V**
- **$T_J = 25°C$**

**Figure 2**

**TPS75715**

**OUTPUT VOLTAGE**

**vs**

**OUTPUT CURRENT**

- **$V_i = 2.8$ V**
- **$T_J = 25°C$**

**Figure 3**

**TPS75733**

**OUTPUT VOLTAGE**

**vs**

**JUNCTION TEMPERATURE**

- **$V_i = 4.3$ V**

**Figure 4**

**TPS75715**

**OUTPUT VOLTAGE**

**vs**

**JUNCTION TEMPERATURE**

- **$V_i = 2.8$ V**

**Figure 5**
TYPICAL CHARACTERISTICS

TPS757xx
GROUND CURRENT
vs
JUNCTION TEMPERATURE

Figure 6

TPS75733
POWER SUPPLY RIPPLE REJECTION
vs
FREQUENCY

Figure 7

TPS75733
OUTPUT SPECTRAL NOISE DENSITY
vs
FREQUENCY

Figure 8

TPS75733
OUTPUT IMPEDANCE
vs
FREQUENCY

Figure 9
TPS75701, TPS75718, TPS75725, TPS75733 WITH POWER GOOD AND TPS75701 FAST-TRANSIENT RESPONSE 3-A LOW-DROPOUT VOLTAGE REGULATORS
SLVS308E – NOVEMBER 2000 – REVISED FEBRUARY 2009

TYPICAL CHARACTERISTICS

TPS75701
DROPOUT VOLTAGE
vs
INPUT VOLTAGE

Figure 10

TPS75733
DROPOUT VOLTAGE
vs
JUNCTION TEMPERATURE

Figure 11

MINIMUM REQUIRED INPUT VOLTAGE
vs
OUTPUT VOLTAGE

Figure 12

TPS75715
LINE TRANSIENT RESPONSE

Figure 13
**TPS75715, TPS75718, TPS75725, TPS75733 WITH POWER GOOD AND TPS75701 FAST-TRANSIENT RESPONSE 3-A LOW-DROPOUT VOLTAGE REGULATORS**

**SLVS306E – NOVEMBER 2000 – REVISED FEBRUARY 2009**

### TYPICAL CHARACTERISTICS

**TPS75715 LOAD TRANSIENT RESPONSE**

![Graph showing load transient response for TPS75715.](image)

- $V_O = 1.5 \text{ V}$
- $C_O = 100 \mu\text{F}$
- $di/dt = 0.75 \text{ A/μs}$

**Figure 14**

**TPS75733 LINE TRANSIENT RESPONSE**

![Graph showing line transient response for TPS75733.](image)

- $V_O = 3.3 \text{ V}$
- $I_O = 3 \text{ A}$
- $C_O = 100 \mu\text{F}$

**Figure 15**

**TPS75733 OUTPUT VOLTAGE AND ENABLE VOLTAGE VS TIME (START-UP)**

![Graph showing output voltage and enable voltage for TPS75733.](image)

- $V_I = 4.3 \text{ V}$
- $I_O = 10 \text{ mA}$
- $T_J = 25^\circ \text{C}$

**Figure 16**
TYPICAL CHARACTERISTICS

Figure 18. Test Circuit for Typical Regions of Stability (Figures 19 and 20) (Fixed Output Options)

<table>
<thead>
<tr>
<th>Equivalent Series Resistance (Ω)</th>
<th>Output Current (A)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>0</td>
</tr>
<tr>
<td>0.1</td>
<td>1</td>
</tr>
<tr>
<td>0.015</td>
<td>2</td>
</tr>
<tr>
<td>0.015</td>
<td>3</td>
</tr>
</tbody>
</table>

Figure 19

$C_O = 680 \, \mu F$
$T_J = 25 \, ^\circ C$

$C_O = 47 \, \mu F$
$T_J = 25 \, ^\circ C$

Figure 20

† Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to $C_O$. 

† Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to $C_O$. 

[Diagram of test circuit]

[Graph of typical region of stability:]

- Region of Stability
- Region of Instability
THERMAL INFORMATION

The amount of heat that an LDO linear regulator generates is directly proportional to the amount of power it dissipates during operation. All integrated circuits have a maximum allowable junction temperature (T_J max) above which normal operation is not assured. A system designer must design the operating environment so that the operating junction temperature (T_J) does not exceed the maximum junction temperature (T_J max). The two main environmental variables that a designer can use to improve thermal performance are air flow and external heatsinks. The purpose of this information is to aid the designer in determining the proper operating environment for a linear regulator that is operating at a specific power level.

In general, the maximum expected power (P_D(max)) consumed by a linear regulator is computed as:

$$P_{D\text{max}} = (V_{I(avg)} - V_{O(avg)}) \times I_{O(avg)} + V_{I(avg)} \times I(Q)$$

(1)

Where:

- $V_{I(avg)}$ is the average input voltage.
- $V_{O(avg)}$ is the average output voltage.
- $I_{O(avg)}$ is the average output current.
- $I(Q)$ is the quiescent current.

For most TI LDO regulators, the quiescent current is insignificant compared to the average output current; therefore, the term $V_{I(avg)} \times I(Q)$ can be neglected. The operating junction temperature is computed by adding the ambient temperature (T_A) and the increase in temperature due to the regulator’s power dissipation. The temperature rise is computed by multiplying the maximum expected power dissipation by the sum of the thermal resistances between the junction and the case (R_{θJC}), the case to heatsink (R_{θCS}), and the heatsink to ambient (R_{θSA}). Thermal resistances are measures of how effectively an object dissipates heat. Typically, the larger the device, the more surface area available for power dissipation and the lower the object's thermal resistance.

Figure 21 illustrates these thermal resistances for (a) a TO–220 package attached to a heatsink, and (b) a TO–263 package mounted on a JEDEC High-K board.

![Figure 21. Thermal Resistances](image-url)
THERMAL INFORMATION

Equation 2 summarizes the computation:

\[ T_J = T_A + P_{D\max} \times (R_{\theta JC} + R_{\theta CS} + R_{\theta SA}) \]  \hspace{1cm} (2)

The \( R_{\theta JC} \) is specific to each regulator as determined by its package, lead frame, and die size provided in the regulator’s datasheet. The \( R_{\theta SA} \) is a function of the type and size of heatsink. For example, black body radiator type heatsinks, like the one attached to the TO–220 package in Figure 21(a), can have \( R_{\theta CS} \) values ranging from 5°C/W for very large heatsinks to 50°C/W for very small heatsinks. The \( R_{\theta CS} \) is a function of how the package is attached to the heatsink. For example, if a thermal compound is used to attach a heatsink to a TO–220 package, \( R_{\theta CS} \) of 1°C/W is reasonable.

Even if no external black body radiator type heatsink is attached to the package, the board on which the regulator is mounted will provide some heatsinking through the pin solder connections. Some packages, like the TO–263 and TI’s TSSOP PowerPAD™ packages, use a copper plane underneath the package or the circuit board’s ground plane for additional heatsinking to improve their thermal performance. Computer aided thermal modeling can be used to compute very accurate approximations of an integrated circuit’s thermal performance in different operating environments (e.g., different types of circuit boards, different types and sizes of heatsinks, and different air flows, etc.). Using these models, the three thermal resistances can be combined into one thermal resistance between junction and ambient (\( R_{\theta JA} \)). This \( R_{\theta JA} \) is valid only for the specific operating environment used in the computer model.

Equation 2 simplifies into equation 3:

\[ T_J = T_A + P_{D\max} \times R_{\theta JA} \]  \hspace{1cm} (3)

Rearranging equation 3 gives equation 4:

\[ R_{\theta JA} = \frac{T_J - T_A}{P_{D\max}} \]  \hspace{1cm} (4)

Using equation 3 and the computer model generated curves shown in Figures 22 and 25, a designer can quickly compute the required heatsink thermal resistance/board area for a given ambient temperature, power dissipation, and operating environment.

PowerPAD is a trademark of Texas Instruments.
THERMAL INFORMATION

TO–220 power dissipation

The TO–220 package provides an effective means of managing power dissipation in through-hole applications. The TO–220 package dimensions are provided in the Mechanical Data section at the end of the data sheet. A heatsink can be used with the TO–220 package to effectively lower the junction-to-ambient thermal resistance.

To illustrate, the TPS75725 in a TO–220 package was chosen. For this example, the average input voltage is 3.3 V, the output voltage is 2.5 V, the average output current is 3 A, the ambient temperature 55°C, the air flow is 150 LFM, and the operating environment is the same as documented below. Neglecting the quiescent current, the maximum average power is:

\[ P_{D}^{\text{max}} = (3.3 - 2.5) \text{V} \times 3 \text{A} = 2.4 \text{W} \]  \hspace{1cm} (5)

Substituting \( T_{J}^{\text{max}} \) for \( T_{J} \) into equation 4 gives equation 6:

\[ R_{\theta JA}^{\text{max}} = \frac{(125 - 55) \text{°C}}{2.4 \text{W}} = \frac{29\text{°C}}{\text{W}} \]  \hspace{1cm} (6)

From Figure 22, \( R_{\theta JA} \) vs Heatsink Thermal Resistance, a heatsink with \( R_{\theta SA} = 22\text{°C/W} \) is required to dissipate 2.4 W. The model operating environment used in the computer model to construct Figure 22 consisted of a standard JEDEC High-K board (2S2P) with a 1 oz. internal copper plane and ground plane. Since the package pins were soldered to the board, 450 mm² of the board was modeled as a heatsink. Figure 23 shows the side view of the operating environment used in the computer model.
From the data in Figure 22 and rearranging equation 4, the maximum power dissipation for a different heatsink $R_{\text{θSA}}$ and a specific ambient temperature can be computed (see Figure 24).
TO–263 power dissipation

The TO–263 package provides an effective means of managing power dissipation in surface mount applications. The TO–263 package dimensions are provided in the Mechanical Data section at the end of the data sheet. The addition of a copper plane directly underneath the TO–263 package enhances the thermal performance of the package.

To illustrate, the TPS75725 in a TO–263 package was chosen. For this example, the average input voltage is 3.3 V, the output voltage is 2.5 V, the average output current is 3 A, the ambient temperature 55°C, the air flow is 150 LFM, and the operating environment is the same as documented below. Neglecting the quiescent current, the maximum average power is:

\[
P_{D\text{max}} = (3.3 - 2.5) \text{V} \times 3 \text{A} = 2.4 \text{W} \quad (7)
\]

Substituting \(T_{J\text{max}}\) for \(T_{J}\) into equation 4 gives equation 8:

\[
R_{\theta JA\text{max}} = \frac{(125 - 55)\text{°C}}{2.4 \text{W}} = 29 \text{°C/W} \quad (8)
\]

From Figure 25, \(R_{\theta JA}\) vs Copper Heatsink Area, the ground plane needs to be 2 cm² for the part to dissipate 2.4 W. The model operating environment used in the computer model to construct Figure 25 consisted of a standard JEDEC High-K board (2S2P) with a 1 oz. internal copper plane and ground plane. The package is soldered to a 2 oz. copper pad. The pad is tied through thermal vias to the 1 oz. ground plane. Figure 26 shows the side view of the operating environment used in the computer model.

![THERMAL RESISTANCE VS COPPER HEATSINK AREA](image-url)
THERMAL INFORMATION

TO–263 power dissipation (continued)

From the data in Figure 25 and rearranging equation 4, the maximum power dissipation for a different ground plane area and a specific ambient temperature can be computed (see Figure 27).

MAXIMUM POWER DISSIPATION

\[ P_D = f \left( A_{HS} \right) \]

vs

COPPER HEATSINK AREA

Figure 27
**APPLICATION INFORMATION**

**programming the TPS75701 adjustable LDO regulator**

The output voltage of the TPS75701 adjustable regulator is programmed using an external resistor divider as shown in Figure 28. The output voltage is calculated using:

\[ V_O = V_{\text{ref}} \times \left(1 + \frac{R_1}{R_2}\right) \]  

Where:

\[ V_{\text{ref}} = 1.224 \text{ V typ (the internal reference voltage)} \]

Resistors R1 and R2 should be chosen for approximately 40-µA divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose \( R_2 = 30.1 \text{ k}\Omega \) to set the divider current at 40 µA and then calculate R1 using:

\[ R_1 = \left(\frac{V_O}{V_{\text{ref}}} - 1\right) \times R_2 \]

**output voltage programming guide**

<table>
<thead>
<tr>
<th>OUTPUT VOLTAGE</th>
<th>R1</th>
<th>R2</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5 V</td>
<td>31.4</td>
<td>30.1</td>
<td>kΩ</td>
</tr>
<tr>
<td>3.3 V</td>
<td>51</td>
<td>30.1</td>
<td>kΩ</td>
</tr>
<tr>
<td>3.6 V</td>
<td>58.3</td>
<td>30.1</td>
<td>kΩ</td>
</tr>
</tbody>
</table>

**regulator protection**

The TPS757xx PMOS-pass transistor has a built-in back diode that conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS757xx also features internal current limiting and thermal protection. During normal operation, the TPS757xx limits output current to approximately 10 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 150°C(typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C(typ), regulator operation resumes.
APPLICATION INFORMATION

input capacitor

For a typical application, a ceramic input bypass capacitor (0.22 µF – 1 µF) is recommended to ensure device stability. This capacitor should be as close as possible to the input pin. Due to the impedance of the input supply, large transient currents will cause the input voltage to droop. If this droop causes the input voltage to drop below the UVLO threshold, the device will turn off. Therefore, it is recommended that a larger capacitor be placed in parallel with the ceramic bypass capacitor at the regulator’s input. The size of this capacitor depends on the output current, response time of the main power supply, and the main power supply’s distance to the regulator. At a minimum, the capacitor should be sized to ensure that the input voltage does not drop below the minimum UVLO threshold voltage during normal operating conditions.

output capacitor

As with most LDO regulators, the TPS757xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 47 µF with an ESR (equivalent series resistance) of at least 200 mΩ. As shown in Figure 29, most capacitor and ESR combinations with a product of \(47 \times 0.2 = 9.4\times 10^{-6}\) or larger will be stable, provided the capacitor value is at least 47 µF. Solid tantalum electrolytic and aluminum electrolytic capacitors are all suitable, provided they meet the requirements described in this section. Larger capacitors provide a wider range of stability and better load transient response.

This information along with the ESR graphs, Figures 19, 20, and 29, is included to assist in selection of suitable capacitance for the user’s application. When necessary to achieve low height requirements along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet these guidelines.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS75701KC</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KC</td>
<td>5</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>N / A for Pkg Type</td>
<td>-40 to 125</td>
<td>75701</td>
</tr>
<tr>
<td>TPS75701KCG3</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KC</td>
<td>5</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>N / A for Pkg Type</td>
<td>-40 to 125</td>
<td>75701</td>
<td></td>
</tr>
<tr>
<td>TPS75701KTR</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75701</td>
</tr>
<tr>
<td>TPS75701KTRG3</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75701</td>
<td></td>
</tr>
<tr>
<td>TPS75715KC</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KC</td>
<td>5</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>N / A for Pkg Type</td>
<td>-40 to 125</td>
<td>75715</td>
</tr>
<tr>
<td>TPS75715KTR</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75715</td>
</tr>
<tr>
<td>TPS75718KC</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KC</td>
<td>5</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>N / A for Pkg Type</td>
<td>-40 to 125</td>
<td>75718</td>
</tr>
<tr>
<td>TPS75718KTR</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75718</td>
</tr>
<tr>
<td>TPS75725KC</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KC</td>
<td>5</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>N / A for Pkg Type</td>
<td>-40 to 125</td>
<td>75725</td>
</tr>
<tr>
<td>TPS75725KTR</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75725</td>
</tr>
<tr>
<td>TPS75725KTRG3</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75725</td>
<td></td>
</tr>
<tr>
<td>TPS75733KC</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KC</td>
<td>5</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>N / A for Pkg Type</td>
<td>-40 to 125</td>
<td>75733</td>
</tr>
<tr>
<td>TPS75733KTR</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Call TI</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75733</td>
</tr>
<tr>
<td>TPS75733KTRG3</td>
<td>ACTIVE</td>
<td>DPAK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>75733</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
# TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS75701KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>330.0</td>
<td>24.4</td>
<td>10.6</td>
<td>15.6</td>
<td>4.9</td>
<td>16.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS75715KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>330.0</td>
<td>24.4</td>
<td>10.6</td>
<td>15.6</td>
<td>4.9</td>
<td>16.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS75718KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>330.0</td>
<td>24.4</td>
<td>10.6</td>
<td>15.6</td>
<td>4.9</td>
<td>16.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS75725KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>330.0</td>
<td>24.4</td>
<td>10.6</td>
<td>15.6</td>
<td>4.9</td>
<td>16.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS75733KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>330.0</td>
<td>24.4</td>
<td>10.6</td>
<td>15.6</td>
<td>4.9</td>
<td>16.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

---

**TAPE DIMENSIONS**

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

---

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

- **Q1**: Quadrant 1
- **Q2**: Quadrant 2
- **Q3**: Quadrant 3
- **Q4**: Quadrant 4
TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS75701KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
<tr>
<td>TPS75715KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
<tr>
<td>TPS75718KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
<tr>
<td>TPS75725KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
<tr>
<td>TPS75733KTTR</td>
<td>DDPACK/TO-263</td>
<td>KTT</td>
<td>5</td>
<td>500</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
</tbody>
</table>
NOTES:

1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Shape may vary per different assembly sites.
EXAMPLE BOARD LAYOUT

KC0005A

TO-220 - 16.51 mm max height

LAND PATTERN
NON-SOLDER MASK DEFINED
SCALE: 12X
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0.13) per side.
D. Falls within JEDEC TO-263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length.
NOTES:

A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC–SM–782 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC–7525.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated