TPS7A53 3-A, High-Accuracy (0.5%), Low-Noise (4.4 µV_{RMS}), LDO Voltage Regulator

1 Features

- 0.5% (max) accuracy over line, load, and temperature with BIAS
- Output voltage noise: 4.4 µV_{RMS}
- Low dropout: 110 mV (max) at 3 A with BIAS
- Power-supply rejection ratio:
  - Without BIAS: 1.4 V to 6.5 V
  - With BIAS: 1.1 V to 6.5 V
- Adjustable output voltage range: 0.8 V to 5.2 V
- Adjustable soft-start inrush control
- Open-drain, power-good (PG) output
- 2.2-mm × 2.5-mm, 12-pin VQFN package

2 Applications

- Macro remote radio units (RRU)
- Outdoor backhaul units
- Active antenna system mMIMO (AAS)
- Ultrasound scanners
- Lab and field instrumentation
- Sensor, imaging, and radar

3 Description

The TPS7A53 is a low-noise (4.4 µV_{RMS}), ultra-low dropout linear-regulator (LDO) capable of sourcing 3 A with only 110 mV of maximum dropout. The device output voltage is adjustable from 0.8 V to 5.2 V using an external resistor divider.

The combination of low noise (4.4 µV_{RMS}), high PSRR, and high output current capability makes the TPS7A53 an excellent choice to power noise-sensitive components such as those found in high-speed communications, video, medical, or test-and-measurement applications. The high performance of this device limits power-supply-generated phase noise and clock jitter, making this device ideal for powering high-performance serializer and deserializer (SerDes), analog-to-digital converters (ADCs), and digital-to-analog converters (DACs). Specifically, RF amplifiers benefit from the high performance and 5.2-V output capability of the device.

For digital loads [such as application-specific integrated circuits (ASICs), field-programmable gate arrays (FPGAs), and digital signal processors (DSPs)] requiring low-input voltage, low-output (LILO) voltage operation, the exceptional accuracy (0.5% over load and temperature), remote sensing, excellent transient performance, and soft-start capabilities of the TPS7A53 provides optimal system performance.

As an adjustable voltage regulator, there is versatility in the design of the TPS7A53 that makes the device a component of choice for analog loads such as VCO, ADC, DAC, and imaging sensors and for digital loads such as SerDes, FPGAs, and DSPs.

Device Information(1)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS7A53</td>
<td>VQFN (12)</td>
<td>2.20 mm × 2.50 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the package option addendum at the end of the datasheet.

Powering RF Components

Powering Digital Loads
4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision A (March 2020) to Revision B

- Changed high current value from 4 A to 3 A and changed output voltage range from 0.8 V to 5.1 V to 0.8 V to 5.2 V in Overview section ................................................................. 15

Changes from Original (November 2019) to Revision A

- Changed document status from advance information to production data ......................................................... 1
5 Pin Configuration and Functions

### Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>BIAS</td>
<td>5</td>
<td>I</td>
<td></td>
<td>BIAS supply voltage. This pin enables the use of low-input voltage, low-output (LILO) voltage conditions (that is, $V_{IN} = 1.2 , V$, $V_{OUT} = 1 , V$) to reduce power dissipation across the die. The use of a BIAS voltage improves dc and ac performance for $V_{IN} \leq 2.2 , V$. A 10-µF capacitor or larger must be connected between this pin and ground. If not used, this pin must be left floating or tied to ground.</td>
</tr>
<tr>
<td>EN</td>
<td>3</td>
<td>I</td>
<td></td>
<td>Enable pin. Driving this pin to logic high enables the device; driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN or BIAS.</td>
</tr>
<tr>
<td>FB</td>
<td>9</td>
<td>I</td>
<td></td>
<td>Feedback pin connected to the error amplifier. Although not required, a 10-nF feed-forward capacitor from FB to OUT (as close to the device as possible) is recommended to maximize ac performance. The use of a feed-forward capacitor can disrupt PG (power good) functionality.</td>
</tr>
<tr>
<td>GND</td>
<td>6, 7, 12</td>
<td>—</td>
<td></td>
<td>Ground pin. These pins must be connected to ground, the thermal pad, and each other with a low-impedance connection.</td>
</tr>
<tr>
<td>IN</td>
<td>1, 2</td>
<td>I</td>
<td></td>
<td>Input supply voltage pin. A 10-µF or larger ceramic capacitor (5 µF or greater of capacitance) from IN to ground is recommended to reduce the impedance of the input supply. Place the input capacitor as close to the input as possible.</td>
</tr>
<tr>
<td>NR/SS</td>
<td>4</td>
<td>—</td>
<td></td>
<td>Noise-reduction and soft-start pin. Connecting an external capacitor between this pin and ground reduces reference voltage noise and also enables the soft-start function. Although not required, a 10-nF or larger capacitor is recommended to be connected from NR/SS to GND (as close to the pin as possible) to maximize ac performance.</td>
</tr>
<tr>
<td>OUT</td>
<td>10, 11</td>
<td>O</td>
<td></td>
<td>Regulated output pin. A 47-µF or larger ceramic capacitor (25 µF or greater of capacitance) from OUT to ground is required for stability and must be placed as close to the output as possible. Minimize the impedance from the OUT pin to the load.</td>
</tr>
<tr>
<td>PG</td>
<td>8</td>
<td>O</td>
<td></td>
<td>Active-high, power-good pin. An open-drain output indicates when the output voltage reaches $V_{IT(PG)}$ of the target. The use of a feed-forward capacitor can disrupt PG (power good) functionality.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>Voltage</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN, BIAS, PG, EN</td>
<td>–0.3</td>
<td>7.0</td>
<td>V</td>
</tr>
<tr>
<td>SNS, OUT</td>
<td>–0.3</td>
<td>(V_{\text{IN}} + 0.3)(^{(2)})</td>
<td></td>
</tr>
<tr>
<td>NR/SS, FB</td>
<td>–0.3</td>
<td>3.6</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Current</th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>OUT</td>
<td></td>
<td>Internally limited</td>
<td>A</td>
</tr>
<tr>
<td>PG (sink current into device)</td>
<td></td>
<td>5</td>
<td>mA</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Temperature</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating junction, (T_J)</td>
<td>–55</td>
<td>125</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Storage, (T_{\text{stg}})</td>
<td>–55</td>
<td>150</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

\(1\) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(2\) The absolute maximum rating is \(V_{\text{IN}} + 0.3\) V or 7.0 V, whichever is smaller.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>(V_{\text{ESD}})</th>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(^{(1)})</td>
<td>(\pm 2000)</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Charged device model (CDM), per JEDEC specification JESD22-C101, all pins(^{(2)})</td>
<td>(\pm 500)</td>
<td></td>
</tr>
</tbody>
</table>

\(1\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

\(2\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>(V_{\text{IN}})</th>
<th>Input supply voltage range</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{BIAS}})</td>
<td>Bias supply voltage range</td>
<td>1.1</td>
<td>6.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{\text{OUT}})</td>
<td>Output voltage range(^{(1)})</td>
<td>3.0</td>
<td>6.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{\text{EN}})</td>
<td>Enable voltage range</td>
<td>0.8</td>
<td>5.15</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(I_{\text{OUT}})</td>
<td>Output current</td>
<td>0</td>
<td>4</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>(C_{\text{IN}})</td>
<td>Input capacitor</td>
<td>22</td>
<td>47</td>
<td>3000</td>
<td>(\mu)F</td>
</tr>
<tr>
<td>(C_{\text{OUT}})</td>
<td>Output capacitor</td>
<td>22</td>
<td>47</td>
<td>3000</td>
<td>(\mu)F</td>
</tr>
<tr>
<td>(R_{\text{PG}})</td>
<td>Power-good pullup resistance</td>
<td>1</td>
<td>100</td>
<td>k(\Omega)</td>
<td></td>
</tr>
<tr>
<td>(C_{\text{NR/SS}})</td>
<td>NR/SS capacitor</td>
<td></td>
<td>10</td>
<td>nF</td>
<td></td>
</tr>
<tr>
<td>(C_{\text{FF}})</td>
<td>Feed-forward capacitor</td>
<td></td>
<td>10</td>
<td>nF</td>
<td></td>
</tr>
<tr>
<td>(R_1)</td>
<td>Top resistor value in feedback network for adjustable operation</td>
<td>12.1</td>
<td></td>
<td>k(\Omega)</td>
<td></td>
</tr>
<tr>
<td>(R_2)</td>
<td>Bottom resistor value in feedback network for adjustable operation</td>
<td>(160)(^{(2)})</td>
<td></td>
<td>k(\Omega)</td>
<td></td>
</tr>
<tr>
<td>(T_J)</td>
<td>Operating junction temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

\(1\) This output voltage range does not include device accuracy or accuracy of the feedback resistors.

\(2\) The upper limit for the \(R_2\) resistor is to ensure accuracy by making the current through the feedback network much larger than the leakage current into the feedback node.
6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>TPS7A53</th>
<th>RPS (VQFN) (2)</th>
<th>RPS (VQFN)(3)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>RθJA (Junction-to-ambient thermal resistance)</td>
<td>68.7</td>
<td>46.5</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>RθJC(top) (Junction-to-case (top) thermal resistance)</td>
<td>43.8</td>
<td>43.8</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>RθJB (Junction-to-board thermal resistance)</td>
<td>19.3</td>
<td>N/A</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>ΨJT (Junction-to-top characterization parameter)</td>
<td>1.3</td>
<td>4.5</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>ΨJB (Junction-to-board characterization parameter)</td>
<td>18.9</td>
<td>22</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>RθJC(bot) (Junction-to-case (bottom) thermal resistance)</td>
<td>4.2</td>
<td>11.4</td>
<td>°C/W</td>
<td></td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
(2) JEDEC standard. (2s2p, no vias to internal plane and bottom layer)
(3) EVM model.

6.5 Electrical Characteristics

over operating junction temperature range (TJ = –40°C to +125°C), VIN = 1.4 V or VIN = VOUT(nom) + 0.5 V (whichever is greater), VBIASt open, VOUT(nom) = 0.8 V(1), OUT connected to 50 Ω to GND, VEN = 1.1 V, Cin = 10 µF, Cout = 47 µF, CNRSS = 0 nF, CE = 0 nF, and PG pin pulled up to VIN with 100 kΩ (unless otherwise noted); typical values are at TJ = 25°C

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VFB</td>
<td>Feedback voltage</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VNR/SS</td>
<td>NR/SS pin voltage</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VUVLO+(IN)</td>
<td>Rising input supply UVLO with BIAS</td>
<td>VIN rising with VBIASt = 3 V</td>
<td>1.02</td>
<td>1.085</td>
<td>V</td>
</tr>
<tr>
<td>VUVLO-(IN)</td>
<td>Falling input supply UVLO with BIAS</td>
<td>VIN falling with VBIASt = 3 V</td>
<td>0.55</td>
<td>0.7</td>
<td>V</td>
</tr>
<tr>
<td>VUVLO+</td>
<td>Rising input supply UVLO without BIAS</td>
<td>VIN rising</td>
<td>1.31</td>
<td>1.39</td>
<td>V</td>
</tr>
<tr>
<td>VUVLO-</td>
<td>Falling input supply UVLO without BIAS</td>
<td>VIN falling</td>
<td>0.65</td>
<td>1.057</td>
<td>V</td>
</tr>
<tr>
<td>VUVLO+ (BIAS)</td>
<td>Rising bias supply UVLO</td>
<td>VBIASt rising, VIN = 1.1 V</td>
<td>2.83</td>
<td>2.9</td>
<td>V</td>
</tr>
<tr>
<td>VUVLO- (BIAS)</td>
<td>Falling bias supply UVLO</td>
<td>VBIASt falling, VIN = 1.1 V</td>
<td>2.45</td>
<td>2.54</td>
<td>V</td>
</tr>
<tr>
<td>VOUT</td>
<td>Output voltage range</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VOUT</td>
<td>Output voltage accuracy</td>
<td>1.4 V ≤ VIN ≤ 6.5 V, 0.8 V ≤ VOUT ≤ 5.15 V, 5 mA ≤ IOUT ≤ 3 A</td>
<td>-0.75</td>
<td>0.75</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VIN = 1.1 V, 5 mA ≤ IOUT ≤ 3 A, 3 V ≤ VBIASt ≤ 6.5 V</td>
<td>-0.5</td>
<td>0.5</td>
<td>%</td>
</tr>
<tr>
<td>DVOUT/ΔVIN</td>
<td>Line regulation</td>
<td>IOUT = 5 mA, 1.4 V ≤ VIN ≤ 6.5 V</td>
<td></td>
<td>0.03</td>
<td>mV/V</td>
</tr>
<tr>
<td>DVOUT/ΔVIN</td>
<td>Load regulation</td>
<td>5 mA ≤ IOUT ≤ 3 A, 3 V ≤ VBIASt ≤ 6.5 V</td>
<td>VIN = 1.1 V</td>
<td>0.07</td>
<td>mV/A</td>
</tr>
<tr>
<td>DVOUT/ΔVIN</td>
<td>Load regulation</td>
<td>5 mA ≤ IOUT ≤ 3 A</td>
<td></td>
<td>0.012</td>
<td>mV/A</td>
</tr>
<tr>
<td>VOS</td>
<td>Error amplifier offset voltage</td>
<td>VIN = 1.4 V, IOUT = 5 mA; -40°C ≤ TJ ≤ +125°C</td>
<td>-2.5</td>
<td>2.5</td>
<td>mV</td>
</tr>
</tbody>
</table>

(1) VOUT(nom) is the calculated VOUT target value from the ANY-OUT in a fixed configuration. In an adjustable configuration, VOUT(nom) is the expected VOUT value set by the external feedback resistors.
Electrical Characteristics (continued)

over operating junction temperature range \((T_J = -40^\circ C \text{ to } +125^\circ C)\), \(V_{IN} = 1.4\; V\) or \(V_{IN} = V_{OUT(nom)} + 0.5\; V\) (whichever is greater), \(V_{BIAS} = \text{open}, V_{OUT(nom)} = 0.8\; V^{1/2}\), OUT connected to 50 \(\Omega\) to GND, \(V_{EN} = 1.1\; V\), \(C_{IN} = 10\; \mu F\), \(C_{OUT} = 47\; \mu F\), \(C_{NR/SS} = 0\; nF\), \(C_{FF} = 0\; nF\), and PG pin pulled up to \(V_{IN}\) with 100 \(\Omega\) (unless otherwise noted); typical values are at \(T_J = 25^\circ C\).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{DO})</td>
<td>Dropout voltage (V_{IN} = 1.4; V, I_{OUT} = 3; A, V_{FB} = 0.8; V - 3%)</td>
<td>105</td>
<td>175</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(V_{IN} = 5.4; V, I_{OUT} = 3; A, V_{FB} = 0.8; V - 3%)</td>
<td>170</td>
<td>280</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(V_{IN} = 5.6; V, I_{OUT} = 3; A, V_{FB} = 0.8; V - 3%)</td>
<td>215</td>
<td>375</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(V_{IN} = 1.1; V, 3.0; V \leq V_{BIAS} \leq 6.5; V, I_{OUT} = 3; A, V_{FB} = 0.8; V - 3%)</td>
<td>60</td>
<td>110</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>(I_{LIM})</td>
<td>Output current limit (V_{OUT}) forced at 0.9 \times V_{OUT(nom)}, (V_{IN} = V_{OUT(nom)} + 0.4; V)</td>
<td>3.6</td>
<td>4.2</td>
<td>4.9</td>
<td>A</td>
</tr>
<tr>
<td>(I_{SC})</td>
<td>Short-circuit current limit (R_{LOAD} = 20; m\Omega)</td>
<td></td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(I_{GND})</td>
<td>GND pin current (V_{IN} = 6.5; V, I_{OUT} = 5; mA)</td>
<td>2.8</td>
<td>4</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>(V_{IN} = 1.4; V, I_{OUT} = 3; A)</td>
<td>4.8</td>
<td>5.5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Shutdown, PG = open, (V_{IN} = 6.5; V, V_{EN} = 0.5; V)</td>
<td>25</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(I_{EN})</td>
<td>EN pin current (V_{IN} = 6.5; V, V_{EN} = 0; V \text{ and } 6.5; V)</td>
<td>0.5</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(I_{BIAS})</td>
<td>BIAS pin current (V_{IN} = 1.1; V, V_{BIAS} = 6.5; V, V_{OUT(nom)} = 0.8; V, I_{OUT} = 3; A)</td>
<td>2.3</td>
<td>3.5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>(V_{IL(EN)})</td>
<td>EN pin low-level input voltage (disable device) (V_{IN} = 6.5; V, V_{EN} = 0; V \text{ and } 6.5; V)</td>
<td>0</td>
<td>0.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{IH(EN)})</td>
<td>EN pin high-level input voltage (enable device) (V_{IN} = 6.5; V, V_{EN} = 6.5; V)</td>
<td>1.1</td>
<td>6.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{IT(PG)})</td>
<td>Falling PG pin threshold (V_{OUT})</td>
<td>82% \times V_{OUT}</td>
<td>88.3% \times V_{OUT}</td>
<td>93% \times V_{OUT}</td>
<td>V</td>
</tr>
<tr>
<td>(V_{IT+}(PG))</td>
<td>Rising PG pin threshold (V_{OUT})</td>
<td>84% \times V_{OUT}</td>
<td>89.3% \times V_{OUT}</td>
<td>95% \times V_{OUT}</td>
<td>V</td>
</tr>
<tr>
<td>(V_{OL(PG)})</td>
<td>PG pin low-level output voltage (I_{PG} = -1; mA \text{ (current into device)})</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(I_{LKG(PG)})</td>
<td>PG pin leakage current (V_{OUT} &gt; V_{IT(PG)}, V_{PG} = 6.5; V)</td>
<td>1</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(I_{NR/SS})</td>
<td>NR/SS pin charging current (V_{NR/SS} = GND, V_{IN} = 6.5; V)</td>
<td>4</td>
<td>6.2</td>
<td>9</td>
<td>µA</td>
</tr>
<tr>
<td>(I_{FB})</td>
<td>FB pin leakage current (V_{IN} = 6.5; V)</td>
<td>100</td>
<td></td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>(R_{NR})</td>
<td>NR resistor value (R_{NR} = 250; k\Omega)</td>
<td></td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
</tbody>
</table>

\(^1\) \(V_{IL(EN)} = V_{IN} - V_{OUT} = 0.4\; V, V_{OUT} = 0.8\; V, V_{BIAS} = 5\; V, I_{OUT} = 3\; A, C_{NR/SS} = 10\; nF, C_{FF} = 10\; nF, C_{OUT} = 47\; \mu F \parallel 10\; \mu F \parallel 10\; \mu F, f = 10\; kHz\)

\(^2\) \(V_{IL(EN)} = V_{IN} - V_{OUT} = 0.4\; V, V_{OUT} = 0.8\; V, V_{BIAS} = 6.5\; V, I_{OUT} = 3\; A, C_{NR/SS} = 10\; nF, C_{FF} = 10\; nF, C_{OUT} = 47\; \mu F \parallel 10\; \mu F \parallel 10\; \mu F, f = 500\; kHz\)
Electrical Characteristics (continued)

over operating junction temperature range (T_J = –40°C to +125°C), V_IN = 1.4 V or V_IN = V_OUT(nom) + 0.5 V (whichever is greater), V_BIAS = open, V_OUT(nom) = 0.8 V\(^{1/2}\), OUT connected to 50 Ω to GND, V_EN = 1.1 V, C_IN = 10 µF, C_OUT = 47 µF, C_NR/SS = 0 nF, C_FF = 0 nF, and PG pin pulled up to V_IN with 100 kΩ (unless otherwise noted); typical values are at T_J = 25°C.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_n</td>
<td>Output noise voltage</td>
<td></td>
<td>4.4</td>
<td></td>
<td>µV RMS</td>
</tr>
<tr>
<td></td>
<td>Bandwidth = 10 Hz to 100 kHz, V_IN = 1.1 V, V_OUT = 0.8 V, V_BIAS = 5 V, I_OUT = 3 A, C_NR/SS = 10 nF, C_FF = 10 nF, C_OUT = 47 µF</td>
<td></td>
<td>10 µF</td>
<td></td>
<td>10 µF</td>
</tr>
<tr>
<td></td>
<td>Bandwidth = 10 Hz to 100 kHz, V_OUT = 5 V, I_OUT = 3 A, C_NR/SS = 10 nF, C_FF = 10 nF, C_OUT = 47 µF</td>
<td></td>
<td>10 µF</td>
<td></td>
<td>10 µF</td>
</tr>
<tr>
<td>T_{sd+}</td>
<td>Thermal shutdown temperature increasing</td>
<td></td>
<td>160</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td></td>
<td>Shutdown, temperature increasing</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>T_{sd-}</td>
<td>Thermal shutdown temperature decreasing</td>
<td></td>
<td>140</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset, temperature decreasing</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Typical Characteristics

at $T_A = 25^\circ C$, $V_{IN} = 1.4 V$ or $V_{IN} = V_{OUT(NOM)} + 0.4 V$ (whichever is greater), $V_{BIAS}$ = open, $V_{OUT(NOM)} = 0.8 V$, $V_{EN} = 1.1 V$, $C_{OUT} = 47 \, \mu F$, $C_{NR/SS} = 0 \, nF$, $C_{FF} = 0 \, nF$, and PG pin pulled up to $V_{IN}$ with $100 \, k\Omega$ (unless otherwise noted)

#### Figure 1. PSRR vs Frequency and $I_{OUT}$

- $V_{IN} = 1.2 V$, $V_{BIAS} = 5 V$,
- $C_{OUT} = 47 \, \mu F$, $C_{NR/SS} = 10 \, nF$, $C_{FF} = 10 \, nF$

#### Figure 2. PSRR vs Frequency and $V_{IN}$ With Bias

- $I_{OUT} = 3 A$, $V_{BIAS} = 5 V$,
- $C_{OUT} = 47 \, \mu F$, $C_{NR/SS} = 10 \, nF$, $C_{FF} = 10 \, nF$

#### Figure 3. PSRR vs Frequency and $V_{BIAS}$

- $V_{IN} = 1.4 V$, $I_{OUT} = 1 A$,
- $C_{OUT} = 47 \, \mu F$, $C_{NR/SS} = 10 \, nF$, $C_{FF} = 10 \, nF$

#### Figure 4. PSRR vs Frequency and $V_{OUT}$

- $V_{IN} = V_{OUT} + 0.4 V$, $V_{BIAS} = 5 V$, $I_{OUT} = 3 A$,
- $C_{OUT} = 47 \, \mu F$, $C_{NR/SS} = 10 \, nF$, $C_{FF} = 10 \, nF$
Typical Characteristics (continued)

at \( T_{A} = 25^\circ C \), \( V_{IN} = 1.4 \) V or \( V_{IN} = V_{\text{OUT(NOM)}} + 0.4 \) V (whichever is greater), \( V_{\text{BIAS}} = \text{open} \), \( V_{\text{OUT(NOM)}} = 0.8 \) V, \( V_{\text{EN}} = 1.1 \) V, \( C_{\text{OUT}} = 47 \) µF, \( C_{\text{NR/SS}} = 0 \) nF, \( C_{\text{FF}} = 0 \) nF, and PG pin pulled up to \( V_{\text{IN}} \) with 100 kΩ (unless otherwise noted).

![Figure 7. PSRR vs Frequency and \( C_{\text{OUT}} \)](image)

![Figure 8. PSRR vs Frequency and \( I_{\text{OUT}} \) for \( V_{\text{OUT}} = 5 \) V](image)

![Figure 9. Output Voltage Noise vs Output Voltage and \( I_{\text{OUT}} \)](image)

![Figure 10. Output Voltage Noise vs Frequency and \( V_{\text{OUT}} \)](image)

![Figure 11. Output Voltage Noise vs Frequency and \( V_{\text{IN}} \)](image)

![Figure 12. Output Voltage Noise vs Frequency and \( C_{\text{NR/SS}} \)](image)

Copyright © 2019–2020, Texas Instruments Incorporated
Typical Characteristics (continued)

at $T_A = 25^\circ$C, $V_{\text{IN}} = 1.4$ V or $V_{\text{IN}} = V_{\text{OUT(NOM)}} + 0.4$ V (whichever is greater), $V_{\text{BIAS}}$ = open, $V_{\text{OUT(NOM)}} = 0.8$ V, $V_{\text{EN}} = 1.1$ V, $C_{\text{OUT}} = 47 \mu$F, $C_{\text{NR/SS}} = 0$ nF, $C_{\text{FF}} = 0$ nF, and PG pin pulled up to $V_{\text{IN}}$ with 100 k$\Omega$ (unless otherwise noted)

Figure 13. Output Voltage Noise vs Frequency and $C_{\text{FF}}$

$V_{\text{IN}} = V_{\text{OUT}} + 0.4$ V, $V_{\text{BIAS}} = 5$ V, $I_{\text{OUT}} = 4$ A, sequencing with a DC/DC converter and PG, $C_{\text{OUT}} = 47 \mu$F || 10 $\mu$F || 10 $\mu$F, $C_{\text{NR/SS}} = 10$ nF, RMS noise BW = 10 Hz to 100 kHz

Figure 14. Output Voltage Noise vs Frequency at 5.0-V Output

$V_{\text{IN}} = V_{\text{OUT}} + 0.3$ V, $V_{\text{BIAS}} = 5$ V, $I_{\text{OUT, DC}} = 100$ mA, $C_{\text{NR/SS}} = 100$ nF, $C_{\text{FF}} = 10$ nF, $C_{\text{OUT}} = 47 \mu$F || 10 $\mu$F || 10 $\mu$F, RMS noise BW = 10 Hz to 100 kHz

Figure 15. Start-Up Waveform vs Time and $C_{\text{NR/SS}}$

$V_{\text{IN}} = 1.2$ V, $V_{\text{OUT}} = 0.9$ V, $V_{\text{BIAS}} = 5$ V, $I_{\text{OUT}} = 4$ A, $C_{\text{OUT}} = 47 \mu$F || 10 $\mu$F || 10 $\mu$F, $C_{\text{FF}} = 10$ nF

Figure 16. Load Transient vs Time and $V_{\text{OUT}}$ With Bias

$V_{\text{IN}} = V_{\text{OUT}} + 0.3$ V, $V_{\text{BIAS}} = 5$ V, $I_{\text{OUT, DC}} = 100$ mA, $C_{\text{NR/SS}} = 100$ nF, $C_{\text{FF}} = 10$ nF, $C_{\text{OUT}} = 47 \mu$F || 10 $\mu$F || 10 $\mu$F

Figure 17. Load Transient vs Time and $V_{\text{OUT}}$ Without Bias

$I_{\text{OUT, DC}} = 100$ mA, $C_{\text{OUT}} = 47 \mu$F || 10 $\mu$F || 10 $\mu$F, $C_{\text{NR/SS}} = C_{\text{FF}} = 10$ nF, slew rate = 1 A/$\mu$s
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_{IN} = 1.4$ V or $V_{IN} = V_{OUT(NOM)} + 0.4$ V (whichever is greater), $V_{BIAS} = $ open, $V_{OUT(NOM)} = 0.8$ V, $V_{EN} = 1.1$ V, $C_{OUT} = 47 \mu F$, $C_{NR/SS} = 0$ nF, $C_{FF} = 0$ nF, and PG pin pulled up to $V_{IN}$ with 100 kΩ (unless otherwise noted)

$V_{IN} = 1.2$ V, $V_{BIAS} = 5.0$ V, $C_{OUT} = 47 \mu F \parallel 10 \mu F \parallel 10 \mu F$, $C_{NR/SS} = C_{FF} = 10$ nF, slew rate = 1 A/µs

Figure 19. Load Transient vs Time and DC Load ($V_{OUT} = 0.9$ V)

Figure 20. Dropout Voltage vs Input Voltage Without Bias

$I_{OUT} = 3$ A, $V_{BIAS} = 0$ V

Figure 21. Dropout Voltage vs Input Voltage With Bias

$V_{IN} = 1.4$ V, $V_{BIAS} = 0$ V

Figure 22. Dropout Voltage vs Output Current Without Bias

$V_{IN} = 1.1$ V, $V_{BIAS} = 3$ V

Figure 23. Dropout Voltage vs Output Current With Bias

$V_{IN} = 5.5$ V

Figure 24. Dropout Voltage vs Output Current (High $V_{IN}$)
Typical Characteristics (continued)

at $T_A = 25^\circ$C, $V_{IN} = 1.4$ V or $V_{IN} = V_{OUT(NOM)} + 0.4$ V (whichever is greater), $V_{BIAS} = \text{open}$, $V_{OUT(NOM)} = 0.8$ V, $V_{EN} = 1.1$ V, $C_{OUT} = 47$ µF, $C_{NRSS} = 0$ nF, $C_{FF} = 0$ nF, and PG pin pulled up to $V_{IN}$ with 100 kΩ (unless otherwise noted)

![Figure 25. Load Regulation With Bias](image1)

![Figure 26. Load Regulation Without Bias](image2)

![Figure 27. Line Regulation Without Bias](image3)

![Figure 28. Quiescent Current vs Input Voltage](image4)

![Figure 29. Quiescent Current vs Bias Voltage](image5)

![Figure 30. Shutdown Current vs Input Voltage](image6)
Typical Characteristics (continued)

at $T_A = 25°C$, $V_{IN} = 1.4$ V or $V_{IN} = V_{OUT(NOM)} + 0.4$ V (whichever is greater), $V_{BIAS} = $ open, $V_{OUT(NOM)} = 0.8$ V, $V_{EN} = 1.1$ V, $C_{OUT} = 47$ µF, $C_{NS/SS} = 0$ nF, $C_{FF} = 0$ nF, and PG pin pulled up to $V_{IN}$ with 100 kΩ (unless otherwise noted).

Figure 31. Shutdown Current vs Bias Voltage

Figure 32. NR/SS Current vs Input Voltage

Figure 33. $V_{IN}$ UVLO vs Temperature

Figure 34. $V_{BIAS}$ UVLO vs Temperature

Figure 35. Enable Threshold vs Temperature

Figure 36. PG Voltage vs PG Current Sink
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_{IN} = 1.4$ V or $V_{IN} = V_{OUT(NOM)} + 0.4$ V (whichever is greater), $V_{BIAS} = \text{open}$, $V_{OUT(NOM)} = 0.8$ V, $V_{EN} = 1.1$ V, $C_{OUT} = 47 \mu F$, $C_{NRS} = 0$ nF, $C_{FF} = 0$ nF, and PG pin pulled up to $V_{IN}$ with 100 k$\Omega$ (unless otherwise noted)

Figure 37. PG Voltage vs PG Current Sink

Figure 38. PG Threshold vs Temperature

Figure 39. Foldback Current Limit vs Temperature
7 Detailed Description

7.1 Overview

The TPS7A53 is a high-current (3 A), low-noise (4.4 µVRMS), high accuracy (1%) low-dropout linear voltage regulator with an input range of 1.1 V to 6.5 V and an output voltage range of 0.8 V to 5.2 V. The TPS7A53 has an integrated charge pump for ease of use, and an external bias rail to allow for the lowest dropout across the entire output voltage range. Table 1 categorizes the functions shown in the Functional Block Diagram. These features make the TPS7A53 a robust solution to solve many challenging problems by generating a clean, accurate power supply in a variety of applications.

Table 1. Device Features

<table>
<thead>
<tr>
<th>VOLTAGE REGULATION</th>
<th>SYSTEM START-UP</th>
<th>INTERNAL PROTECTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>High accuracy</td>
<td>Programmable soft start</td>
<td>Foldback current limit</td>
</tr>
<tr>
<td>Low-noise, high-PSRR output</td>
<td>No sequencing requirement between BIAS, IN, and EN</td>
<td></td>
</tr>
<tr>
<td>Fast transient response</td>
<td>Power-good output</td>
<td>Thermal shutdown</td>
</tr>
</tbody>
</table>

7.2 Functional Block Diagram
7.3 Feature Description

7.3.1 Voltage Regulation Features

7.3.1.1 DC Regulation

A low dropout regulator (LDO) functions as a class-B amplifier, as shown in Figure 40, in which the input signal is the internal reference voltage ($V_{\text{REF}}$). $V_{\text{REF}}$ is designed to have very low bandwidth at the input to the error amplifier through the use of a low-pass filter ($V_{\text{NR/SS}}$).

As such, the reference can be considered as a pure dc input signal. The low output impedance of an LDO comes from the combination of the output capacitor and pass element. The pass element also presents a high input impedance to the source voltage when operating as a current source. A positive LDO can only source current because of the class-B architecture.

This device achieves a maximum of 1% output voltage accuracy primarily because of the high-precision bandgap voltage ($V_{\text{BG}}$) that creates $V_{\text{REF}}$. The low dropout voltage ($V_{\text{DO}}$) reduces the thermal power dissipation required by the device to regulate the output voltage at a given current level, thereby improving system efficiency. These features combine to make this device a good approximation of an ideal voltage source.

![Figure 40. Simplified Regulation Circuit](image)

NOTE: $V_{\text{OUT}} = V_{\text{REF}} \times (1 + \frac{R_1}{R_2})$.

7.3.1.2 AC and Transient Response

The LDO responds quickly to a transient (large-signal response) on the input supply (line transient) or the output current (load transient) resulting from the LDO high-input impedance and low output-impedance across frequency. This same capability also means that the LDO has a high power-supply rejection ratio (PSRR) and, when coupled with a low internal noise-floor ($V_n$), the LDO approximates an ideal power supply in ac (small-signal) and large-signal conditions.

The choice of external component values optimizes the small- and large-signal response. The NR/SS capacitor ($C_{\text{NR/SS}}$) and feed-forward capacitor ($C_{\text{FF}}$) easily reduce the device noise floor and improve PSRR.
Feature Description (continued)

7.3.2 System Start-Up Features

In many different applications, the power-supply output must turn on within a specific window of time to either provide proper operation of the load or to minimize the loading on the input supply or other sequencing requirements. The LDO start-up is well-controlled and user-adjustable, solving the demanding requirements faced by many power-supply design engineers in a simple fashion.

7.3.2.1 Programmable Soft Start (NR/SS Pin)

Soft start directly controls the output start-up time and indirectly controls the output current during start-up (inrush current).

As shown in Figure 41, the external capacitor at the NR/SS pin (\(C_{NR/SS}\)) sets the output start-up time by setting the rise time of the internal reference (\(V_{NR/SS}\)).

![Figure 41. Simplified Soft-Start Circuit](image)

7.3.2.2 Internal Sequencing

Controlling when a single power supply turns on can be difficult in a power distribution network (PDN) because of the high power levels inherent in a PDN, and the variations between all of the supplies. As shown in Figure 42 and Table 2, the LDO turnon and turnoff time is set by the enable circuit (EN) and undervoltage lockout circuits (UVLO\(_{1,2(IN)}\) and UVLO\(_{BIAS}\)).

![Figure 42. Simplified Turnon Control](image)

Table 2. Internal Sequencing Functionality Table

<table>
<thead>
<tr>
<th>INPUT VOLTAGE</th>
<th>BIAS VOLTAGE</th>
<th>ENABLE STATUS</th>
<th>LDO STATUS</th>
<th>ACTIVE DISCHARGE</th>
<th>POWER GOOD</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{IN} \geq V_{UVLO_{1,2(IN)}})</td>
<td>(V_{BIAS} \geq V_{UVLO_{BIAS}})</td>
<td>EN = 1</td>
<td>On</td>
<td>Off</td>
<td>(PG = 1) when (V_{OUT} \geq V_{IT(PG)})</td>
</tr>
<tr>
<td></td>
<td>(V_{BIAS} &lt; V_{UVLO_{BIAS}} + V_{HYS(BIAS)})</td>
<td>EN = 0</td>
<td>Off</td>
<td>On</td>
<td>(PG = 0)</td>
</tr>
<tr>
<td>(V_{IN} &lt; V_{UVLO_{1,2(IN)}} - V_{HYS_{1,2(IN)}})</td>
<td>BIAS = don’t care</td>
<td>EN = don’t care</td>
<td>Off</td>
<td>On(^{(1)})</td>
<td></td>
</tr>
<tr>
<td>IN = don’t care</td>
<td>(V_{BIAS} \geq V_{UVLO_{BIAS}})</td>
<td>Off</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) The active discharge remains on as long as \(V_{IN}\) or \(V_{BIAS}\) provide enough headroom for the discharge circuit to function.
7.3.2.2.1 Enable (EN)
The enable signal ($V_{EN}$) is an active-high digital control that enables the LDO when the enable voltage is past the rising threshold ($V_{EN} \geq V_{IH(EN)}$) and disables the LDO when the enable voltage is below the falling threshold ($V_{EN} \leq V_{IL(EN)}$). The exact enable threshold is between $V_{IH(EN)}$ and $V_{IL(EN)}$ because EN is a digital control. Connect EN to $V_{IN}$ if enable functionality is not desired.

7.3.2.2.2 Undervoltage Lockout (UVLO) Control
The UVLO circuits respond quickly to glitches on IN or BIAS and attempts to disable the output of the device if either of these rails collapse.

7.3.2.2.3 Active Discharge
When either EN or UVLO are low, the device connects a resistor of several hundred ohms from $V_{OUT}$ to GND, discharging the output capacitance.

Do not rely on the active discharge circuit for discharging large output capacitors when the input voltage drops below the targeted output voltage. Current flows from the output to the input (reverse current) when $V_{OUT} > V_{IN}$, which can cause damage to the device (when $V_{OUT} > V_{IN} + 0.3$ V).

7.3.2.3 Power-Good Output (PG)
The PG signal provides an easy solution to meet demanding sequencing requirements because PG signals when the output nears its nominal value. PG can be used to signal other devices in a system when the output voltage is near, at, or above the set output voltage ($V_{OUT(nom)}$). Figure 43 shows a simplified schematic.

The PG signal is an open-drain digital output that requires a pullup resistor to a voltage source and is active high. The PG circuit sets the PG pin into a high-impedance state to indicate that the power is good.

Using a large feed-forward capacitor ($C_{FF}$) delays the output voltage and, because the PG circuit monitors the FB pin, the PG signal can indicate a false positive.

![Figure 43. Simplified PG Circuit](image)

7.3.3 Internal Protection Features
In many applications, fault events can occur that damage devices in the system. Short circuits and excessive heat are the most common fault events for power supplies. The TPS7A53 implements circuitry to protect the device and its load during these events. Continuously operating in these fault conditions or above a junction temperature of 140°C is not recommended because the long-term reliability of the device is reduced.

7.3.3.1 Foldback Current Limit ($I_{CL}$)
The internal current limit circuit is used to protect the LDO against high load-current faults or shorting events. During a current-limit event, the LDO sources constant current; therefore, the output voltage falls with decreased load impedance. Thermal shutdown can activate during a current limit event because of the high power dissipation typically found in these conditions. For proper operation of the current limit, minimize the inductances to the input and load. Continuous operation in current limit is not recommended.
7.3.3.2 **Thermal Protection (T_{sd})**

The thermal shutdown circuit protects the LDO against excessive heat in the system, either resulting from current limit or high ambient temperature.

The output of the LDO turns off when the LDO temperature (junction temperature, T_{J}) exceeds the rising thermal shutdown temperature. The output turns on again after T_{J} decreases below the falling thermal shutdown temperature.

A high power dissipation across the device, combined with a high ambient temperature (T_{A}), can cause T_{J} to be greater than or equal to T_{sd}, triggering the thermal shutdown and causing the output to fall to 0 V. The LDO can cycle on and off when thermal shutdown is reached under these conditions.

### 7.4 Device Functional Modes

**Table 3** provides a quick comparison between the regulation and disabled operation.

<table>
<thead>
<tr>
<th>OPERATING MODE</th>
<th>PARAMETER</th>
<th>V_{IN}</th>
<th>V_{BIAS}</th>
<th>EN</th>
<th>I_{OUT}</th>
<th>T_{J}</th>
</tr>
</thead>
<tbody>
<tr>
<td>Regulation(^{(1)})</td>
<td>V_{IN} &gt; V_{OUT(nom)} + V_{DO}</td>
<td>V_{BIAS} \geq V_{UVLO(BIAS)}(^{(2)})</td>
<td>V_{EN} &gt; V_{IH(EN)}</td>
<td>I_{OUT} \leq I_{CL}</td>
<td>T_{J} \leq T_{J(maximum)}</td>
<td></td>
</tr>
<tr>
<td>Disabled(^{(3)})</td>
<td>V_{IN} &lt; V_{UVLO 1,2(IN)}</td>
<td>V_{BIAS} &lt; V_{UVLO(BIAS)}</td>
<td>V_{EN} &lt; V_{IL(EN)}</td>
<td>--</td>
<td>T_{J} &gt; T_{sd}</td>
<td></td>
</tr>
</tbody>
</table>

---

(1) All table conditions must be met.
(2) V_{BIAS} is only required for V_{N} < 1.4 V.
(3) The device is disabled when any condition is met.

### 7.4.1 Regulation

The device regulates the output to the nominal output voltage when all conditions in **Table 3** are met.

### 7.4.2 Disabled

When disabled, the pass device is turned off, the internal circuits are shut down, and the output voltage is actively discharged to ground by an internal resistor from the output to ground. See the **Active Discharge** section for additional information.

### 7.4.3 Current Limit Operation

During a current-limit event, the LDO regulates the output current instead of the output voltage; therefore, the output voltage falls with decreased load impedance.
8 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and how to best implement them to achieve a reliable design.

8.1.1 Recommended Capacitor Types

The TPS7A53 is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and noise-reduction pin (NR, pin 13). Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature. The use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. Make sure to derate ceramic capacitors by at least 50%. The input and output capacitors recommended herein account for a capacitance derating of approximately 50%, but at high $V_{IN}$ and $V_{OUT}$ conditions ($V_{IN} = 5.5\,\text{V}$ to $V_{OUT} = 5.0\,\text{V}$), the derating can be greater than 50%, and must be taken into consideration.

8.1.1.1 Input and Output Capacitor Requirements ($C_{IN}$ and $C_{OUT}$)

The TPS7A53 is designed and characterized for operation with ceramic capacitors of 47 µF or greater (22 µF or greater of capacitance) at the output and 10 µF or greater (5 µF or greater of capacitance) at the input. Use at least a 47-µF capacitor at the input to minimize input impedance. Place the input and output capacitors as near as practical to the respective input and output pins in order to minimize trace parasitics. If the trace inductance from the input supply to the TPS7A53 is high, a fast current transient can cause $V_{IN}$ to ring above the absolute maximum voltage rating and damage the device. This situation can be mitigated by additional input capacitors to dampen and keep the ringing below the device absolute maximum ratings.

A combination of multiple output capacitors boosts the high-frequency PSRR. The combination of one 0805-sized, 47-µF ceramic capacitor in parallel with two 0805-sized, 10-µF ceramic capacitors with a sufficient voltage rating, in conjunction with the PSRR boost circuit, optimizes PSRR for the frequency range of 400 kHz to 700 kHz, a typical range for dc/dc supply switching frequency. This 47-µF || 10-µF || 10-µF capacitor combination also makes certain that at high input voltage and high output voltage configurations, the minimum effective capacitance is met. Many 0805-sized, 47-µF ceramic capacitors have a voltage derating of approximately 60% to 80% at 5.0 V, so the addition of the two 10-µF capacitors makes sure that the capacitance is at or above 22 µF.
Application Information (continued)

8.1.1.2 Noise-Reduction and Soft-Start Capacitor ($C_{NR/SS}$)

The TPS7A53 features a programmable, monotonic, voltage-controlled soft start that is set with an external capacitor ($C_{NR/SS}$). Use an external $C_{NR/SS}$ to minimize inrush current into the output capacitors. This soft-start feature eliminates power-up initialization problems when powering field-programmable gate arrays (FPGAs), digital signal processors (DSPs), or other processors. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transients to the input power bus.

To achieve a monotonic start-up, the TPS7A53 error amplifier tracks the voltage ramp of the external soft-start capacitor until the voltage approaches the internal reference. The soft-start ramp time depends on the soft-start charging current ($I_{NR/SS}$), the soft-start capacitance ($C_{NR/SS}$), and the internal reference ($V_{NR/SS}$). Use Equation 1 to calculate the soft-start ramp time:

$$t_{SS} = \frac{(V_{NR/SS} \times C_{NR/SS})}{I_{NR/SS}} \quad (1)$$

$I_{NR/SS}$ is provided in the Electrical Characteristics table and has a typical value of 6.2 µA.

The noise-reduction capacitor, in conjunction with the noise-reduction resistor, forms a low-pass filter (LPF) that filters out the noise from the reference before being gained up with the error amplifier, thereby reducing the device noise floor. The LPF is a single-pole filter and Equation 2 can calculate the cutoff frequency. The typical value of $R_{NR}$ is 250 kΩ. Increasing the $C_{NR/SS}$ capacitor has a greater affect because the output voltage increases when the noise from the reference is gained up even more at higher output voltages. For low-noise applications, a 10-nF to 1-µF $C_{NR/SS}$ is recommended.

$$f_{cutoff} = \frac{1}{(2 \times \pi \times R_{NR} \times C_{NR/SS})} \quad (2)$$

8.1.1.3 Feed-Forward Capacitor ($C_{FF}$)

Although a feed-forward capacitor ($C_{FF}$) from the FB pin to the OUT pin is not required to achieve stability, a 10-nF external feed-forward capacitor optimizes the transient, noise, and PSRR performance. A higher capacitance $C_{FF}$ can be used; however, the start-up time is longer and the power-good signal can incorrectly indicate that the output voltage is settled. For a detailed description, see the Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application report.

8.1.2 Soft Start and Inrush Current

Soft start refers to the ramp-up characteristic of the output voltage during LDO turnon after EN and UVLO achieve threshold voltage. The noise-reduction capacitor serves a dual purpose of both governing output noise reduction and programming the soft-start ramp during turnon.

Inrush current is defined as the current into the LDO at the IN pin during start-up. Inrush current then consists primarily of the sum of load current and the current used to charge the output capacitor. This current is difficult to measure because the input capacitor must be removed, which is not recommended. However, Equation 3 can estimate this soft-start current:

$$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \frac{V_{OUT(t)}}{R_{LOAD}}$$

where:
- $V_{OUT(t)}$ is the instantaneous output voltage of the turnon ramp
- $dV_{OUT(t)}/dt$ is the slope of the $V_{OUT}$ ramp
- $R_{LOAD}$ is the resistive load impedance

$$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \frac{V_{OUT(t)}}{R_{LOAD}}$$

(3)
Application Information (continued)

8.1.3 Optimizing Noise and PSRR

Improve the ultra-low noise floor and PSRR of the device by careful selection of:

- $C_{\text{NR/SS}}$ for the low-frequency range
- $C_{\text{FF}}$ in the midband frequency range
- $C_{\text{OUT}}$ for the high-frequency range
- $V_{\text{IN}} - V_{\text{OUT}}$ for all frequencies
- $V_{\text{BIAS}}$ at lower input voltages

A larger noise-reduction capacitor improves low-frequency PSRR by filtering any noise coupling from the input into the reference. To improve midband PSRR, use the feed-forward capacitor to place a zero-pole pair near the edge of the loop bandwidth and push out the loop bandwidth. Use larger output capacitors to improve high-frequency PSRR.

A higher input voltage improves PSRR by giving the device more headroom to respond to noise on the input. A bias rail also improves PSRR at lower input voltages because greater headroom is provided for the internal circuits.

The noise-reduction capacitor filters out low-frequency noise from the reference, and the feed-forward capacitor reduces output voltage noise by filtering out midband frequency noise. However, a large feed-forward capacitor can create new issues that are discussed in the Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application report.

Use a large output capacitor to reduce high-frequency output voltage noise. Additionally, a bias rail or higher input voltage improves noise because greater headroom is provided for the internal circuits.

Table 4 lists the output voltage noise for the 10-Hz to 100-kHz band at a 5.0-V output for a variety of conditions with an input voltage of 5.5 V, an $R_1$ of 12.1 kΩ, and a load current of 4 A. The 5.0-V output is used because this output is the worst-case condition for output voltage noise.

### Table 4. Output Noise Voltage at a 5.0-V Output

<table>
<thead>
<tr>
<th>OUTPUT VOLTAGE NOISE ($\mu$VRMS)</th>
<th>$C_{\text{NR/SS}}$ (nF)</th>
<th>$C_{\text{FF}}$ (nF)</th>
<th>$C_{\text{OUT}}$ (µF)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11.7</td>
<td>10</td>
<td>10</td>
<td>47</td>
</tr>
<tr>
<td>7.7</td>
<td>100</td>
<td>10</td>
<td>47</td>
</tr>
<tr>
<td>6</td>
<td>100</td>
<td>100</td>
<td>47</td>
</tr>
<tr>
<td>7.4</td>
<td>100</td>
<td>10</td>
<td>1000</td>
</tr>
<tr>
<td>5.8</td>
<td>100</td>
<td>100</td>
<td>1000</td>
</tr>
</tbody>
</table>

8.1.4 Charge Pump Noise

The device internal charge pump generates a minimal amount of noise. Use a bias rail to minimize the internal charge pump noise when the internal voltage is clamped, thereby reducing the overall output noise floor.

The high-frequency components of the output voltage noise density curve are filtered out in most applications by using 10-nF to 100-nF bypass capacitors close to the load. Using a ferrite bead between the LDO output and the load input capacitors forms a pi-filter, further reducing the high-frequency noise contribution.

8.1.5 Current Sharing

There are two main current sharing implementations:

1. Through the use of external operational amplifiers. For more details, see the Current-Sharing Dual LDOs reference guide and 6 A Current-Sharing Dual LDO reference guide.
2. Through the use of external ballast resistors. For more details of this implementation, see the High-Current Low-Noise Parallel LDO reference design.
8.1.6 Adjustable Operation

As shown in Figure 44, the output voltage of the TPS7A53 is set using external resistors.

![Figure 44. Adjustable Operation](image)

Use Equation 4 to calculate \( R_1 \) and \( R_2 \). This resistive network must provide a current equal to or greater than 5 \( \mu \)A for dc accuracy. To optimize the noise and PSRR, use an \( R_1 \) of 12.1 k\( \Omega \).

\[
V_{OUT} = V_{NR/SS} \times \left(1 + \frac{R_1}{R_2}\right) \quad (4)
\]

Table 5 shows the resistor combinations required to achieve several common rails using standard 1%-tolerance resistors.

<table>
<thead>
<tr>
<th>TARGETED OUTPUT VOLTAGE (V)</th>
<th>FEEDBACK RESISTOR VALUES(1)</th>
<th>CALCULATED OUTPUT VOLTAGE (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>( R_1 ) (k( \Omega ))</td>
<td>( R_2 ) (k( \Omega ))</td>
</tr>
<tr>
<td>0.9</td>
<td>12.4</td>
<td>100</td>
</tr>
<tr>
<td>0.95</td>
<td>12.4</td>
<td>66.5</td>
</tr>
<tr>
<td>1.00</td>
<td>12.4</td>
<td>49.9</td>
</tr>
<tr>
<td>1.10</td>
<td>12.4</td>
<td>33.2</td>
</tr>
<tr>
<td>1.20</td>
<td>12.4</td>
<td>24.9</td>
</tr>
<tr>
<td>1.50</td>
<td>12.4</td>
<td>14.3</td>
</tr>
<tr>
<td>1.80</td>
<td>12.4</td>
<td>10</td>
</tr>
<tr>
<td>1.90</td>
<td>12.1</td>
<td>8.87</td>
</tr>
<tr>
<td>2.50</td>
<td>12.4</td>
<td>5.9</td>
</tr>
<tr>
<td>2.85</td>
<td>12.1</td>
<td>4.75</td>
</tr>
<tr>
<td>3.00</td>
<td>12.1</td>
<td>4.42</td>
</tr>
<tr>
<td>3.30</td>
<td>11.8</td>
<td>3.74</td>
</tr>
<tr>
<td>3.60</td>
<td>12.1</td>
<td>3.48</td>
</tr>
<tr>
<td>4.5</td>
<td>11.8</td>
<td>2.55</td>
</tr>
<tr>
<td>5.00</td>
<td>12.4</td>
<td>2.37</td>
</tr>
</tbody>
</table>

(1) \( R_1 \) is connected from OUT to FB; \( R_2 \) is connected from FB to GND.
8.1.7 Power-Good Operation

For proper operation of the power-good circuit, the pullup resistor value must be between 10 kΩ and 100 kΩ. The lower limit of 10 kΩ results from the maximum pulldown strength of the power-good transistor, and the upper limit of 100 kΩ results from the maximum leakage current at the power-good node. If the pullup resistor is outside of this range, then the power-good signal may not read a valid digital logic level.

Using a large \( C_{FF} \) with a small \( C_{NR/SS} \) causes the power-good signal to incorrectly indicate that the output voltage has settled during turnon. The \( C_{FF} \) time constant must be greater than the soft-start time constant for proper operation of the PG during start-up. For a detailed description, see the Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application report.

The state of PG is only valid when the device operates above the minimum supply voltage. During short UVLO events and at light loads, power-good does not assert because the output voltage is sustained by the output capacitance.

8.1.8 Undervoltage Lockout (UVLO) Operation

The UVLO circuit makes sure that the device remains disabled before the input or bias supplies reach the minimum operational voltage range, and that the device shuts down when the input supply or bias supply falls too low.

The UVLO circuit has a minimum response time of several microseconds to fully assert. During this time, a downward line transient below approximately 0.8 V causes the UVLO to assert for a short time; however, the UVLO circuit does not have enough stored energy to fully discharge the internal circuits inside of the device. When the UVLO circuit does not fully discharge, the internal circuits of the output are not fully disabled.

The effect of the downward line transient can be mitigated by either using a larger input capacitor to limit the fall time of the input supply when operating near the minimum \( V_{IN} \), or by using a bias rail.

Figure 45 shows the UVLO circuit response to various input voltage events. The diagram can be separated into the following regions:

- **Region A**: The device does not turn on until the input reaches the UVLO rising threshold.
- **Region B**: Normal operation with a regulated output.
- **Region C**: Brownout event above the UVLO falling threshold (UVLO rising threshold – UVLO hysteresis). The output may fall out of regulation but the device is still enabled.
- **Region D**: Normal operation with a regulated output.
- **Region E**: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the output falls because of the load and active discharge circuit. The device is reenabled when the UVLO rising threshold is reached by the input voltage and a normal start-up then follows.
- **Region F**: Normal operation followed by the input falling to the UVLO falling threshold.
- **Region G**: The device is disabled when the input voltage falls below the UVLO falling threshold to 0 V. The output falls because of the load and active discharge circuit.

![Figure 45. Typical UVLO Operation](image_url)
8.1.9 Dropout Voltage (V_{DO})

Generally speaking, the dropout voltage often refers to the minimum voltage difference between the input and output voltage (V_{DO} = V_{IN} – V_{OUT}) that is required for regulation. When V_{IN} drops below the required V_{DO} for the given load current, the device functions as a resistive switch and does not regulate output voltage. Dropout voltage is proportional to the output current because the device is operating as a resistive switch.

Dropout voltage is affected by the drive strength for the gate of the pass element, which is nonlinear with respect to V_{IN} on this device because of the internal charge pump. The charge pump causes a higher dropout voltage at lower input voltages when a bias rail is not used.

For this device, dropout voltage increases exponentially when the input voltage nears its maximum operating voltage because the charge pump is internally clamped to 8.0 V.

8.1.10 Device Behavior During Transition From Dropout Into Regulation

Some applications have transients that place the device into dropout, especially with a device such as a high-current linear regulator. A typical application with these transient conditions may require setting V_{IN} ≤ (V_{OUT} + V_{DO}) in order to keep the device junction temperature within the specified operating range. A load transient or line transient with these conditions can place the device into dropout; for example, a load transient from 1 A to 4 A at 1 A/µs when operating with a V_{IN} of 5.4 V and a V_{OUT} of 5.0 V.

The load transient saturates the error amplifier output stage when the gate of the pass element is driven as high as possible by the error amplifier, thus making the pass element function like a resistor from V_{IN} to V_{OUT}. The error amplifier response time to this load transient (I_{OUT} = 4 A to 1 A at 1 A/µs) is limited because the error amplifier must first recover from saturation, and then place the pass element back into active mode. During the recovery from the load transient, V_{OUT} overshoots because the pass element is functioning as a resistor from V_{IN} to V_{OUT}. If operating under these conditions, apply a higher dc load or increase the output capacitance in order to reduce the overshoot.

8.1.11 Load Transient Response

The load-step transient response is the output voltage response by the LDO to a step in load current, whereby output voltage regulation is maintained. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions shown in Figure 46 are broken down in this section. Regions A, E, and H are where the output voltage is in steady-state regulation.

During transitions from a light load to a heavy load:

- Initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B).
- Recovery from the dip results from the LDO increasing its sourcing current, and leads to output voltage regulation (region C).

During transitions from a heavy load to a light load:

- Initial voltage rise results from the LDO sourcing a large current, and leads to the output capacitor charge to increase (region F).
- Recovery from the rise results from the LDO decreasing its sourcing current in combination with the load discharging the output capacitor (region G).
Transitions between current levels changes the internal power dissipation because the TPS7A53 is a high-current device (region D). The change in power dissipation changes the die temperature during these transitions, and leads to a slightly different voltage level. This different output voltage level shows up in the various load transient responses.

A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor.

8.1.12 Reverse Current Protection Considerations

As with most LDOs, this device can be damaged by excessive reverse current.

Conditions where excessive reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{\text{OUT}} > V_{\text{IN}} + 0.3 \text{ V}$:

- If the device has a large $C_{\text{OUT}}$, then the input supply collapses quickly and the load current becomes very small
- The output is biased when the input supply is not established
- The output is biased above the input supply

If an excessive reverse current flow is expected in the application, then external protection must be used to protect the device. Figure 47 shows one approach of protecting the device.

![Figure 47. Example Circuit for Reverse Current Protection Using a Schottky Diode](image-url)
8.1.13 Power Dissipation (P_D)

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Equation 5 calculates P_D:

\[ P_D = (V_{\text{OUT}} - V_{\text{IN}}) \times I_{\text{OUT}} \]  

**NOTE**

Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A53 allows for maximum efficiency across a wide range of output voltages.

The primary heat conduction path for the package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane.

The maximum power dissipation determines the maximum allowable junction temperature (T_J) for the device. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance (R_{\text{JA}}) of the combined PCB and device package and the temperature of the ambient air (T_A), according to Equation 6. The equation is rearranged for output current in Equation 7.

\[ T_J = T_A = (R_{\text{JA}} \times P_D) \]  
\[ I_{\text{OUT}} = \frac{(T_J - T_A)}{[R_{\text{JA}} \times (V_{\text{IN}} - V_{\text{OUT}})]} \]

Unfortunately, this thermal resistance (R_{\text{JA}}) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The R_{\text{JA}} recorded in the *Electrical Characteristics* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, R_{\text{JA}} is actually the sum of the VQFN package junction-to-case (bottom) thermal resistance (R_{\text{JCbot}}) plus the thermal resistance contribution by the PCB copper.

8.1.14 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi (\(\Psi\)) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics (\(\Psi_{JT}\) and \(\Psi_{JB}\)) are used in accordance with Equation 8 and are given in the *Electrical Characteristics* table.

\[ \Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \]  
\[ \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D \]

where:

- \(P_D\) is the power dissipated as explained in Equation 5
- \(T_T\) is the temperature at the center-top of the device package, and
- \(T_B\) is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

\[ \Psi_{JT} = 0.0039°C/W \]  
\[ \Psi_{JB} = 0.0045°C/W \]

The maximum junction temperature determines the maximum allowable junction temperature (T_J) for the device. The maximum junction temperature determines the maximum allowable junction temperature (T_J) for the device.
8.1.15  TPS7A53EVM Thermal Analysis

The TPS7A53EVM is used to develop the TPS7A5401RPS thermal model. The RPS package is a 2.2-mm × 2.5-mm, 12-pin VQFN with 25-µm plating on each via. The EVM is a 3-inch by 3-inch (7.62 mm × 7.62 mm) PCB comprised of four layers. Table 6 lists an overview of the EVM stackup. Figure 48 to Figure 52 provide layer details for the EVM.

Table 6. Stackup

<table>
<thead>
<tr>
<th>LAYER</th>
<th>NAME</th>
<th>MATERIAL</th>
<th>THICKNESS (mil)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Top overlay</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>2</td>
<td>Top solder</td>
<td>Solder resist</td>
<td>0.40</td>
</tr>
<tr>
<td>3</td>
<td>Top layer</td>
<td>Copper</td>
<td>1.40</td>
</tr>
<tr>
<td>4</td>
<td>Dielectric 1</td>
<td>FR-4, high $T_G$</td>
<td>18.50</td>
</tr>
<tr>
<td>5</td>
<td>Mid layer 1</td>
<td>Copper</td>
<td>1.40</td>
</tr>
<tr>
<td>6</td>
<td>Dielectric 2</td>
<td>FR-4, high $T_G$</td>
<td>18.60</td>
</tr>
<tr>
<td>7</td>
<td>Mid layer 2</td>
<td>Copper</td>
<td>1.40</td>
</tr>
<tr>
<td>8</td>
<td>Dielectric 3</td>
<td>FR-4, high $T_G$</td>
<td>18.50</td>
</tr>
<tr>
<td>9</td>
<td>Bottom layer</td>
<td>Copper</td>
<td>1.40</td>
</tr>
<tr>
<td>10</td>
<td>Bottom solder</td>
<td>Solder resist</td>
<td>0.40</td>
</tr>
</tbody>
</table>

Figure 48. Top Composite View

Figure 49. Top Layer Routing
Figure 50. Mid Layer 1 Routing

Figure 51. Mid Layer 2 Routing

Figure 52. Bottom Layer Routing
Figure 53 shows the thermal gradient on the PCB that results when a 1-W power dissipation is used through the PassFET with a 25°C ambient temperature.

Figure 53. PCB Thermal Gradient

For additional information on the PCB, see the TPS7A53EVM user guide.
8.2 Typical Application

This section discusses the implementation of the TPS7A53 using an adjustable feedback network to regulate a 4-A load requiring good PSRR at high frequency with low-noise at an output voltage of 0.9 V. Figure 54 provides a schematic for this typical application circuit.

![Typical Application for a 0.9-V Rail](image)

8.2.1 Design Requirements

For this design example, use the parameters listed in Table 7 as the input parameters.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>DESIGN REQUIREMENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage</td>
<td>1.2 V, ±3%, provided by the dc/dc converter switching at 500 kHz</td>
</tr>
<tr>
<td>Bias voltage</td>
<td>5V, ±5%</td>
</tr>
<tr>
<td>Output voltage</td>
<td>0.9 V, ±1%</td>
</tr>
<tr>
<td>Output current</td>
<td>4.0 A (maximum), 100 mA (minimum)</td>
</tr>
<tr>
<td>RMS noise, 10 Hz to 100 kHz</td>
<td>&lt; 10 µV &lt;sub&gt;RMS&lt;/sub&gt;</td>
</tr>
<tr>
<td>PSRR at 500 kHz</td>
<td>&gt; 40 dB</td>
</tr>
<tr>
<td>Start-up time</td>
<td>&lt; 25 ms</td>
</tr>
</tbody>
</table>

8.2.2 Detailed Design Procedure

At 4.0 A and 0.9 V<sub>OUT</sub>, the dropout of the TPS7A53 has a 240-mV maximum dropout over temperature; thus, a 300-mV headroom is sufficient for operation over both input and output voltage accuracy. At full load and high temperature on some devices, the TPS7A53 can enter dropout if both the input and output supply are beyond the edges of the respective accuracy specification.

For a 0.9-V output, use external adjustable resistors. See the resistor values in listed Table 5 for choosing resistors for a 0.9 V output.

Input and output capacitors are selected in accordance with the Recommended Capacitor Types section. Ceramic capacitances of 47 µF for the input and one 47-µF capacitor in parallel with two 10-µF capacitors for the output are selected.

To satisfy the required start-up time and still maintain low noise performance, a 100-nF C<sub>NR/SS</sub> is selected. Equation 9 calculates this value.

\[
I_{SS} = \frac{(V_{NR/SS} \times C_{NR/SS})}{I_{NR/SS}}
\]  

(9)

At the 4.0-A maximum load, the internal power dissipation is 1.2 W and corresponds to a 52°C junction temperature rise for the RPS package on a standard JEDEC board. With a 55°C maximum ambient temperature, the junction temperature is at 107.0°C. To further minimize noise, a feed-forward capacitance (C<sub>FF</sub>) of 10 nF is selected.
8.2.3 Application Curves

![Figure 55. PSRR vs Frequency and \(I_{\text{OUT}}\) for \(V_{\text{OUT}} = 5.0\ V\)](image)

![Figure 56. PSRR vs Frequency and \(V_{\text{IN}}\) for \(V_{\text{OUT}} = 5.0\ V\) at \(I_{\text{OUT}} = 4.0\ A\)](image)

9 Power Supply Recommendations

The TPS7A53 is designed to operate from an input voltage supply range between 1.1 V and 6.5 V. If the input supply is less than 1.4 V, then a bias rail of at least 3.0 V must be used. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, use additional input capacitors with low ESR to help improve output noise performance.

10 Layout

10.1 Layout Guidelines

10.1.1 Board Layout

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. To avoid negative system performance, do not use of vias and long traces to the input and output capacitors. The grounding and layout scheme illustrated in Figure 57 minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

To improve performance, use a ground reference plane, either embedded in the PCB itself or placed on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.
10.2 Layout Example

Figure 57. Example Layout
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

11.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A53. The summary information for this fixture is shown in Table 8.

Table 8. Design Kits and Evaluation Modules

<table>
<thead>
<tr>
<th>NAME</th>
<th>LITERATURE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS7A5300EVM-TDB evaluation module</td>
<td>SBVS059</td>
</tr>
</tbody>
</table>

The EVM can be requested at the Texas Instruments web site through the TPS7A53 product folder.

11.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS7A53 is available through the TPS7A53 product folder under simulation models.

11.1.2 Device Nomenclature

Table 9. Ordering Information

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| TPS7A5301YYYZ | YYY is the package designator.  
|           | Z is the package quantity. |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com.

11.2 Documentation Support

11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, *TPS3702 High-Accuracy, Overvoltage and Undervoltage Monitor data sheet*
- Texas Instruments, *TPS7A53EVM-031 Evaluation Module user guide*
- Texas Instruments, *Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application report*
- Texas Instruments, *6 A Current-Sharing Dual LDO reference guide*

11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.
11.5 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

11.6 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.7 Glossary
SLYZ022 — Ti Glossary.
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

NOTES: (continued)
5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>PIns</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/ Ball material</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS7A5301RPSR</td>
<td>ACTIVE</td>
<td>VQFN-HR</td>
<td>RPS</td>
<td>12</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>MATTE SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>21BH</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS7A5301RPST</td>
<td>ACTIVE</td>
<td>VQFN-HR</td>
<td>RPS</td>
<td>12</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>MATTE SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>21BH</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBsolete**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines “RoHS” to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, “RoHS” products are suitable for use in specified lead-free processes. TI may reference these types of products as “Pb-Free”.

**RoHS Exempt**: TI defines “RoHS Exempt” to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines “Green” to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a “~” will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead finish/Ball material** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF TPS7A53:

- Automotive: TPS7A53-Q1

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
**TAPE AND REEL INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS7A5301RPSR</td>
<td>VQFN-HR</td>
<td>RPS</td>
<td>12</td>
<td>3000</td>
<td>180.0</td>
<td>12.4</td>
<td>2.45</td>
<td>2.75</td>
<td>1.2</td>
<td>4.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>TPS7A5301RPST</td>
<td>VQFN-HR</td>
<td>RPS</td>
<td>12</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>2.45</td>
<td>2.75</td>
<td>1.2</td>
<td>4.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

- **Pocket Quadrants**
- **Sprocket Holes**
- **User Direction of Feed**
**Device** | **Package Type** | **Package Drawing** | **Pins** | **SPQ** | **Length (mm)** | **Width (mm)** | **Height (mm)**
--- | --- | --- | --- | --- | --- | --- | ---
TPS7A5301RPSR | VQFN-HR | RPS | 12 | 3000 | 210.0 | 185.0 | 35.0
TPS7A5301RPST | VQFN-HR | RPS | 12 | 250 | 210.0 | 185.0 | 35.0

*All dimensions are nominal*
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.
3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated