









**TPSI2072-Q1** SLVSG40 – JUNE 2023

# TPSI2072-Q1 2-Channel 600-V, 50-mA, Automotive Isolated Switch with 2-mA Avalanche Rating for Insulation Monitoring and High Voltage Measurements

# 1 Features

- Qualified for automotive applications
   AEC-Q100 grade 1: -40 to 125°C T<sub>A</sub>
- Integrated avalanche rated MOSFETs
  - Designed and qualified for reliability for dielectric withstand testing (Hi-Pot)
    - I<sub>AVA</sub> = 2-mA for 5-s pulses, 1-mA for 60-s pulses
    - $V_{HIPOT, 5-s} = 4300$ -V with  $R_{series} > 1.83$ -M $\Omega$
    - V<sub>HIPOT, 5-s</sub> = 2850-V with R<sub>series</sub> > 1.1-MΩ
  - 600-V standoff voltage
  - $R_{ON} = 65 \Omega (T_J = 25^{\circ}C)$
  - I<sub>OFF</sub> = 1-µA at 500-V (T<sub>J</sub> = 105°C)
- Low primary side supply current
  - 5-mA single channel, 9-mA two channel ON state current
- Functional Safety Capable
  - Documentation available to aid in ISO 26262 and IEC 61508 system design
- Robust isolation barrier:
  - > 26 year projected lifetime at 1000-V<sub>RMS</sub> / 1500-V<sub>DC</sub> working voltage
  - Isolation rating,  $V_{ISO}$ , up to 3750- $V_{RMS}$  / 5300- $V_{DC}$
- SOIC 11-pin (DWQ) package with wide pins for improved thermal performance
  - Creepage and clearance ≥ 8-mm (primarysecondary)
  - Creepage and clearance ≥ 3-mm (across switch terminals)
- Safety-related certifications
  - (Planned) DIN VDE V 0884-11:2017-01
  - (Planned) UL 1577 component recognition program

# 2 Applications

- Solid state relay
- Hybrid, electric, and power train systems
- Battery Management Systems (BMS)
- Energy Storage Systems (ESS)
- Solar energy
- Onboard charger
- EV charging infrastructure
- See also the TI Reference Designs related to these applications.

# **3 Description**

The TPSI2072-Q1 is a two channel isolated solid state relay designed for high voltage automotive

and industrial applications. The TPSI2072-Q1 uses TI's high reliability capacitive isolation technology in combination with internal back-to-back MOSFETs to form a completely integrated solution requiring no secondary side power supply. The TPSI2072-Q1 improves system reliability as TI's capacitive isolation technology does not suffer from mechanical wearout or photo degradation failure modes common in mechanical relay and photo relay components.

The primary side of the device is powered by only 9 mA of input current and incorporates fail-safe EN1 and EN2 pins preventing any possibility of back powering the VDD supply. In most applications, the VDD pin of the device should be connected to a system supply between 4.5 V–20 V and the EN1 and EN2 pins of the device should be driven by a GPIO output with logic HI between 2.1 V–20 V. In other applications, the VDD, EN1, and EN2 pins could be driven together directly from the system supply or from a GPIO output.

Each channel on the secondary side consists of backto-back MOSFETs with a standoff voltage of +/-600 V from SM to S1 and SM to S2. The TPSI2072-Q1 MOSFET's avalanche robustness and thermally conscious package design allow it to robustly support system level dielectric withstand testing (HiPot) and DC fast charger surge currents of up to 2 mA without requiring any external components.

#### **Package Information**

| 0           |                        |                  |  |  |  |  |
|-------------|------------------------|------------------|--|--|--|--|
| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)  |  |  |  |  |
| TPSI2072-Q1 | SOIC 11-pin (DWQ)      | 10.3 mm × 7.5 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**TPSI2072-Q1 Simplified Application Schematic** 

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Revision History                    |
| 5 Pin Configuration and Functions     |
| 5.1 Pin Functions                     |
| 6 Specifications                      |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings                       |
| 6.3 Recommended Operating Conditions5 |
| 6.4 Thermal Information5              |
| 6.5 Power Ratings5                    |
| 6.6 Insulation Specifications6        |
| 6.7 Safety-Related Certifications7    |
| 6.8 Safety Limiting Values7           |
| 6.9 Electrical Characteristics        |
| 6.10 Switching Characteristics10      |
| 7 Parameter Measurement Information   |

| 8 Detailed Description                               | 12   |
|------------------------------------------------------|------|
| 8.1 Overview                                         | . 12 |
| 8.2 Functional Block Diagram                         |      |
| 8.3 Feature Description.                             |      |
| 8.4 Device Functional Modes                          | 14   |
| 9 Application and Implementation                     | . 15 |
| 9.1 Application Information                          | . 15 |
| 9.2 Typical Application                              |      |
| 9.3 Power Supply Recommendations                     | 21   |
| 9.4 Layout                                           | 21   |
| 10 Device and Documentation Support                  | 35   |
| 10.1 Receiving Notification of Documentation Updates | 35   |
| 10.2 Support Resources                               | . 35 |
| 10.3 Trademarks                                      |      |
| 10.4 Electrostatic Discharge Caution                 |      |
| 10.5 Glossary                                        | 35   |
| 11 Mechanical, Packaging, and Orderable              |      |
| Information                                          | . 36 |
|                                                      |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2023 | *        | Initial Release |



# **5** Pin Configuration and Functions





#### **5.1 Pin Functions**

| PIN NO. | PIN NAME | TYPE <sup>(1)</sup> | DESCRIPTION                                                                 |
|---------|----------|---------------------|-----------------------------------------------------------------------------|
| 1       | VDD      | Р                   | Power supply for primary side                                               |
| 2       | GND      | GND                 | Ground supply for primary side                                              |
| 3       | NC/GND   | NC/GND              | Internally connected, connect externally to ground or leave floating        |
| 4       | EN1      | I                   | Active high switch enable signal, S1-SM                                     |
| 5       | EN2      | I                   | Active high switch enable signal, SM-S2                                     |
| 6       | NC/GND   | NC/GND              | Internally connected, connect externally to ground or leave floating        |
| 7       | NC/GND   | NC/GND              | Internally connected, connect externally to ground or leave floating        |
| 8       | GND      | GND                 | Internally connected to GND, connect externally to ground or leave floating |
| 9       | S2       | I/O                 | Switch input                                                                |
| 10      | SM       | I/O                 | Shared switch input, see Layout Guidelines for more information             |
| 11      | S1       | I/O                 | Switch input                                                                |

(1) P = power, I = input, O = output, GND = ground, NC = no connect



# **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        | PARAMETER                                                    | MIN  | MAX  | UNIT |
|------------------------|--------------------------------------------------------------|------|------|------|
| V <sub>VDD</sub>       | Primary side supply voltage <sup>(2)</sup>                   | -0.3 | 20.7 | V    |
| V <sub>EN1</sub>       | Enable1 voltage <sup>(2)</sup>                               | -0.3 | 20.7 | V    |
| V <sub>EN2</sub>       | Enable2 voltage <sup>(2)</sup>                               | -0.3 | 20.7 | V    |
| I <sub>S1,S2</sub>     | Switch current, S1/S2                                        | -55  | 55   | mA   |
| I <sub>SM</sub>        | Switch current, SM                                           | -110 | 110  | mA   |
|                        | Repetitive avalanche rating, 5s pulse, S1/S2 <sup>(3)</sup>  | -2   | 2    | mA   |
| I <sub>AVA,S1,S2</sub> | Repetitive avalanche rating, 60s pulse, S1/S2 <sup>(4)</sup> | -1   | 1    | mA   |
|                        | Repetitive avalanche rating, 5s pulse, SM <sup>(3)</sup>     | -4   | 4    | mA   |
| I <sub>AVA,SM</sub>    | Repetitive avalanche rating, 60s pulse, SM <sup>(4)</sup>    | -2   | 2    | mA   |
| TJ                     | Junction temperature                                         | -40  | 150  | °C   |
| T <sub>stg</sub>       | Storage temperature                                          | -65  | 150  | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Voltage values are with respect to GND.

(3) 5 minutes accumulated over lifetime in increments of no longer than 5 second periods, duty cycle < 33%

(4) 5 minutes accumulated over lifetime in increments of no longer than 60 second periods, duty cycle < 10%

# 6.2 ESD Ratings

|                     |                           |                                                                                               |                              | VALUE | UNIT |
|---------------------|---------------------------|-----------------------------------------------------------------------------------------------|------------------------------|-------|------|
| HBM <sub>Prim</sub> | Electrostatio discharge   | Human body model (HBM), per AEC<br>Q100-002 <sup>(1)</sup> HBM ESD Classification<br>Level 2  | Primary Side Pins No. 1-8    | ±2000 | V    |
| HBM <sub>Sec</sub>  | - Electrostatic discharge | Human body model (HBM), per AEC<br>Q100-002 <sup>(1)</sup> HBM ESD Classification<br>Level 1C | Secondary Side Pins No. 9-11 | ±1500 | V    |
| CDM                 | Electrostatic discharge   | Charged device model (CDM), per AEC<br>Q100-011<br>CDM ESD Classification Level C4            | All pins                     | ±750  | V    |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                         | PARAMETER                                  | MIN  | NOM MAX | UNIT |
|-----------------------------------------|--------------------------------------------|------|---------|------|
| V <sub>VDD</sub>                        | Primary side supply voltage <sup>(1)</sup> | 4.5  | 20      | V    |
| V <sub>EN1</sub>                        | Enable1 voltage <sup>(1)</sup>             | 0    | 20      | V    |
| V <sub>EN2</sub>                        | Enable2 voltage <sup>(1)</sup>             | 0    | 20      | V    |
| V <sub>SM-S1</sub> , V <sub>SM-S2</sub> | Switch input voltage                       | -600 | 600     | V    |
| I <sub>S1,S2</sub>                      | Switch current                             | -50  | 50      | mA   |
| I <sub>SM</sub>                         | Switch current                             | -100 | 100     | mA   |
| T <sub>A</sub>                          | Ambient operating temperature              | -40  | 125     | °C   |
| TJ                                      | Junction operating temperature             | -40  | 150     | °C   |

(1) Voltage values are with respect to GND.

#### 6.4 Thermal Information

|                            |                                                           | DEVICE     |      |
|----------------------------|-----------------------------------------------------------|------------|------|
|                            | THERMAL METRIC <sup>(1)</sup>                             | DWQ (SOIC) | UNIT |
|                            |                                                           | 11 PINS    |      |
| R <sub>OJA</sub>           | Junction-to-ambient thermal resistance                    | 70         | °C/W |
| R <sub>OJA, EVM, 60S</sub> | Junction-to-ambient thermal resistance <sup>(2) (3)</sup> | 52         | °C/W |
| R <sub>OJA, EVM, 5S</sub>  | Junction-to-ambient thermal resistance <sup>(2) (4)</sup> | 30         | °C/W |
| R <sub>OJB</sub>           | Junction-to-board thermal resistance                      | 22         | °C/W |
| R <sub>OJC(top)</sub>      | Junction-to-case (top) thermal resistance                 | 26         | °C/W |
| Ψյт                        | Junction-to-top characterization parameter                | 14         | °C/W |
| Ψ <sub>JB</sub>            | Junction-to-board characterization parameter              | 21         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) EVM PCB dimensions are 70mm x 70mm x 1.58mm. 4 layer PCB with 2oz Cu on layers 1,4 and 1oz Cu on layer 2,3.

(3) Performance of EVM with power applied for 60s.

(4) Performance of EVM with power applied for 5s.

### 6.5 Power Ratings

|                  | PARAMETER                             | TEST CONDITIONS                                                                                 | MIN | TYP | MAX  | UNIT |
|------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|------|------|
| PD               | Maximum power dissipation, total      | $V_{VDD} = 5 V,$                                                                                |     |     | 30.2 | mW   |
| P <sub>D_P</sub> | Maximum power dissipation (primary)   | V <sub>EN1,EN2</sub> = 5 V peak to peak,<br>V <sub>S1-SM</sub> = 600V, R <sub>S1</sub> = 500kΩ, |     |     | 30   | mW   |
| P <sub>D_S</sub> | Maximum power dissipation (secondary) | $V_{S2-SM} = 600V, R_{S2} = 500k\Omega,$<br>f <sub>EN1,EN2</sub> = 1Hz square wave              |     |     | 0.2  | mW   |



#### 6.6 Insulation Specifications

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                           | VALUE             | UNIT             |
|-------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| IEC 6066          | 4-1                                                   |                                                                                                                                                                                           |                   |                  |
| CLR               | External clearance <sup>(1)</sup>                     | Shortest terminal-to-terminal distance through air                                                                                                                                        | >8                | mm               |
| CPG               | External Creepage <sup>(1)</sup>                      | Shortest terminal-to-terminal distance across the package surface                                                                                                                         | >8                | mm               |
| DTI               | Distance through the insulation                       | Minimum internal gap (internal clearance)                                                                                                                                                 | >10.5             | μm               |
| СТІ               | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                     | >600              | V                |
|                   | Material Group                                        | According to IEC 60664-1                                                                                                                                                                  | I                 |                  |
|                   |                                                       | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                | I-IV              |                  |
|                   | Overvoltage category per IEC 60664-1                  | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                | I-III             |                  |
|                   |                                                       | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                               | I-II              |                  |
|                   | DE 0884-11:2017-01 <sup>(2)</sup> , IEC 60747-17:2020 |                                                                                                                                                                                           |                   |                  |
| VIORM             | Maximum repetitive peak isolation voltage             | AC voltage (bipolar)                                                                                                                                                                      | 1414              | V <sub>PK</sub>  |
| V                 | Maximum inclution working voltage                     | AC voltage (sine wave)                                                                                                                                                                    | 1000              | V <sub>RMS</sub> |
| VIOWM             | Maximum isolation working voltage                     | DC voltage                                                                                                                                                                                | 1500              | $V_{\text{DC}}$  |
| V                 | Movimum transient isolation voltage                   | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification)                                                                                                                          | 5300              | V <sub>PK</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                   | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production)                                                                                                                   | 6360              | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>        | Tested in oil per IEC 62638-1, 1.2/50 $\mu$ s waveform, V <sub>TEST</sub> = 1.3 × V <sub>IOSM</sub> = 6500 V <sub>PK</sub> (qualification)                                                | 5000              | V <sub>PK</sub>  |
|                   | Apparent charge <sup>(4)</sup>                        | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60 s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ = 1800 $V_{PK}$ , $t_m$ = 10 s                                    | ≤5                | pC               |
| q <sub>pd</sub>   |                                                       | Method a: After environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.3 \times V_{IORM} =$<br>1950 $V_{PK}$ , $t_m = 10$ s                           | ≤5                |                  |
|                   |                                                       | Method b1: At routine test (100% production) and<br>preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s;<br>$V_{pd(m)} = 1.5 \times V_{IORM} = 2250 V_{PK}$ , $t_m = 1$ s | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup>   | $V_{IO} = 0.4 \times \sin (2\pi ft), f = 1 \text{ MHz}$                                                                                                                                   | 4                 | pF               |
|                   |                                                       | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                            | >10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$                                                                                                           | >10 <sup>11</sup> | Ω                |
|                   |                                                       | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                         | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                                           | 2                 |                  |
|                   | Climatic category                                     |                                                                                                                                                                                           | 40/150/21         |                  |
| UL 1577           |                                                       |                                                                                                                                                                                           |                   |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification)<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production)                                                                            | 3750              | V <sub>RMS</sub> |
| Misc.             |                                                       |                                                                                                                                                                                           | I                 |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                           |                                                                                                                                                                                           | 5300              | V <sub>DC</sub>  |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications.

(2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier tied together creating a two-pin device.



# 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                      | CSA                                 | UL                                                                       | CQC                                 | TUV                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------|-------------------------------------|-------------------------------------|
| Plan to certify according<br>to DIN V VDE V<br>0884-11:2017-01                                                                                                                                           |                                     | Plan to certify according<br>to UL 1577 Component<br>Recognition Program |                                     |                                     |
| Maximum transient<br>isolation voltage, 5300<br>V <sub>PK</sub> ;<br>Maximum repetitive peak<br>isolation voltage, 1500<br>V <sub>PK</sub> ;<br>Maximum surge isolation<br>voltage, 6000 V <sub>PK</sub> | Not Planned, contact TI to request. | Single protection, 3750<br>V <sub>RMS</sub>                              | Not Planned, contact TI to request. | Not Planned, contact TI to request. |
| Certificate planned                                                                                                                                                                                      |                                     | Certificate planned                                                      |                                     |                                     |

# 6.8 Safety Limiting Values

|                | PARAMETER <sup>(1)</sup> (2)                           | TEST CONDITIONS                                                                                                  | MIN | TYP | MAX  | UNIT |
|----------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                | Safety VDD Current                                     | R <sub>θJA</sub> = 70°C/W, V <sub>VDD</sub> = 20 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C             |     |     | 77   |      |
|                | Safety Switch Current, S1 or S2 (On State)             | R <sub>θJA</sub> = 70°C/W, V <sub>VDD</sub> = 20 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C             |     |     | 71   | mA   |
| IS             | Safety Switch Current, S1 or S2 (Off State, 5 second)  | $R_{\theta JA, EVM, 5S}^{(3)} = 30^{\circ}C/W, V_{VDD} = 0 V,$<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C  |     |     | 2.7  | IIIA |
|                | Safety Switch Current, S1 or S2 (Off State, 60 second) | $R_{\theta JA, EVM, 60S}^{(3)} = 52^{\circ}C/W, V_{VDD} = 0 V,$<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 1.5  |      |
| Ps             | Safety input, output, or total power                   | $R_{\theta JA} = 70^{\circ}$ C/W,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C.                              |     |     | 1.78 | W    |
| Τ <sub>S</sub> | Maximum safety temperature                             |                                                                                                                  |     |     | 150  | °C   |

(1) Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

(2) The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

(3) Assuming PCB layout similar to EVM in Layout Guideline section



#### **6.9 Electrical Characteristics**

Unless otherwise noted, all minimum/maximum specifications are over recommended operating conditions. All typical values are measured at  $T_J = 25^{\circ}$ C,  $V_{VDD} = 5$  V,  $V_{EN1,EN2} = 5$  V.

|                       | PARAMETER                                | TEST CONDITIONS                                                                                               | MIN | TYP | MAX  | UNIT |  |
|-----------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|
| PRIMARY SIDE          | SUPPLY (VDD)                             |                                                                                                               |     |     |      |      |  |
| V <sub>UVLO_R</sub>   | VDD undervoltage threshold rising        | VDD rising                                                                                                    | 4   | 4.2 | 4.4  | V    |  |
| V <sub>UVLO_F</sub>   | VDD undervoltage threshold falling       | VDD falling                                                                                                   | 3.9 | 4.1 | 4.3  | V    |  |
| V <sub>UVLO_HYS</sub> | VDD undervoltage threshold<br>hysteresis |                                                                                                               | 40  | 100 | 150  | mV   |  |
|                       | VDD current, single channel powered      | $V_{EN1} = 5 V, V_{EN2} = 0 V OR V_{EN 1} = 0$<br>V, V <sub>EN2</sub> = 5 V, T <sub>J</sub> = 25°C            |     | 5   | 6    | mA   |  |
| IVDD_ON_S             | on                                       | $V_{EN1} = 5 V, V_{EN2} = 0 V OR V_{EN 1} = 0$<br>V, $V_{EN2} = 5 V, -40^{\circ}C \le T_{J} \le 150^{\circ}C$ |     | 5   | 6.5  | mA   |  |
|                       | VDD current, both channels powered       | V <sub>EN1,EN2</sub> = 5 V, T <sub>J</sub> = 25°C                                                             |     | 9   | 11   | mA   |  |
| VDD_ON                | on                                       | $V_{EN1,EN2} = 5 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$              |     | 9   | 12   | mA   |  |
|                       |                                          | V <sub>VDD</sub> = 5 V, V <sub>EN1,EN2</sub> = 0 V, T <sub>J</sub> = 25°C                                     |     | 3.5 | 8    | μA   |  |
|                       |                                          | V <sub>VDD</sub> = 5 V, V <sub>EN1,EN2</sub> = 0 V, T <sub>J</sub> = 105°C                                    |     | 4.5 | 11   | μA   |  |
|                       | VDD current, 5 V, device powered off     | V <sub>VDD</sub> = 5 V, V <sub>EN1,EN2</sub> = 0 V, T <sub>J</sub> = 125°C                                    |     | 5.2 | 16   | μA   |  |
|                       |                                          | $V_{VDD} = 5 V, V_{EN1,EN2} = 0 V, -40^{\circ}C \le T_{J} \le 150^{\circ}C$                                   |     |     | 30   | μA   |  |
| IVDD_OFF              |                                          | V <sub>VDD</sub> = 20 V, V <sub>EN1,EN2</sub> = 0 V, T <sub>J</sub> = 25°C                                    |     | 8   | 10.5 |      |  |
|                       | VDD current, 20 V, device powered        | V <sub>VDD</sub> = 20 V, V <sub>EN1,EN2</sub> = 0 V, T <sub>J</sub> = 105°C                                   |     | 17  |      |      |  |
|                       | off                                      | V <sub>VDD</sub> = 20 V, V <sub>EN1,EN2</sub> = 0 V, T <sub>J</sub> = 125°C                                   |     | 11  | 25   | μA   |  |
|                       |                                          | $V_{VDD}$ = 20 V, $V_{EN1,EN2}$ = 0 V, -40°C ≤<br>T <sub>J</sub> ≤ 150°C                                      |     |     | 40   |      |  |
| FET CHARACT           | ERISTICS (S1, S2, SM)                    | ·                                                                                                             |     |     |      |      |  |
|                       |                                          | I <sub>S1,S2</sub> = 2 mA, T <sub>J</sub> = 25°C                                                              |     | 65  | 90   |      |  |
|                       |                                          | I <sub>S1,S2</sub> = 2 mA, T <sub>J</sub> = 85°C                                                              |     | 88  | 120  |      |  |
| R <sub>DSON</sub>     | On resistance, S1-SM or SM-S2            | I <sub>S1,S2</sub> = 2 mA, T <sub>J</sub> = 105°C                                                             |     | 96  | 125  | Ω    |  |
|                       |                                          | I <sub>S1,S2</sub> = 2 mA, T <sub>J</sub> = 125°C                                                             |     | 105 | 140  |      |  |
|                       |                                          | $I_{S1,S2} = 2 \text{ mA}, -40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$                             |     |     | 150  |      |  |
|                       |                                          | V = +/–500 V, T <sub>J</sub> = 25°C                                                                           |     | .02 | 0.1  |      |  |
|                       |                                          | V = +/–500 V, T <sub>J</sub> = 85°C                                                                           |     |     | 0.3  |      |  |
|                       | Off leakage, S1-SM or SM-S2, 500 V       | V = +/–500 V, T <sub>J</sub> = 105°C                                                                          |     |     | 1    | μA   |  |
|                       |                                          | V = +/–500 V, T <sub>J</sub> = 125°C                                                                          |     |     | 4    |      |  |
|                       |                                          | $V = +/-500 V, -40^{\circ}C \le T_{J} \le 150^{\circ}C$                                                       |     |     | 20   |      |  |
| OFF                   |                                          | V = +/–600 V, T <sub>J</sub> = 25°C                                                                           |     | .02 | 0.1  |      |  |
|                       |                                          | V = +/-600 V, T <sub>J</sub> = 85°C                                                                           |     |     | 0.5  |      |  |
|                       | Off leakage, S1-SM or SM-S2, 600 V       | V = +/-600 V, T <sub>J</sub> = 105°C                                                                          |     |     | 1.5  | μA   |  |
|                       |                                          | V = +/-600 V, T <sub>J</sub> = 125°C                                                                          |     |     | 6    |      |  |
|                       |                                          | $V = +/-600 V, -40^{\circ}C \le T_{J} \le 150^{\circ}C$                                                       |     |     | 50   |      |  |
|                       |                                          | $I_0 = 10 \ \mu\text{A}, T_J = 25^{\circ}\text{C}$                                                            | 650 | 770 |      |      |  |
| V <sub>AVA</sub>      | Avalanche voltage                        | $I_0 = 100 \ \mu\text{A}, \ T_J = 150^{\circ}\text{C}$                                                        | 650 |     | V    |      |  |
| C <sub>OSS</sub>      | S1, S2 capacitance                       | $V_{S1,S2,SM} = 0 V, F = 1 MHz$                                                                               |     | 770 |      | pF   |  |
|                       |                                          |                                                                                                               |     |     |      |      |  |



#### 6.9 Electrical Characteristics (continued)

Unless otherwise noted, all minimum/maximum specifications are over recommended operating conditions. All typical values are measured at  $T_J = 25^{\circ}$ C,  $V_{VDD} = 5 V$ ,  $V_{EN1,EN2} = 5 V$ .

|                                         | PARAMETER                      | TEST CONDITIONS                                                        | MIN  | TYP | MAX   | UNIT |
|-----------------------------------------|--------------------------------|------------------------------------------------------------------------|------|-----|-------|------|
| LOGIC-LEVEL INPU                        | T (EN1, EN2)                   | · · · · · · · · · · · · · · · · · · ·                                  |      |     |       |      |
| VIL                                     | Input logic low voltage        |                                                                        | 0.0  |     | 0.8   | V    |
| V <sub>IH</sub>                         | Input logic high voltage       |                                                                        | 2.1  |     | 20.0  | V    |
| V <sub>HYS</sub>                        | Input logic hysteresis         |                                                                        | 100  | 250 | 300   | mV   |
| I <sub>IL</sub> Input logic low current | Input logic low current        | V <sub>EN1,EN2</sub> = 0 V                                             | -1   |     | 1     | μA   |
|                                         |                                | V <sub>EN1,EN2</sub> = 0.8 V                                           | 2    | 4   | 6.5   | μA   |
|                                         | Input logic high current       | V <sub>EN1,EN2</sub> = 5 V                                             | 10   | 25  | 50    | μA   |
|                                         |                                | V <sub>EN1,EN2</sub> = 20 V                                            | 100  | 175 | 350   | μA   |
| I <sub>VDD_FS</sub>                     | VDD fail-safe current          | V <sub>EN1,EN2</sub> = 20 V, V <sub>VDD</sub> = 0 V                    | -0.1 | 0   | 0.1   | μA   |
| R <sub>PD</sub>                         | Pulldown resistance            | Two point measurement, $V_{EN1,EN2}$ = 0.5 V and $V_{EN1,EN2}$ = 0.8 V | 100  | 200 | 350   | kΩ   |
| NOISE IMMUNITY                          |                                |                                                                        |      |     |       |      |
| СМТІ                                    | Common-mode transient immunity | V <sub>CM</sub>   = 1000 V                                             |      |     | 100.0 | V/ns |



#### 6.10 Switching Characteristics

Unless otherwise noted, all minimum/maximum specifications are over recommended operating conditions. All typical values are measured at  $T_A = 25^{\circ}$ C,  $V_{VDD} = 5$  V,  $V_{EN1,EN2} = 5$  V.

| MODE          |                     | PARAMETER                                              | TEST CONDITIONS                                 | MIN | TYP | MAX | UNIT |
|---------------|---------------------|--------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------|
| Switching Cha | racteristic         | S                                                      |                                                 |     |     |     |      |
|               | t <sub>PD_ON</sub>  | Input HI to Output voltage falling propagation delay   |                                                 |     |     | 300 |      |
|               | t <sub>F</sub>      | Output fall time                                       |                                                 |     | 20  | 100 |      |
| EN owitching  | t <sub>ON</sub>     | Input HI to Output LO delay                            | -                                               |     |     | 400 |      |
| EN switching  | t <sub>PD_OFF</sub> | Input LO to Output voltage rising<br>propagation delay | - V <sub>IN</sub> = 600 V R <sub>L</sub> = 1 MΩ |     |     | 200 | μs   |
|               | t <sub>R</sub>      | Output rise time                                       |                                                 |     |     | 600 |      |
|               | t <sub>OFF</sub>    | Input LO to Output HI delay                            |                                                 |     |     | 700 |      |
|               | t <sub>PD_ON</sub>  | Input HI to Output voltage falling propagation delay   |                                                 |     |     | 400 |      |
|               | t <sub>F</sub>      | Output fall time                                       |                                                 |     | 20  | 100 |      |
| EN and VDD    | t <sub>ON</sub>     | Input HI to Output LO delay                            |                                                 |     |     | 500 |      |
| switching     | t <sub>PD_OFF</sub> | Input LO to Output voltage rising propagation delay    | _ vIN = 000 ∧ KΓ = 1 ΙΝΙ75                      |     |     | 200 | μs   |
|               | t <sub>R</sub>      | Output rise time                                       |                                                 |     |     | 600 |      |
|               | t <sub>OFF</sub>    | Input LO to Output HI delay                            |                                                 |     |     | 700 |      |



## 7 Parameter Measurement Information



Figure 7-1. Timing Diagram, EN1 Switching



Figure 7-2. Timing Diagram, EN1 and VDD Switching



# 8 Detailed Description

## 8.1 Overview

The TPSI2072-Q1 is a two channel isolated solid state relay designed for high voltage automotive and industrial applications. TI's high reliability capacitive isolation technology in combination with back-to-back MOSFETs form a completely integrated solution requiring no secondary side power supply.

As seen in the *Functional Block Diagram*, the primary side consists of two drivers which deliver power and enable logic information to each of the internal MOSFETs on the secondary side. The on-board oscillator controls the frequency of the drivers' operation and the Spread Spectrum Modulation (SSM) controller varies the driver frequency to improve system EMI performance. When one or both of the enable pins are brought HI and the VDD voltage is above the UVLO threshold, the oscillator starts and the drivers send power and a logic HI across the barrier. When one or both of the enable pins are brought LO or the VDD voltage falls below the UVLO threshold, the corresponding driver or drivers are disabled. The lack of activity communicates a logic LO to the secondary side and the MOSFETs are disabled.

Each MOSFET on the secondary side has a dedicated full-bridge rectifier to form its local power supply and a receiver. The receiver determines the logic state delivered from the primary side through the capacitive isolation barrier and uses a slew rate controlled driver to drive the MOSFET's gate. Each receiver performs signal conditioning on the signals received across the barrier in order to filter common mode interference and ensure that the MOSFETs are controlled according to the logic sent by the primary side driver and the system.

The avalanche robust MOSFETs and the thermal benefits of the widened pins on the 11 DWQ package enable the TPSI2072-Q1 to support dielectric withstand testing (HiPot) and DC fast charger surge currents of up to 2 mA without requiring any external protection components.

#### 8.2 Functional Block Diagram



Figure 8-1. TPSI2072-Q1 Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Avalanche Robustness

When the voltage between the S1 and SM pins or the voltage between SM and S2 pins exceeds +/-600 V the secondary side MOSFETs could enter an avalanche mode of operation. The MOSFETs and the 11 DWQ package have been designed and qualified to be robust in this mode of operation to support Dielectric Withstand Testing (HiPot). To help ensure the thermal performance of the the system in this mode of operation, refer to the PCB Layout Guidelines.



## 8.4 Device Functional Modes

| VDD                         | EN1              | EN2              | S1-SM State | S2-SM State | COMMENTS                                                                                 |  |  |  |  |  |  |  |  |
|-----------------------------|------------------|------------------|-------------|-------------|------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|                             | L                | L                | OFF         | OFF         | VDD current is in OFF state range.                                                       |  |  |  |  |  |  |  |  |
| Powered Up <sup>(1)</sup>   | Н                | L                | ON          | OFF         | VDD current is in ON state range.                                                        |  |  |  |  |  |  |  |  |
| Fowered Op(**               | L                | Н                | OFF         | ON          | VDD current is in ON state range.                                                        |  |  |  |  |  |  |  |  |
|                             | Н                | Н                | ON          | ON          | VDD current is in ON state range.                                                        |  |  |  |  |  |  |  |  |
|                             | L                | L                | OFF         | OFF         | VDD current is in OFF state range.                                                       |  |  |  |  |  |  |  |  |
| Powered Down <sup>(2)</sup> | Н                | X <sup>(3)</sup> | OFF         | OFF         | Primary side analog is powered on, VDD current is between off state and ON state ranges. |  |  |  |  |  |  |  |  |
|                             | X <sup>(3)</sup> | Н                | OFF         | OFF         | Primary side analog is powered on, VDD current is between off state and ON state ranges. |  |  |  |  |  |  |  |  |

#### Table 8-1. Device Functional Modes

(1) VDD ≥ VDD undervoltage rising threshold.
 (2) VDD ≤ VDD undervoltage falling threshold.

(2)

(3) X: do not care



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPSI2072-Q1 is a two channel 600-V, 50-mA automotive isolated switch optimized for high voltage switching in measurement applications, especially those that require switching across an isolation barrier or galvanically isolated domain. Common end equipments include energy storage systems (ESS), solar panel arrays, EV chargers, and EV battery management systems. The device enables the system designer to reduce cost and improve reliability by replacing mechanical relays and optically isolated devices.

The TPSI2072-Q1's enable inputs are fail safe and do not need to be driven from the same domain as the VDD pin supply.

The TPSI2072-Q1 supports an input voltage range of 4.5 V to 20 V on the VDD primary supply pin and a logic high of 2.1 V to 20 V on the enable pins. The secondary side supports high voltage switching from –600 V to 600V.

#### TI Reference Designs

The TI reference designs linked below are a helpful introduction to high voltage applications using the TPSI2072-Q1. To maximize the thermal performance of the TPSI2072-Q1 for dielectric withstand testing (HiPot), please follow the Layout Guidelines contained within this datasheet.

- TIDA-010232: High Voltage Insulation Monitoring
- TIDA-01513: Automotive High Voltage and Isolation Leakage Measurements

#### 9.2 Typical Application

#### **Insulation Resistance Monitoring**

In high voltage applications such as electric vehicle systems, the high voltage battery pack is intentionally isolated from the chassis domain of the car to protect the driver and prevent damage to electrical components. These systems actively monitor the integrity of this insulation to ensure the safety of the system throughout its lifetime. This active monitoring is referred to as insulation resistance monitoring (also known as isolation check, insulation check, isolation monitoring, insulation monitoring, and residual current monitoring (RCM)) and is performed by measuring the resistances from each of the battery terminals to the chassis ground, illustrated below as  $R_{ISOP}$  and  $R_{ISON}$ .



Figure 9-1. Insulation Resistance Model

There are multiple design architectures using the TPSI2072-Q1 to measure these insulation resistances,  $R_{ISOP}$  and  $R_{ISON}$ . Some architectures employ a microcontroller that performs measurements from the high voltage



domain, which will be referred to in this document as the Battery V- Reference architecture. Others use a microcontroller in the low voltage domain, which will be referred to in this document as the Chassis Ground Reference architecture. The primary difference between the two architectures is the node that the MCU uses as its GND reference. An example of a Battery V- MCU is the BQ79631-Q1 UIR sensor.



Figure 9-2. Different MCU ADC Reference Examples

The two following sections demonstrate the measurement algorithms and the systems of equations used to calculate the isolation resistances using each architecture.

#### **Battery V- Reference Example**

A Battery V- Reference architecture is shown below with the TPSI2072-Q1 illustrated as a switch (SW1 and SW2). SW2 initiates a connection between the chassis and PACK- and enables the measurement path to the ADC. SW1 initiates a connection between the chassis and the PACK+. RDIV1 and RDIV2 form a divider which scales the measured voltages down to the appropriate ADC range.



Figure 9-3. Battery V- Reference Architecture

Two ADC measurements must be taken in order to obtain enough information to calculate the two unknown isolation resistances. The first measurement is taken with SW1 open and SW2 closed. The second measurement is taken with SW1 closed and SW2 closed. With these two measurements it is possible to solve the system of equations and calculate  $R_{ISOP}$  and  $R_{ISON}$ .

In the following example the voltage on the chassis ground is arbitrarily referred to as V<sub>RISONx</sub>.

For the first ADC measurement SW2 is closed as shown below and the following equations relate the ADC voltage to the other parameters in the system in this condition:

• V<sub>ADC1</sub> measurement 1: SW1 open, SW2 closed







Figure 9-4. Battery V- Reference Switch Positions for ADC1 Measurement

For the second ADC measurement SW1 and SW2 are closed as shown below and the following equations relate the ADC voltage to the other parameters in the system in this condition:

• V<sub>ADC2</sub> measurement 2: SW1 closed, SW2 closed

$$V_{RISON2} = V_{PACK} \times \frac{R_{ISON} || (R_{DIV1} + R_{DIV2})}{(R_{ISOP} || R_3) + (R_{ISON} || (R_{DIV1} + R_{DIV2})}$$
(3)

$$V_{ADC2} = V_{RISON2} \times \frac{R_{DIV2}}{R_{DIV1} + R_{DIV2}}$$
(4)



Figure 9-5. Battery V- Reference Switch Positions for ADC2 Measurement

#### Chassis Ground Reference Example

A Chassis Ground Reference architecture is shown below. SW1 and SW2 initiate connections to the PACK+ and PACK- and enable the measurement paths to the ADC. RDIV1, RDIV3, and RDIV4 scale the measured voltages down to the appropriate ADC ranges.

This first measurement is taken with SW1 closed and SW2 open and the second measurement is taken with SW1 open and SW2 closed.

• VADC1: SW1 closed, SW2 open

$$V_{ADC1} = V_{RDIV3} = V_{PACK} \frac{(R_{ISOP} || (R_{DIV1} + R_{DIV3}))}{(R_{ISOP} || (R_{DIV1} + R_{DIV3}) + R_{ISON})} \times \frac{R_{DIV3}}{R_{DIV1} + R_{DIV3}}$$
(5)

• VADC2: SW1 open, SW2 closed

#### $Copyright @ 2023 \ Texas \ Instruments \ Incorporated$







Figure 9-7. Chassis Ground Reference Switch Positions for ADC2 Measurement

#### Battery V- Reference and Chassis Ground Reference Architectures with the TPSI2072-Q1

The circuits in Figure 9-8 and Figure 9-9 demonstrate how to connect the TPSI2072-Q1 as a switch in each of the architectures above.





Figure 9-8. TPSI2072-Q1 Insulation Resistance Monitoring – Battery V- Reference



Figure 9-9. TPSI2072-Q1 Insulation Resistance Monitoring – Chassis Ground Reference

#### 9.2.1 Dielectric Withstand Testing (HiPot)

The TPSI2072-Q1 is specifically designed to support dielectric withstand testing. In a high voltage system, a dielectric withstand test (HiPot) may be administered during the characterization, production or maintenance of the system to validate the reliability of the insulation barriers and galvanically isolated domains it contains. These withstand voltage tests intentionally stress the components spanning these domains and put them in an overvoltage condition. MOSFETs that are placed under these overvoltage conditions will enter avalanche mode and begin conducting current at a high voltage, dissipating high power and heating up. The design and qualification of the TPSI2072-Q1 was completed with this state in mind and supports up to 2 mA  $I_{AVA}$  for 5 seconds intervals and 1 mA  $I_{AVA}$  for 60 second intervals.

The dielectric withstand test voltage ( $V_{HiPot}$ ), the TPSI2072-Q1's avalanche voltage ( $V_{AVA}$ ), and the resistance (R) in series with the TPSI2072-Q1 should be chosen to limit the avalanche current ( $I_{AVA}$ ) to the corresponding current limit depending on the test duration. In addition, the PCB design should follow the recommendations in the Layout Guidelines section to ensure adequate thermal performance to keep the junction temperature ( $T_J$ ) below the absolute maximum rating of the TPSI2072-Q1.





Figure 9-10. Dielectric Withstand Test (HiPot) - Simplified Schematic

#### 9.2.2 Design Requirements

Table 9-1 lists the Design Requirements for a typical insulation resistance monitoring application using the Chassis Ground Reference architecture and the TPSI2072-Q1 for switching.

#### Table 9-1. Typical Design Parameters For Insulation Resistance Monitoring Using the TPSI2072-Q1 – Chassis Ground Reference Architecture

| PARAMETER                               | VALUE     |  |  |  |  |  |  |  |
|-----------------------------------------|-----------|--|--|--|--|--|--|--|
| V <sub>PACK</sub> Voltage (maximum)     | 500 V     |  |  |  |  |  |  |  |
| Primary side supply (V <sub>VDD</sub> ) | 5 V ±10 % |  |  |  |  |  |  |  |
| Dialactric withstand valtage test       | 2850 V    |  |  |  |  |  |  |  |
| Dielectric withstand voltage test       | 5 s       |  |  |  |  |  |  |  |
| Surge voltage (IEC61000-3-5)            | 2500 V    |  |  |  |  |  |  |  |

#### 9.2.3 Design Procedure - Chassis Ground Reference





#### $R_{ISO1}, R_{ISO2}$ Selection

In order to protect the TPSI2072-Q1,  $R_{ISO1}$  and  $R_{ISO2}$  must be sized to limit the current in an overvoltage condition. The amount of resistance required to protect the TPSI2072-Q1 depends on the amount of overvoltage applied. For example, during a dielectric withstand voltage test (HiPot) of 2850 V for 5 seconds, the S1 to SM



voltage and the SM to S2 voltage will be clamped to 650 V (V<sub>AVA</sub> minimum) by the TPSI2072-Q1 and the R<sub>ISO1</sub>, R<sub>ISO2</sub> resistances required to keep the current under 2 mA would be 1.1 M $\Omega$ .

$$I_{AVA} = \frac{V_{HIPOT} - V_{AVA}}{R_{ISO1}} = \frac{2850V - 650V}{1.1 \ M\Omega} = 2.0mA$$
(7)

If the high potential test lasts for 60 seconds, the  $R_{ISO1}$ ,  $R_{ISO2}$  resistances must be doubled to 2.2 M $\Omega$  to keep the current below 1 mA.

| DC Overvoltage | R <sub>ISO1, ISO2</sub> Minimum (5 second intervals) | R <sub>ISO1</sub> , R <sub>ISO2</sub> Minimum (60 second<br>intervals) |
|----------------|------------------------------------------------------|------------------------------------------------------------------------|
| 2000 V         | 675 kΩ                                               | 1350 kΩ                                                                |
| 2850 V         | 1100 kΩ                                              | 2200 kΩ                                                                |
| 3500 V         | 1425 kΩ                                              | 2850 kΩ                                                                |
| 4300 V         | 1825 kΩ                                              | 3650 kΩ                                                                |

#### 9.3 Power Supply Recommendations

To ensure a reliable supply voltage, TI recommends that a 100-nF ceramic capacitor be placed between the VDD pin and the GND pin of the TPSI2072-Q1. The capacitor should be placed as close to the device's VDD pin as possible < 10 mm.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

#### Component placement:

Decoupling capacitors for the primary side VDD supply must be placed as close as possible to the device pins.

#### EMI considerations:

The TPSI2072-Q1 employs spread spectrum modulation (SSM) and in some systems, no additional system design considerations are required to meet the EMI performance needs.

However, the system designer may choose to take additional measures to minimize EMI depending on the system requirements and safety preferences of the system designer. The measures listed below reduce emissions by providing a capacitive return path from the secondary side to the primary side or by increasing the common mode loop impedance with an inductive component on the primary side.

#### Capacitive Return Paths:

- An interlayer stitching capacitance in the range of 10-20 pF can be implemented on the PCB. This
  zero-cost implementation is typically preferred as it also serves the purpose of thermal performance
  improvement if placed directly underneath the TPSI2072-Q1. Please see the Layout Example for more
  details.
- Most system designs already employ discrete Y capacitors or contain an amount of parasitic Y capacitance between the high voltage and low voltage domains. If this Y capacitance is located on the same board as the TPSI2072-Q1, it will act as a capacitive return path.
- A discrete high voltage capacitor could be placed between the GND pin and the SM pin. Or discrete capacitors could be placed between the GND pin and S1 and S2 pins.
- Inductive Components:
  - A pair of ferrite beads or a common mode choke with a high frequency impedance in the range of 10 kΩ may be placed in series with the system VDD pin and GND pin supply on the primary side of the TPSI2072-Q1.

#### High-voltage considerations:

The creepage from the primary side to the secondary side, the creepage from the S1 pin to SM pin, and the creepage from the SM pin to S2 pin of the TPSI2072-Q1 should be maintained according to system



requirements. It is most likely that the system designer will avoid any top layer PCB routing underneath the body of the package or between the S1, SM and S2 pins.

#### Thermal considerations:

If the system designer plans to use the TPSI2072-Q1 in avalanche mode, it is important for the PCB layout to be designed with thermal performance in mind. Proper PCB layout can help dissipate heat from the device to the PCB and keep the junction temperature  $(T_J)$  under the absolute maximum rating. Floating inner layer planes or the planes used to implement a stitch capacitor can be drawn beneath the secondary side pins or directly beneath the TPSI2072-Q1 for improved heat dissipation. An example of this can be seen in the Layout Example.

#### 9.4.2 Layout Example

Varying PCB implementations are possible depending on both the system EMI requirements and the system dielectric withstand testing (HiPot) parameters. The following sections detail the TPSI2072-Q1 EVM with Thermal Optimization with secondary side metallization for optimized thermal performance and the Interlayer Stitch Capacitance Option for EMI and Thermal Optimization.

#### **TPSI2072-Q1 EVM with Thermal Optimization**

The TPSI2072-Q1 EVM images below demonstrate a secondary side thermal metallization pattern and internal floating metal that provides thermal relief to the TPSI2072-Q1 during system dielectric withstand testing (HiPot). The TPSI2072-Q1 Secondary Side Layout Recommendation for Optimized Thermal Performance: Top Layer 1 shows the top side creepage and clearance considerations.



TPSI2072-Q1 SLVSG40 - JUNE 2023



#### Figure 9-12. TPSI2072-Q1 EVM - Component View

TPSI2072-Q1 SLVSG40 - JUNE 2023





Figure 9-13. TPSI2072-Q1 EVM - Layer 1



TPSI2072-Q1 SLVSG40 – JUNE 2023



Figure 9-14. TPSI2072-Q1 EVM - Layer 2

TPSI2072-Q1 SLVSG40 - JUNE 2023





Figure 9-15. TPSI2072-Q1 EVM - Layer 3



TPSI2072-Q1 SLVSG40 – JUNE 2023



Figure 9-16. TPSI2072-Q1 EVM - Layer 4

#### TPSI2072-Q1 SLVSG40 - JUNE 2023





Figure 9-17. TPSI2072-Q1 EVM - Layer 5



TPSI2072-Q1 SLVSG40 – JUNE 2023



Figure 9-18. TPSI2072-Q1 EVM - Layer 6

TPSI2072-Q1 SLVSG40 – JUNE 2023





Figure 9-19. TPSI2072-Q1 Secondary Side Layout Recommendation for Optimized Thermal Performance: Top Layer 1





Figure 9-20. TPSI2072-Q1 Secondary Side Layout Recommendation for Optimized Thermal Performance: Inner Layer 2

TPSI2072-Q1 SLVSG40 - JUNE 2023





Figure 9-21. TPSI2072-Q1 Secondary Side Layout Recommendation for Optimized Thermal Performance: Inner Layer 3





Figure 9-22. TPSI2072-Q1 Secondary Side Layout Recommendation for Optimized Thermal Performance: Bottom Layer 4

#### Interlayer Stitch Capacitance Option for EMI and Thermal Optimization

The layout example below demonstrates an EMI optimized and thermally optimized PCB Design for high voltage switching applications. The overlapping metal layers beneath the TPSI2072-Q1 form an interlayer stitching capacitance between the primary side ground and the SM pin and increase the board copper content, improving the thermal performance for dielectric withstand testing (HiPot). Metal islands on the S1, SM, and S2 pins on the top side and inner layers further improve the thermal performance. Care should be taken to maintain both the vertical and horizontal interlayer dielectric (ILD) spacings between high voltage terminals required by the system.









Figure 9-24. TPSI2072-Q1 Layout with Interlayer Stitch Capacitance: Inner Layer (2,4)



Top Side Package Outlines

Figure 9-25. TPSI2072-Q1 Layout with Interlayer Stitch Capacitance: Inner Layer (3)



## **10 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **10.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **10.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPSI2072QDWQRQ1  | ACTIVE        | SOIC         | DWQ                | 11   | 2000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | 2072Q                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

NSTRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPSI2072QDWQRQ1 | SOIC            | DWQ                | 11 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

4-Jul-2023



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPSI2072QDWQRQ1 | SOIC         | DWQ             | 11   | 2000 | 350.0       | 350.0      | 43.0        |

# **DWQ0011A**

# **PACKAGE OUTLINE**

# SOIC - 2.65 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This drawing is not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# DWQ0011A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DWQ0011A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated