





Support & training



TPSI3100-Q1 SLVSG43 – DECEMBER 2023

# TPSI3100-Q1 Automotive Reinforced Isolated Switch Driver With 15-V Gate Supply and Dual Isolated Comparators

# 1 Features

- Drives external power transistors
- No isolated secondary supply required
- 15.8-V gate drive, 1.5/2.5-A peak source and sink current
- 5-kV<sub>RMS</sub> reinforced isolation
- Up to 25-mW, 5-V supply for external auxiliary circuitry
- Dual isolated high-speed comparators with integrated voltage reference ±1.5%
- Open-drain outputs for fault and alarm indicators
- AEC Q-100 qualified for automotive applications:
   Temperature grade 1: -40°C to +125°C, T<sub>A</sub>
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Safety-related certifications
  - Planned: 7070-V<sub>PK</sub> reinforced isolation per DIN EN IEC 60747-17 (VDE 0884-17)
  - Planned: 5-kV<sub>RMS</sub> isolation for 1 minute per UL 1577

# 2 Applications

- Solid State Relays
- Battery Management System
- Onboard Charger
- Hybrid, Electric & Power Train Systems
- Building Automation
- Factory Automation & Control

# **3 Description**

The TPSI3100-Q1 is a fully integrated isolated switch driver, which when combined with an external power switch, forms a complete isolated solid state relay solution. With a gate drive voltage of 15.8-V with 1.5/2.5-A peak source/sink current, a large availability of power switches can be used to meet many application needs. The TPSI3100-Q1 generates its own secondary bias supply from power received on its primary side, so no isolated secondary supply bias is required. The TPSI3100-Q1 provides additional power via the nominal 5-V rail (VDDM) for use by auxiliary circuits to perform various function such as current and voltage monitoring or remote temperature detection. The TPSI3100-Q1 isolation is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than those found using traditional mechanical relays and optocouplers.

The TPSI3100-Q1 integrates a communication backchannel that transfers status information from the secondary side to the primary side via open-drain outputs, PGOOD (Power Good), FLT1 (Fault 1), and ALM1 (Alarm 1). Dual high-speed comparators with an integrated shared voltage reference are used to assert FLT1 and ALM1. When the comparator input, FLT1 CMP, exceeds the voltage reference, the driver is immediately asserted low and FLT1 is also driven low, indicating to the system that a fault has occurred. This is useful for disabling the external switch with low latency on critical events, such as over-current detection. When the comparator input, ALM1 CMP, exceeds the voltage reference, ALM1 signal is asserted low, but no action is taken by the driver. This may be useful as an alarm or warning indicator for over-temperature or over-voltage events.

The TPSI310xL-Q1 series offers a latch based fault indicator. When a fault is detected, the driver and the fault indicator are asserted low and remain latched, until EN is asserted low. The TPSI310x-Q1 series has a non-latched fault indicator. If the fault event is no longer present,  $\overline{FLT1}$  deasserts and the driver, after a specified recovery period, follows the state of the EN pin. If the fault event still remains, both the fault indicator and the driver remain asserted low.

# **Device Information**

| PART NUMBER      | REF <sup>(2)</sup> | COMPARATORS <sup>(2)</sup> | PACKAGE <sup>(1)</sup> |  |  |
|------------------|--------------------|----------------------------|------------------------|--|--|
| TPSI3100-Q1      | 0.3 V              | 1 fault / 1 alarm          |                        |  |  |
| TPSI3103-Q1 (3)  | 1.2 V              |                            | SSOP (16)              |  |  |
| TPSI3100L-Q1     | 0.3 V              | 1 latched fault / 1        | DVX                    |  |  |
| TPSI3103L-Q1 (3) | 1.2 V              | alarm                      |                        |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) See Device Comparison Table.

(3) Product preview.



**TPSI3100-Q1 Simplified Schematic** 



# **Table of Contents**

| 1 Features<br>2 Applications<br>3 Description<br>4 Device Comparison Table | 1<br>1         |
|----------------------------------------------------------------------------|----------------|
| 5 Pin Configuration and Functions                                          |                |
| 6 Specifications                                                           |                |
| 6.1 Absolute Maximum Ratings                                               |                |
| 6.2 ESD Ratings                                                            |                |
| 6.3 Recommended Operating Conditions                                       | <mark>8</mark> |
| 6.4 Thermal Information                                                    | 9              |
| 6.5 Power Ratings                                                          | 9              |
| 6.6 Insulation Specifications                                              | 9              |
| 6.7 Safety-Related Certifications                                          | 10             |
| 6.8 Safety Limiting Values                                                 | 11             |
| 6.9 Electrical Characteristics                                             |                |
| 6.10 Switching Characteristics                                             | 14             |
| 6.11 Insulation Characteristic Curves                                      |                |
| 6.12 Typical Characteristics                                               | 17             |
| 7 Parameter Measurement Information                                        | 18             |
| 8 Detailed Description                                                     | 19             |
| 8.1 Overview                                                               | 19             |

| 8.2 Functional Block Diagram                          | .20  |
|-------------------------------------------------------|------|
| 8.3 Feature Description.                              |      |
| 8.4 Device Operation                                  |      |
| 8.5 Device Functional Modes                           | .29  |
| 9 Application and Implementation                      | . 30 |
| 9.1 Application Information                           | 30   |
| 9.2 Typical Application                               |      |
| 9.3 Power Supply Recommendations                      |      |
| 9.4 Layout                                            |      |
| 10 Device and Documentation Support                   | .39  |
| 10.1 Documentation Support                            | . 39 |
| 10.2 Receiving Notification of Documentation Updates. | .39  |
| 10.3 Support Resources                                | . 39 |
| 10.4 Trademarks                                       | . 39 |
| 10.5 Electrostatic Discharge Caution                  | .39  |
| 10.6 Glossary                                         | .39  |
| 11 Revision History                                   |      |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 39 |
| 12.1 Tape and Reel Information                        | .40  |
| -                                                     |      |



# **4 Device Comparison Table**

| VARIANT                     | REF   | COMPARATORS                        | LATCHED FAULT      |  |
|-----------------------------|-------|------------------------------------|--------------------|--|
| TPSI3100-Q1                 | 0.3 V |                                    | No                 |  |
| TPSI3103-Q1 <sup>(3)</sup>  | 1.2 V | 1 foult 1 clorm                    | 100                |  |
| TPSI3100L-Q1                | 0.3 V | – 1 fault, 1 alarm                 | Yes                |  |
| TPSI3103L-Q1 <sup>(3)</sup> | 1.2 V |                                    | fes                |  |
| TPSI3110-Q1 <sup>(3)</sup>  | 0.3 V |                                    | No                 |  |
| TPSI3113-Q1 <sup>(3)</sup>  | 1.2 V | 2 faults                           | NO                 |  |
| TPSI3110L-Q1 <sup>(3)</sup> | 0.3 V |                                    | No.                |  |
| TPSI3113L-Q1 <sup>(3)</sup> | 1.2 V |                                    | Yes                |  |
| TPSI3120-Q1 <sup>(3)</sup>  | 0.3 V | – 2 alarms                         | N/A <sup>(2)</sup> |  |
| TPSI3123-Q1 <sup>(3)</sup>  | 1.2 V |                                    | N/A <sup>(-)</sup> |  |
| TPSI3130-Q1 <sup>(3)</sup>  | 0.3 V | – 1 fault <sup>(1)</sup> , 1 alarm | No                 |  |
| TPSI3133-Q1 <sup>(3)</sup>  | 1.2 V |                                    | No                 |  |

(1) FLT1\_CMP input is actively pulled down when EN is low. These devices are useful for over-current detection using DESAT techniques primarily with IGBT power transistors.

(2) Non-applicable.

(3) Product preview.



# **5** Pin Configuration and Functions



# Figure 5-1. TPSI310x-Q1 and TPSI310xL-Q1 DVX Package, 16-Pin SSOP (Top View)

| NO. | NAME     | I/O | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                     |
|-----|----------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | EN       | I   | -                   | Active high driver enable. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                                                                           |
| 2   | CE       | I   | -                   | Active high input. When asserted low, device is disabled. Tie to VDDP when not used. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                 |
| 3   | VSSP     | -   | GND                 | Ground supply for primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                                                                                     |
| 4   | VDDP     | -   | Р                   | Power supply for the primary side.                                                                                                                                                                                                                                              |
| 5   | PGOOD    | 0   | -                   | Power good indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                |
| 6   | FLT1     | 0   | -                   | Fault 1 indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                   |
| 7   | ALM1     | 0   | -                   | Alarm 1 indicator. Open-drain output. When being used, requires external pull-<br>up to VDDP. Float or tie to VSSP when not used.                                                                                                                                               |
| 8   | VSSP     | -   | GND                 | Ground supply for the primary side. All VSSP must be connected to the primary side ground.                                                                                                                                                                                      |
| 9   | VSSS     | -   | GND                 | Ground supply for the secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                                                                             |
| 10  | RESP     | 0   | -                   | Used in conjunction with an external resistor connected to VSSS to adjust comparator response time. When not being used, tie to VSSS.                                                                                                                                           |
| 11  | ALM1_CMP | I   | -                   | Analog comparator input. When ALM1_CMP voltage exceeds internal reference voltage, $\overline{ALM1}$ is asserted low within $t_{ALM\_LATENCY}$ . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS.                                                     |
| 12  | FLT1_CMP | I   | -                   | Analog comparator input. When FLT1_CMP voltage exceeds internal reference voltage, VDRV is automatically asserted low regardless of EN state and FLT1 asserted low within t <sub>FLT_LATENCY</sub> . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS. |
| 13  | VDDM     | -   | Р                   | Generated mid-supply, nominal 5 V.                                                                                                                                                                                                                                              |
| 14  | VSSS     | -   | GND                 | Ground supply for secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                                                                                 |
| 15  | VDDH     | -   | Р                   | Generated high supply, nominal 15.8 V.                                                                                                                                                                                                                                          |
| 16  | VDRV     | 0   | -                   | Active high driver output.                                                                                                                                                                                                                                                      |

(1) P = power, GND = ground, NC = no connect





# Figure 5-2. TPSI311x-Q1 and TPSI311xL-Q1 DVX Package, 16-Pin SSOP (Top View)

|     | PIN      | 1/0 | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                     |
|-----|----------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME     | I/O | I YPE(")            | DESCRIPTION                                                                                                                                                                                                                                                                     |
| 1   | EN       | I   | -                   | Active high driver enable. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                                                                           |
| 2   | CE       | I   | -                   | Active high input. When asserted low, device is disabled. Tie to VDDP when not used. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                 |
| 3   | VSSP     | -   | GND                 | Ground supply for primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                                                                                     |
| 4   | VDDP     | -   | Р                   | Power supply for the primary side.                                                                                                                                                                                                                                              |
| 5   | PGOOD    | 0   | -                   | Power good indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                |
| 6   | FLT1     | 0   | -                   | Fault 1 indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                   |
| 7   | FLT2     | 0   | -                   | Fault 2 indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                   |
| 8   | VSSP     | -   | GND                 | Ground supply for the primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                                                                                 |
| 9   | VSSS     | -   | GND                 | Ground supply for the secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                                                                             |
| 10  | RESP     | 0   | -                   | Used in conjunction with an external resistor connected to VSSS to adjust comparator response time. When not being used, tie to VSSS.                                                                                                                                           |
| 11  | FLT2_CMP | I   | -                   | Analog comparator input. When FLT2_CMP voltage exceeds internal reference voltage, VDRV is automatically asserted low regardless of EN state and FLT2 asserted low within t <sub>FLT_LATENCY</sub> . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS. |
| 12  | FLT1_CMP | I   | -                   | Analog comparator input. When FLT1_CMP voltage exceeds internal reference voltage, VDRV is automatically asserted low regardless of EN state and FLT1 asserted low within t <sub>FLT_LATENCY</sub> . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS. |
| 13  | VDDM     | -   | Р                   | Generated mid-supply, nominal 5 V.                                                                                                                                                                                                                                              |
| 14  | VSSS     | -   | GND                 | Ground supply for secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                                                                                 |
| 15  | VDDH     | -   | Р                   | Generated high supply, nominal 15.8 V.                                                                                                                                                                                                                                          |
| 16  | VDRV     | 0   | -                   | Active high driver output.                                                                                                                                                                                                                                                      |





# Figure 5-3. TPSI312x-Q1 DVX Package, 16-Pin SSOP (Top View)

| PIN I/O |          |     | DECODIDITION        |                                                                                                                                                                                                                             |
|---------|----------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.     | NAME     | 1/0 | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                 |
| 1       | EN       | I   | -                   | Active high driver enable. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                       |
| 2       | CE       | I   | -                   | Active high input. When asserted low, device is disabled. Tie to VDDP when not used. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                             |
| 3       | VSSP     | -   | GND                 | Ground supply for primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                                 |
| 4       | VDDP     | -   | Р                   | Power supply for the primary side.                                                                                                                                                                                          |
| 5       | PGOOD    | 0   | -                   | Power good indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                            |
| 6       | ALM1     | 0   | -                   | Alarm 1 indicator. Open-drain output. When being used, requires external pull-<br>up to VDDP. Float or tie to VSSP when not used.                                                                                           |
| 7       | ALM2     | 0   | -                   | Alarm 2 indicator. Open-drain output. When being used, requires external pull-<br>up to VDDP. Float or tie to VSSP when not used.                                                                                           |
| 8       | VSSP     | -   | GND                 | Ground supply for the primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                             |
| 9       | VSSS     | -   | GND                 | Ground supply for the secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                         |
| 10      | RESP     | 0   | -                   | Used in conjunction with an external resistor connected to VSSS to adjust comparator response time. When not being used, tie to VSSS.                                                                                       |
| 11      | ALM2_CMP | I   | -                   | Analog comparator input. When ALM2_CMP voltage exceeds internal reference voltage, $\overline{ALM2}$ is asserted low within $t_{ALM\_LATENCY}$ . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS. |
| 12      | ALM1_CMP | I   | -                   | Analog comparator input. When ALM1_CMP voltage exceeds internal reference voltage, $\overline{ALM1}$ is asserted low within $t_{ALM\_LATENCY}$ . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS. |
| 13      | VDDM     | -   | Р                   | Generated mid-supply, nominal 5 V.                                                                                                                                                                                          |
| 14      | VSSS     | -   | GND                 | Ground supply for secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                             |
| 15      | VDDH     | -   | Р                   | Generated high supply, nominal 15.8 V.                                                                                                                                                                                      |
| 16      | VDRV     | 0   | -                   | Active high driver output.                                                                                                                                                                                                  |



# Figure 5-4. TPSI313x-Q1 DVX Package, 16-Pin SSOP (Top View)

|     | PIN      | I/O | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                         |
|-----|----------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME     | 1/0 | ITPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                                         |
| 1   | EN       | I   | -                   | Active high driver enable. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                                                                                                                               |
| 2   | CE       | I   | -                   | Active high input. When asserted low, device is disabled. Tie to VDDP when not used. Internal 500 k $\Omega$ pull-down to VSSP.                                                                                                                                                                                                     |
| 3   | VSSP     | -   | GND                 | Ground supply for primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                                                                                                                                         |
| 4   | VDDP     | -   | Р                   | Power supply for the primary side.                                                                                                                                                                                                                                                                                                  |
| 5   | PGOOD    | 0   | -                   | Power good indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                                                                    |
| 6   | FLT1     | 0   | -                   | Fault 1 indicator. Open-drain output. When being used, requires external pull-up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                                                                       |
| 7   | ALM1     | 0   | -                   | Alarm 1 indicator. Open-drain output. When being used, requires external pull-<br>up to VDDP. Float or tie to VSSP when not used.                                                                                                                                                                                                   |
| 8   | VSSP     | -   | GND                 | Ground supply for the primary side. All VSSP pins must be connected to the primary side ground.                                                                                                                                                                                                                                     |
| 9   | VSSS     | -   | GND                 | Ground supply for the secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                                                                                                                                 |
| 10  | RESP     | 0   | -                   | Used in conjunction with an external resistor connected to VSSS to adjust comparator response time. When not being used, tie to VSSS.                                                                                                                                                                                               |
| 11  | ALM1_CMP | I   | -                   | Analog comparator input. When ALM1_CMP voltage exceeds internal reference voltage, $\overline{ALM1}$ is asserted low within $t_{ALM\_LATENCY}$ . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS.                                                                                                         |
| 12  | FLT1_CMP | I/O | -                   | Analog comparator input/output. When EN state is low, FLT1_CMP is actively pulled low. If EN state is high and FLT1_CMP voltage exceeds internal reference voltage, VDRV is automatically asserted low and FLT1 asserted low within $t_{FLT\_LATENCY}$ . Internal 3 M $\Omega$ pull-down to VSSS. When not being used, tie to VSSS. |
| 13  | VDDM     | -   | Р                   | Generated mid-supply, nominal 5 V.                                                                                                                                                                                                                                                                                                  |
| 14  | VSSS     | -   | GND                 | Ground supply for secondary side. All VSSS pins must be connected to the secondary side ground.                                                                                                                                                                                                                                     |
| 15  | VDDH     | -   | Р                   | Generated high supply, nominal 15.8 V.                                                                                                                                                                                                                                                                                              |
| 16  | VDRV     | 0   | -                   | Active high driver output.                                                                                                                                                                                                                                                                                                          |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                            | PARAMETER <sup>(1)</sup>                                                                                                                    | MIN  | MAX | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| Primary side<br>supply <sup>(2)</sup>      | VDDP, EN, CE, PGOOD,<br>FLT1 (TPSI310x, TPSI311x, TPSI313x),<br>FLT2 (TPSI311x),<br>ALM1 (TPSI310x, TPSI312x, TPSI313x),<br>ALM2 (TPSI312x) | -0.3 | 6   | V    |
|                                            | FLT1_CMP (TPSI310x, TPSI311x, TPSI313x),<br>FLT2_CMP (TPSI311x),<br>ALM1_CMP (TPSI310x, TPSI312x, TPSI313x),<br>ALM2_CMP (TPSI312x)         | -3   | 6   | V    |
| Secondary                                  | VDRV                                                                                                                                        | -0.3 | 18  | V    |
| side supply <sup>(3)</sup>                 | VDDH                                                                                                                                        | -0.3 | 18  | V    |
|                                            | VDDM                                                                                                                                        | -0.3 | 6   | V    |
|                                            | VDDH-VDDM                                                                                                                                   | -0.3 | 12  | V    |
|                                            | RESP                                                                                                                                        | -0.3 | 6   | V    |
| Junction<br>temperature,<br>T <sub>J</sub> | Junction temperature, T <sub>J</sub>                                                                                                        | -40  | 150 | °C   |
| Storage tempe                              | rature, T <sub>stg</sub>                                                                                                                    | -65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute MaximumRatings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values are with respect to VSSP. Not all signals listed may be present pending device variant.

(3) All voltage values are with respect to VSSS. Not all signals listed may be present pending device variant.

# 6.2 ESD Ratings

|                    |                         |                                                                        |                               | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------|-------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC Q100<br>HBM ESD classification level 2 | D-002 <sup>(1)</sup>          | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC                                    | Corner pins (1, 8, 9, and 16) | ±750  | V    |
|                    |                         | Q100-011<br>CDM ESD classification level C4B                           | Other pins                    | ±500  |      |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                                                                  | MIN | NOM MAX | UNIT |
|-------------------|--------------------------------------------------------------------------------------------------|-----|---------|------|
| VDDP              | Primary side supply voltage <sup>(1)</sup>                                                       | 4.5 | 5.5     | V    |
| EN                | Enable VDRV <sup>(1)</sup>                                                                       | 0   | 5.5     | V    |
| CE                | Chip enable <sup>(1)</sup>                                                                       | 0   | 5.5     | V    |
| PGOOD             | Power good indicator <sup>(4) (1)</sup>                                                          | 0   | 5.5     | V    |
| FLTn              | Fault indicator(s). <sup>(4) (1)</sup><br>FLT1 (TPSI310x, TPSI311x, TPSI313x)<br>FLT2 (TPSI311x) | 0   | 5.5     | V    |
| ALMn              | Alarm indicator(s). <sup>(4) (1)</sup><br>ALM1 (TPSI310x, TPSI311x, TPSI313x)<br>ALM2 (TPSI312x) | 0   | 5.5     | V    |
| C <sub>VDDP</sub> | Decoupling capacitance on VDDP and VSSP <sup>(3)</sup>                                           | 1   | 20      | μF   |



#### 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

|                                  |                                                            | MIN   | NOM MAX | UNIT |
|----------------------------------|------------------------------------------------------------|-------|---------|------|
| C <sub>DIV1</sub> <sup>(2)</sup> | Decoupling capacitance across VDDH and VDDM <sup>(3)</sup> | 0.003 | 15      | μF   |
| C <sub>DIV2</sub> <sup>(2)</sup> | Decoupling capacitance across VDDM and VSSS <sup>(3)</sup> | 0.1   | 40      | μF   |
| R <sub>RESP</sub>                | Comparator response resistor from RESP to VSSS.            | 0     | 1000    | kΩ   |
| I <sub>AUX</sub>                 | Auxiliary current sourced from VDDM.                       | 0     | 5       | mA   |
| T <sub>A</sub>                   | Ambient operating temperature                              | -40   | 125     | °C   |
| TJ                               | Operating junction temperature                             | -40   | 150     | °C   |

(1) All voltage values are with respect to VSSP.

(2) C<sub>DIV1</sub> and C<sub>DIV2</sub> should be of same type and tolerance. C<sub>DIV2</sub> capacitance value should be at least three times the capacitance value of C<sub>DIV1</sub> i.e. C<sub>DIV2</sub> ≥ 3 × C<sub>DIV1</sub>.

(3) All capacitance values are absolute. Derating should be applied where necessary.

(4) Open-drain fail-safe output. When being used, an external pull-up resistor greater than 20 kΩ to VDDP is recommended. When not being used, float pin or connect to VSSP.

#### 6.4 Thermal Information

|                       |                                              | DEVICE     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DVX (SSOP) | UNIT |
|                       |                                              | 16 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 82.5       | °C/W |
| R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.3       | °C/W |
| $R_{\Theta JB}$       | Junction-to-board thermal resistance         | 42.3       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 14.7       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 41.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Power Ratings

| PARAMETER |  | TEST CONDITIONS                                                                                                    | MIN | TYP | MAX | UNIT |
|-----------|--|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| PD        |  | T <sub>A</sub> = 25°C, V <sub>VDDP</sub> = 5.0 V, f <sub>EN</sub> = 1 kHz<br>square wave, C <sub>VDRV</sub> = 1 nF |     |     | 250 | mW   |

# 6.6 Insulation Specifications

| PARAMETER |                                      | TEST CONDITIONS                                                   | VALUE | UNIT |  |  |  |
|-----------|--------------------------------------|-------------------------------------------------------------------|-------|------|--|--|--|
| CREEPA    | REEPAGE AND TRACKING                 |                                                                   |       |      |  |  |  |
| CLR       | External clearance <sup>(1)</sup>    | Shortest terminal-to-terminal distance through air                | ≥ 8   | mm   |  |  |  |
| CPG       | External creepage <sup>(1)</sup>     | Shortest terminal-to-terminal distance across the package surface | ≥ 8   | mm   |  |  |  |
| DTI       | Distance through the insulation      | Minimum internal gap (internal clearance)                         | > 120 | μm   |  |  |  |
| СТІ       | Comparative tracking index           | DIN EN 60112 (VDE 0303-11); IEC 60112                             | > 600 | V    |  |  |  |
|           | Material group                       | According to IEC 60664-1                                          | I     |      |  |  |  |
|           |                                      | Rated mains voltage ≤ 600 V <sub>RMS</sub>                        | I-IV  |      |  |  |  |
|           | Overvoltage category per IEC 60664-1 | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                       | 1-111 |      |  |  |  |



# 6.6 Insulation Specifications (continued)

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                                                                                   | VALUE              | UNIT             |
|-------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| DIN EN I          | EC 60747-17 (VDE 0884-17)                             |                                                                                                                                                                                                                                                   | 11                 |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage             | AC voltage (bipolar)                                                                                                                                                                                                                              | 1697               | V <sub>PK</sub>  |
|                   |                                                       | AC voltage (sine wave)                                                                                                                                                                                                                            | 1200               | V <sub>RMS</sub> |
| V <sub>IOWM</sub> | Maximum isolation working voltage                     | DC voltage                                                                                                                                                                                                                                        | 1697               | V <sub>DC</sub>  |
|                   |                                                       | V <sub>TEST</sub> = V <sub>IOTM</sub> ; t = 60 s (qualification test)                                                                                                                                                                             | 7070               | V <sub>PK</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                   | $V_{TEST}$ = 1.2 × $V_{IOTM}$ ; t = 1 s (100% production test)                                                                                                                                                                                    | 8484               | V <sub>PK</sub>  |
| VIMP              | Maximum impulse voltage <sup>(2)</sup>                | Tested in air;<br>1.2/50-µs waveform per IEC 62638-1                                                                                                                                                                                              | 9230               | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>        | Tested in oil (qualification test);<br>1.2/50-µs waveform per IEC 62638-1                                                                                                                                                                         | 12000              | V <sub>PK</sub>  |
|                   | 2/3,<br>V <sub>ini</sub> = V                          | $ \begin{array}{l} \mbox{Method a: After input-output safety test subgroup} \\ 2/3, \\ V_{ini} = V_{IOTM}, t_{ini} = 60 \ s; \\ V_{pd(m)} = 1.2 \ \times \ V_{IORM} = 2036 \ V_{PK}, t_m = 10 \ s. \end{array} $                                  | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                        | Method a: After environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s;<br>$V_{pd(m)} = 1.6 \times V_{IORM} = 2715$ V <sub>PK</sub> , $t_m = 10$ s.                                                                           | ≤ 5                | рС               |
|                   |                                                       | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM} = 3139 V_{PK}$ , $t_m = 1$ s.                                                            | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup>   | $V_{IO}$ = 0.4 × sin (2 $\pi$ ft), f = 1 MHz                                                                                                                                                                                                      | 3                  | pF               |
|                   |                                                       | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                                    | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$                                                                                                                                                          | > 10 <sup>11</sup> | Ω                |
|                   |                                                       | V <sub>IO</sub> = 500 V at T <sub>S</sub> =150°C                                                                                                                                                                                                  | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                                                                                                   | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                                                                                                                   | 40/125/21          |                  |
| UL 1577           |                                                       |                                                                                                                                                                                                                                                   | ·I                 |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $\label{eq:VTEST} \begin{array}{l} V_{TEST} = V_{ISO} = 5000 \; V_{RMS},  t = 60 \; \text{s} \; (\text{qualification}), \\ V_{TEST} = 1.2 \; \times \; V_{ISO} = 6000 \; V_{RMS},  t = 1 \; \text{s} \; (100\% \; \text{production}) \end{array}$ | 5000               | V <sub>RMS</sub> |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications.

(2) Testing is carried out in air to determine the intrinsic surge immunity of the package.

- (3) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier.
- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-pin device.

# 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                    | UL                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Plan to certify according to DIN EN IEC 60747-17 (VDE 0884-17)                                                                                                                         | Plan to certify under UL 1577 Component Recognition Program |
| Reinforced insulation; Maximum transient isolation voltage, 7070 $V_{PK}$ ; Maximum repetitive peak isolation voltage, 1697 $V_{PK}$ ; Maximum surge isolation voltage, 12000 $V_{PK}$ | Single protection, 5000 V <sub>RMS</sub>                    |
| Certificate planned                                                                                                                                                                    | Certificate planned                                         |



# 6.8 Safety Limiting Values

| PARAMETER <sup>(1) (2)</sup> |                                         | TEST CONDITIONS                                                                                       | MIN | ТҮР | MAX  | UNIT |
|------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>S</sub>               | Safety input, output, or supply current | R <sub>θJA</sub> = 82.5°C/W, V <sub>VDDP</sub> = 5.5 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 275  | mA   |
| Ps                           | Safety input, output, or total power    | R <sub>0JA</sub> =82.5°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                             |     |     | 1.52 | W    |
| Ts                           | Maximum safety temperature              |                                                                                                       |     |     | 150  | °C   |

(1) Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

(2) The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Section 6.4 table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

# **6.9 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted). Typicals at  $T_A = 25$  °C.  $C_{VDDP} = 1 \ \mu$ F,  $C_{DIV1} = 47 \ n$ F,  $C_{DIV2} = 220 \ n$ F,  $C_{VDRV} = 1 \ n$ F,  $I_{AUX} = 0 \ m$ A. 50 k $\Omega$  pull-ups from FLT1, ALM1, PGOOD to VDDP.  $R_{RESP} = 100 \ k\Omega$  to VSSS.

|                        | PARAMETER                                       | TEST CONDITIONS                                                                                                                                                                                                                                                               | MIN  | TYP  | MAX  | UNIT |
|------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| COMMON                 |                                                 |                                                                                                                                                                                                                                                                               |      |      |      |      |
| СМТІ                   | Common-mode transient immunity, static.         | V <sub>CM</sub>   = 1000 V,<br>V <sub>EN</sub> = 0 V or V <sub>EN</sub> = 5 V.                                                                                                                                                                                                | 100  |      |      | V/ns |
| TSD                    | Temperature shutdown                            | V <sub>VDDP</sub> = 5 V                                                                                                                                                                                                                                                       |      | 173  |      | °C   |
| TSDH                   | Temperature shutdown hysteresis                 | V <sub>VDDP</sub> = 5 V                                                                                                                                                                                                                                                       |      | 32   |      | °C   |
| SUPPLY                 | J                                               |                                                                                                                                                                                                                                                                               |      |      |      |      |
| I <sub>VDDP_STBY</sub> | VDDP current in standby                         | $V_{VDDP} = 5 V,$<br>EN = 0 V,<br>CE = 0 V.<br>Measure average current.                                                                                                                                                                                                       |      | 30   | 40   | μA   |
| Ivddp_low              | VDDP average current in steady state            | $\label{eq:VVDDP} \begin{array}{l} V_{VDDP} = 5 \ V, \ EN = CE = 5 \ V. \\ Fault \ and \ alarm \ inputs \ tied \ to \ VSSP \\ (device \ specific). \\ I_{AUX} = 0 \ mA. \\ Lowest \ power \ regulation. \\ V_{VDDH} \ in \ steady \ state, \\ measure \ I_{VDP}. \end{array}$ |      | 5.3  |      | mA   |
| Ivddp_high             | VDDP average current in steady state            | $\label{eq:VDDP} \begin{array}{l} V_{VDDP} = 5 \ V, \ EN = CE = 5 \ V. \\ Fault \ and \ alarm \ inputs \ tied \ to \ VSSS \\ (device \ specific). \\ Highest \ power \ regulation. \\ V_{VDDH} \ in \ steady \ state, \\ measure \ I_{VDP}. \end{array}$                      |      | 35   |      | mA   |
| V <sub>VDDH</sub>      | VDDH output voltage                             | $V_{VDDP}$ = 5 V, EN = CE = 5 V.<br>Fault and alarm inputs tied to VSSS (device specific).                                                                                                                                                                                    | 14.7 | 15.8 | 17.1 | V    |
| V <sub>VDDM</sub>      | Average VDDM voltage when not sourcing current. | $V_{VDDP}$ = 5 V, EN = CE = 5 V.<br>Fault and alarm inputs tied to VSSS (device specific).                                                                                                                                                                                    | 4.8  | 5.0  | 5.2  | V    |
| Ivddh_stby             | Average standby current of VDDH supply.         | V <sub>VDDP</sub> = 5 V, EN = 0 V, CE = 5 V.<br>Fault and alarm inputs tied to VSSS<br>(device specific).                                                                                                                                                                     |      | 48   |      | μA   |
| I <sub>VDDM_STBY</sub> | Average standby current of VDDM supply.         | $V_{VDDP}$ = 5 V, EN = 0 V, CE = 5 V.<br>Fault and alarm inputs tied to VSSS (device specific).                                                                                                                                                                               |      | 115  |      | μA   |

# 6.9 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted). Typicals at  $T_A = 25$  °C.  $C_{VDDP} = 1 \ \mu$ F,  $C_{DIV1} = 47 \ n$ F,  $C_{DIV2} = 220 \ n$ F,  $C_{VDRV} = 1 \ n$ F,  $I_{AUX} = 0 \ m$ A. 50 k $\Omega$  pull-ups from FLT1, ALM1, PGOOD to VDDP.  $R_{RESP} = 100 \ k\Omega$  to VSSS.

|                          | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                                                                                                                   | MIN  | TYP  | MAX  | UNIT |
|--------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>VDDM_IAUX</sub>   | Average VDDM voltage when sourcing external current. | $\label{eq:VVDDP} \begin{array}{l} V_{VDDP} = 5 \; V, \; EN = 0 \; V, \; steady \; state. \\ Fault \; and \; alarm \; inputs \; tied \; to \; \mathsf{VSSS} \\ (device \; specific). \\ Source \; I_{AUX} = 5 \; mA \; from \; VDDM, \\ measure \; V_{VDDM}. \\ C_{DIV2} = 1 \; \muF \end{array}$ | 4.7  |      | 5.5  | V    |
| SUPERVISORY              |                                                      |                                                                                                                                                                                                                                                                                                   |      |      |      |      |
| V <sub>VDDP_UV_R</sub>   | VDDP under-voltage threshold rising                  | VDDP rising.                                                                                                                                                                                                                                                                                      | 3.9  | 4.1  | 4.35 | V    |
| V <sub>VDDP_UV_F</sub>   | VDDP under-voltage threshold falling                 | VDDP falling                                                                                                                                                                                                                                                                                      | 3.8  | 3.9  | 4.25 | V    |
| V <sub>VDDP_UV_HYS</sub> | VDDP under-voltage threshold<br>hysteresis           |                                                                                                                                                                                                                                                                                                   |      | 170  |      | mV   |
| V <sub>VDDH_UV_R</sub>   | VDDH under-voltage threshold rising                  | VDDH rising.                                                                                                                                                                                                                                                                                      | 12.4 | 13   | 13.5 | V    |
| Vvddh_uv_f               | VDDH under-voltage threshold falling.                | VDDH falling.                                                                                                                                                                                                                                                                                     | 9.9  | 10.4 | 10.9 | V    |
| V <sub>VDDH_UV_HYS</sub> | VDDH under-voltage threshold hysteresis.             |                                                                                                                                                                                                                                                                                                   |      | 2.5  |      | V    |
| V <sub>VDDM_UV_R</sub>   | VDDM under-voltage threshold rising                  | VDDM rising.                                                                                                                                                                                                                                                                                      | 3.4  | 3.7  | 3.9  | V    |
| Vvddm_uv_f               | VDDM under-voltage threshold falling.                | VDDM falling.                                                                                                                                                                                                                                                                                     | 3.1  | 3.4  | 3.7  | V    |
| Vvddm_uv_hys             | VDDM under-voltage threshold hysteresis.             |                                                                                                                                                                                                                                                                                                   |      | 0.3  |      | V    |
| DRIVER                   |                                                      |                                                                                                                                                                                                                                                                                                   |      |      |      |      |
| V <sub>VDRV_H</sub>      | VDRV output voltage driven high                      | $V_{VDDP}$ = 5 V, EN = 5 V.<br>$V_{VDDH}$ in steady state, no DC<br>loading.<br>Fault and alarm inputs tied to VSSS<br>(device specific).                                                                                                                                                         | 14.7 | 15.8 | 17.1 | v    |
| V <sub>VDRV_L</sub>      | VDRV output voltage driven low                       | $V_{VDDP}$ = 5 V, EN = 0 V,<br>$V_{VDDH}$ in steady state,<br>VDRV sinking 10 mA.<br>Fault and alarm inputs tied to VSSS<br>(device specific).                                                                                                                                                    |      |      | 0.1  | V    |
|                          | VDRV peak output current during rise                 | $\label{eq:VVDDP} \begin{array}{l} V_{VDDP} = 5 \ V, \\ EN = 0 \ V \rightarrow 5 \ V, \\ V_{VDDH} \text{ in steady state}, \\ \text{measure peak current.} \\ Fault and alarm inputs tied to VSSS \\ (\text{device specific}). \end{array}$                                                       |      | 1.5  |      | A    |
| Ivdrv_peak               | VDRV peak output current during fall                 | $\label{eq:VDDP} \begin{array}{l} V_{VDDP} = 5 \ V, \\ EN = 5 \ V \to 0 \ V, \\ V_{VDDH} \text{ in steady state}, \\ measure peak current. \\ Fault and alarm inputs tied to VSSS \\ (device specific). \end{array}$                                                                              |      | 2.5  |      | A    |



# 6.9 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted). Typicals at  $T_A = 25$  °C.  $C_{VDDP} = 1 \ \mu$ F,  $C_{DIV1} = 47 \ n$ F,  $C_{DIV2} = 220 \ n$ F,  $C_{VDRV} = 1 \ n$ F,  $I_{AUX} = 0 \ m$ A. 50 k $\Omega$  pull-ups from FLT1, ALM1, PGOOD to VDDP.  $R_{RESP} = 100 \ k\Omega$  to VSSS.

|                          | PARAMETER                                                                                                                                                    | TEST CONDITIONS                                                                                                     | MIN | TYP | MAX | UNIT |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P                        | Driver on resistance in low state.                                                                                                                           | Force $V_{VDDH}$ = 15 V,<br>sink $I_{VDRV}$ = 50 mA.<br>Fault and alarm inputs tied to VSSS<br>(device specific).   |     | 1.8 |     | Ω    |
| R <sub>dson_vdrv</sub>   | Driver on resistance in high state.                                                                                                                          | Force $V_{VDDH}$ = 15 V,<br>source $I_{VDRV}$ = 50 mA.<br>Fault and alarm inputs tied to VSSS<br>(device specific). |     | 3.6 |     | Ω    |
| DIGITAL INPUT/OUT        | PUT                                                                                                                                                          |                                                                                                                     |     |     |     |      |
| V <sub>IT_+(EN)</sub>    | Input threshold voltage rising on EN.                                                                                                                        | V <sub>VDDP</sub> = 5 V                                                                                             | 2.2 | 2.4 | 2.6 | V    |
| V <sub>IT(EN)</sub>      | Input threshold voltage falling on EN.                                                                                                                       | V <sub>VDDP</sub> = 5 V                                                                                             | 1.7 | 1.9 | 2.0 | V    |
| V <sub>IT_HYS(EN)</sub>  | Input threshold voltage hysteresis on EN.                                                                                                                    | V <sub>VDDP</sub> = 5 V                                                                                             |     | 0.5 |     | V    |
| V <sub>IT_+(CE)</sub>    | Input threshold voltage rising on CE.                                                                                                                        | V <sub>VDDP</sub> = 5 V                                                                                             | 2.2 | 2.4 | 2.6 | V    |
| V <sub>IT_</sub> -(CE)   | Input threshold voltage falling on CE.                                                                                                                       | V <sub>VDDP</sub> = 5 V                                                                                             | 1.7 | 1.9 | 2.0 | V    |
| V <sub>IT_HYS(CE)</sub>  | Input threshold voltage hysteresis on CE.                                                                                                                    | V <sub>VDDP</sub> = 5 V                                                                                             |     | 0.5 |     | V    |
| V <sub>OL</sub>          | Low level output voltage.<br>PGOOD<br>FLT1 (TPSI310x, TPSI312x,<br>TPSI313x)<br>FLT2 (TPSI312x)<br>ALM1 (TPSI310x, TPSI311x,<br>TPSI313x)<br>ALM2 (TPSI311x) | $V_{VDDP}$ = 4.5 V to 5.5 V,<br>I <sub>OL</sub> = 2 mA.<br>Outputs enabled.                                         |     |     | 0.4 | V    |
| I <sub>OL</sub>          | Low level output current.<br>PGOOD<br>FLT1 (TPSI310x, TPSI312x,<br>TPSI313x)<br>FLT2 (TPSI312x)<br>ALM1 (TPSI310x, TPSI311x,<br>TPSI313x)<br>ALM2 (TPSI311x) | $V_{VDDP}$ = 4.5 V to 5.5 V,<br>$V_{OL}$ = 0.4 V.<br>Outputs enabled.                                               | -2  |     |     | mA   |
| V <sub>OL_FLT_CMP</sub>  | Open-drain output,<br>low level output voltage.<br>FLT_CMP1 (TPSI313x)                                                                                       | $V_{VDDP} = 4.5 V \text{ to } 5.5 V,$<br>$I_{OL} = 2 \text{ mA},$<br>CE = 1, EN = 0.                                |     |     | 0.1 | V    |
| I <sub>OL_FLT_CMP</sub>  | Open-drain output,<br>low level output current.<br>FLT_CMP1 (TPSI313x)                                                                                       | $V_{VDDP} = 4.5 V \text{ to } 5.5 V,$<br>$V_{OL} = 0.4 V,$<br>CE = 1, EN = 0.                                       | -2  |     |     | mA   |
| I <sub>LKG</sub>         | Leakage current.<br>PGOOD<br>FLT1 (TPSI310x, TPSI312x,<br>TPSI313x)<br>FLT2 (TPSI312x)<br>ALM1 (TPSI310x, TPSI311x,<br>TPSI313x)<br>ALM2 (TPSI311x)          | V <sub>VDDP</sub> = 4.5 V to 5.5 V,<br>Outputs disabled.                                                            |     |     | 2   | μΑ   |
| R <sub>EN_PULLDOWN</sub> | Internal resistor pull-down on EN.                                                                                                                           | V <sub>VDDP</sub> = 5 V                                                                                             | 400 | 500 | 600 | kΩ   |
| R <sub>CE PULLDOWN</sub> | Internal resistor pull-down on CE.                                                                                                                           | V <sub>VDDP</sub> = 5 V                                                                                             | 400 | 500 | 600 | kΩ   |



# 6.9 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted). Typicals at  $T_A = 25$  °C.  $C_{VDDP} = 1 \ \mu$ F,  $C_{DIV1} = 47 \ n$ F,  $C_{DIV2} = 220 \ n$ F,  $C_{VDRV} = 1 \ n$ F,  $I_{AUX} = 0 \ m$ A. 50 k $\Omega$  pull-ups from FLT1, ALM1, PGOOD to VDDP.  $R_{RESP} = 100 \ k\Omega$  to VSSS.

| PARAMETER                 |                                                                                                                                                | TEST CONDITIONS       | MIN  | TYP  | MAX | UNIT |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|-----|------|
| REFERENCE                 |                                                                                                                                                |                       |      |      |     |      |
| V <sub>REF</sub>          | Internal reference voltage.<br>TPSI3100, TPSI3110, TPSI3120,<br>TPSI3130 devices.                                                              | T <sub>A</sub> = 25°C |      | 0.31 |     | V    |
|                           | Internal reference voltage.<br>TPSI3103, TPSI3113, TPSI3123,<br>TPSI3133 devices.                                                              | T <sub>A</sub> = 25°C |      | 1.2  |     | V    |
| V <sub>REF_TOL</sub>      | Internal reference voltage tolerance.                                                                                                          |                       | -1.5 |      | 1.5 | %    |
| COMPARATORS               | I                                                                                                                                              |                       |      |      |     |      |
| R <sub>CMP_PULLDOWN</sub> | Internal resistor pull-down.<br>FLT1_CMP, ALM1_CMP<br>(TPSI310x, TPS313x)<br>FLT1_CMP, FLT2_CMP (TPSI311x)<br>ALM1_CMP. ALM1_CMP<br>(TPSI312x) |                       | 1.9  | 3    | 3.6 | MΩ   |

#### 6.10 Switching Characteristics

over operating free-air temperature range (unless otherwise noted). Typicals at  $T_A = 25$  °C.  $C_{VDDP} = 1 \ \mu$ F,  $C_{DIV1} = 47 \ n$ F,  $C_{DIV2} = 220 \ n$ F,  $C_{VDRV} = 1 \ n$ F. 50 k $\Omega$  pull-ups from FLT1, ALM1, PGOOD to VDDP.  $R_{RESP} = 100 \ k\Omega$  to VSSS.

|                         | PARAMETER                                                                                                                         | TEST CONDITIONS                                                                                                                                                               | MIN | TYP | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| POWER and DRIV          | ER                                                                                                                                |                                                                                                                                                                               |     |     |     |      |
| t <sub>LO_EN</sub>      | Low time of EN.                                                                                                                   | V <sub>VDDH</sub> = steady state.                                                                                                                                             | 5   |     |     | μs   |
| t <sub>HI_EN</sub>      | High time of EN.                                                                                                                  | V <sub>VDDH</sub> = steady state.                                                                                                                                             | 5   |     |     | μs   |
| t <sub>PER_EN</sub>     | Period of EN.                                                                                                                     | V <sub>VDDH</sub> = steady state.                                                                                                                                             | 10  |     |     | μs   |
|                         | Propagation delay time from VDDP rising to VDDH at 50% level.                                                                     | $ \begin{array}{l} EN = 0 \ V, \\ V_{VDDP} = \ 0 \ V \rightarrow 5 \ V \ \text{at 1 V/} \mu \text{s}, \\ V_{VDDH} = 7.5 \ V. \end{array} $                                    |     | 145 |     | μs   |
| t <sub>lh_vdrv</sub>    | Propagation delay time from EN rising to VDRV at 90% level                                                                        | $ \begin{array}{l} V_{VDDP} = 5 \ V, \\ V_{VDDH} \ \text{steady state}, \\ \text{EN} = 0 \ V \rightarrow 5 \ V, \\ V_{VDRV} = 13.5 \ V. \end{array} $                         |     | 3   | 4.5 | μs   |
|                         | Propagation delay time from EN falling to VDRV at 10% level                                                                       | $V_{VDDP} = 5 V,$<br>$V_{VDDH}$ steady state,<br>$EN = 5 V \rightarrow 0 V,$<br>$V_{VDRV} = 1.5 V.$                                                                           |     | 2.5 | 3.0 | μs   |
|                         | Propagation delay time from VDDP<br>falling to VDRV at 10% level.<br>Timeout mechanism due to loss of<br>power on primary supply. | $ \begin{array}{l} EN = 5 \ V, \\ V_{VDDP} = 5 \ V \rightarrow 0 \ V \ \text{at -1} \ V/\mu s, \\ V_{VDRV} = 1.5 \ V. \end{array} $                                           |     | 140 | 160 | μs   |
| <sup>t</sup> hl_vdrv_ce | Propagation delay time from CE falling to VDRV at 10% level                                                                       | $V_{VDDP} = 5 V,$<br>$V_{VDDH} \text{ steady state,}$<br>EN = 5 V,<br>$CE = 5 V \rightarrow 0 V,$<br>$V_{VDRV} = 1.5 V.$                                                      |     | 3   | 4   | μs   |
| t <sub>R_VDRV</sub>     | VDRV rise time from EN rising to<br>VDRV from 15% to 85% level                                                                    | $\begin{array}{l} V_{VDDP} = 5 \ V, \\ V_{VDDH} \ \text{steady state}, \\ \text{EN} = \ 0 \ V \rightarrow 5 \ V, \\ V_{VDRV} = 2.25 \ V \ \text{to} \ 12.75 \ V. \end{array}$ |     | 10  |     | ns   |



# 6.10 Switching Characteristics (continued)

over operating free-air temperature range (unless otherwise noted). Typicals at  $T_A = 25$  °C.  $C_{VDDP} = 1 \mu$ F,  $C_{DIV1} = 47 n$ F,  $C_{DIV2} = 220 n$ F,  $C_{VDRV} = 1 n$ F. 50 k $\Omega$  pull-ups from FLT1, ALM1, PGOOD to VDDP.  $R_{RESP} = 100 k\Omega$  to VSSS.

|                              | PARAMETER                                                                                           | TEST CONDITIONS                                                                                                                                                                                                                                                                                                       | MIN  | TYP  | MAX  | UNIT |
|------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>F_VDRV</sub>          | VDRV fall time from EN falling to<br>VDRV from 85% to 15% level                                     | $ \begin{array}{l} V_{VDDP} = x \ V, \\ V_{VDDH} \ \text{steady state}, \\ \text{EN} = x \ V \rightarrow 0 \ V, \\ V_{VDRV} = 12.75 \ V \ \text{to} \ 2.25 \ V. \end{array} $                                                                                                                                         |      | 10   |      | ns   |
| trec_vdrv <sup>(1)</sup>     | Time VDRV remains low upon detection of a fault condition.                                          | $\label{eq:VDDP} \begin{array}{l} V_{VDDP} = 5 \ V, \\ V_{VDDH} \ \text{and} \ V_{VDRV} \ \text{in steady state}, \\ EN = 5 \ V, \\ FLTn\_CMP \ \text{positive-pulse of } 3V, \\ 50 \ \mu\text{s pulse-width}. \\ \text{Measure from FLTn\_CMP going low} \\ (1.5 \ V) \ \text{to} \ V_{VDRV} = 7.5 \ V. \end{array}$ |      | 215  | 270  | μs   |
| COMPARATORS                  | · ·                                                                                                 |                                                                                                                                                                                                                                                                                                                       |      |      |      |      |
|                              |                                                                                                     |                                                                                                                                                                                                                                                                                                                       | 340  | 400  | 460  | ns   |
|                              | Propagation delay time, fault<br>comparator output rising to VDRV<br>asserted low.                  | $      EN = CE = VDDP \\ R_{RESP} = 100 \text{ k}\Omega. \\ V_{UD} = 100 \text{ mV} \\ V_{OD} = 30 \text{ mV} \\ Measure V_{FLT\_CMP} \text{ crossing VREF} \\ to 50\%  V_{VDRV}. $                                                                                                                                   | 660  | 735  | 830  | ns   |
| <sup>I</sup> PD_CMP_VDRV_DIS |                                                                                                     |                                                                                                                                                                                                                                                                                                                       | 1090 | 1395 | 1785 | ns   |
|                              |                                                                                                     | $      EN = CE = VDDP \\ R_{RESP} = 500 \text{ k}\Omega. \\ V_{UD} = 100 \text{ mV} \\ V_{OD} = 30 \text{ mV} \\ Measure V_{FLT\_CMP} \text{ crossing VREF} \\ to 50\%  V_{VDRV}. $                                                                                                                                   | 1270 | 2130 | 2880 | ns   |
| t <sub>DEGLITCH_CMP_F</sub>  | Fault comparator falling output de-<br>glitch.                                                      |                                                                                                                                                                                                                                                                                                                       | 4.2  | 5.7  | 8    | μs   |
| t <sub>flt_latency</sub>     | Delay from rising or falling event<br>detected by fault comparator and<br>indicated on FLT1 output. | $ \begin{array}{l} EN = CE = VDDP \\ R_{RESP} = 500 \ k\Omega. \\ V_{UD} = 100 \ mV \\ V_{OD} = 30 \ mV \\ Measure \ V_{FLT1\_CMP} \ rising \ or \ falling \\ and \ crossing \ VREF \ to \ 50\% \ FLT1. \\ \end{array} $                                                                                              |      |      | 30   | μs   |
| t <sub>alm_latency</sub>     | Delay from rising or falling event<br>detected by alarm comparator and<br>indicated on ALM1 output. | $ \begin{array}{l} EN = CE = VDDP \\ R_{RESP} = 500 \ k\Omega. \\ V_{UD} = 100 \ mV \\ V_{OD} = 30 \ mV \\ Measure \ V_{ALM1\_CMP} \ rising \ or \ falling \\ and \ crossing \ VREF \ to \ 50\% \ \overline{ALM1}. \\ \end{array} $                                                                                   |      |      | 30   | μs   |

(1) On latched based devices, recovery timer is still in effect even though VDRV is latched low. If the fault condition is removed and EN is asserted low and then high to clear the fault, VDRV will remain asserted low until the recovery timer has elapsed.





# 6.11 Insulation Characteristic Curves





# 6.12 Typical Characteristics





# 7 Parameter Measurement Information







Figure 7-2. VDRV Auto-Recovery Timing (CE = 1 or CE = VDDP)







# 8 Detailed Description

# 8.1 Overview

The TPSI3100-Q1 is a fully integrated isolated switch driver, which when combined with an external power switch, forms a complete isolated solid state relay solution. With a gate drive voltage of 15.8-V with 1.5/2.5-A peak source/sink current, a large availability of power switches can be used to meet many application needs. The TPSI3100-Q1 generates its own secondary bias supply from power received on its primary side, so no isolated secondary supply bias is required. The TPSI3100-Q1 provides additional power via the nominal 5-V rail (VDDM) for use by auxiliary circuits to perform various function such as current and voltage monitoring or remote temperature detection. The TPSI3100-Q1 isolation is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than those found using traditional mechanical relays and optocouplers.

The TPSI3100-Q1 integrates a communication back-channel that transfers status information from the secondary side to the primary side via open-drain outputs, PGOOD (Power Good),  $\overline{FLT1}$  (Fault 1), and  $\overline{ALM1}$  (Alarm 1). Dual high-speed comparators with an integrated shared voltage reference are used to assert  $\overline{FLT1}$  and  $\overline{ALM1}$ . When the comparator input,  $FLT1\_CMP$ , exceeds the voltage reference, the driver is immediately asserted low and  $\overline{FLT1}$  is also driven low, indicating to the system that a fault has occurred. This is useful for disabling the external switch with low latency on critical events, such as over-current detection. When the comparator input,  $ALM1\_CMP$ , exceeds the voltage reference,  $\overline{ALM1}$  signal is asserted low, but no action is taken by the driver. This may be useful as an alarm or warning indicator for over-temperature or over-voltage events.

The TPSI310xL-Q1 series offers a latch based fault indicator. When a fault is detected, the driver and the fault indicator are asserted low and remain latched, until EN is asserted low. The TPSI310x-Q1 series has a non-latched fault indicator. If the fault event is no longer present,  $\overline{FLT1}$  deasserts and the driver, after a specified recovery period, follows the state of the EN pin. If the fault event still remains, both the fault indicator and the driver remain asserted low.

The TPSI310x-Q1 and TPSI310xL-Q1 device family has two voltage options for the integrated reference to meet a wide range of application needs.

The Functional Block Diagram shows the primary side includes a transmitter that drives an alternating current into the primary winding of an integrated transformer which transfers power from the primary side to the secondary side. The transmitter operates at high frequency (80 MHz, nominal) to optimally drive the transformer to its peak efficiency. In addition, the transmitter utilizes spread spectrum techniques to greatly improve EMI performance allowing many applications to achieve CISPR 25 - Class 5. During transmission, data information is transferred to the secondary side alongside with the power. On the secondary side, the voltage induced on the secondary winding of the transformer, is rectified and multiplied, and is regulated to the voltage level of VDDH. Lastly, the demodulator decodes the received data information and drives VDRV high or low, respective of the logic state of the EN pin.

During each transfer of power from the primary side to the secondary side, back-channel state information is automatically sampled, encoded, and sent from the secondary side back to the primary side where it is decoded.



### 8.2 Functional Block Diagram



Modulator

Figure 8-2. TPSI311x-Q1, TPSI311xL-Q1

Data

Control

÷

Encoder

PGOOD

FLT1

FLT2

VSSP

Decoder

FLT2\_CMP

RESP



Figure 8-4. TPSI313x-Q1

# 8.3 Feature Description

#### 8.3.1 Transmission of the Enable State

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family uses a modulation scheme to transmit the switch enable (EN) state information across the isolation barrier. The transmitter modulates the EN signal with an internally generated, high frequency carrier, and differentially drives the primary winding of the isolation transformer. The receiver on the secondary side demodulates the received signal and asserts VDRV high or low based on the state information received.

#### 8.3.2 Power Transmission

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family does not utilize a secondary side isolated bias supply for its power. The secondary side power is obtained by the transferring of the primary side input power from VDDP across the isolation transformer. The modulation scheme uses spread spectrum techniques to improve EMI performance assisting applications in meeting the CISPR 25 Class 5 standards.

Copyright © 2023 Texas Instruments Incorporated



#### 8.3.3 Gate Driver

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family has an integrated gate driver that provides a nominal 15.8-V with 1.5/2.5-A peak source and sink current sufficient for driving many power transistors. When driving external power transistors, TI recommends bypass capacitors ( $C_{DIV2} \ge 3 * C_{DIV1}$ ) from VDDH to VDDM and VDDM to VSSS with an equivalent series capacitance of minimum of 30 times the equivalent gate capacitance. If optional auxiliary circuitry requires power, additional capacitance may be required.

#### 8.3.4 Chip Enable (CE)

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family has an active high chip enable, CE. When CE is asserted high and VDDP is present, the device enters its active mode of operation and power transfer occurs from the primary side to the secondary side. When CE is asserted low while VDDP is present, the device enters standby and no power transfer occurs from primary side to the secondary side to the secondary side to the secondary side to the secondary side and VDRV will be asserted low. Over time, VDDH and VDDM fully discharges depending on the amount of loading present on these rails.

#### 8.3.5 Comparators

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family devices include two identical isolated comparators. A simplified block diagram is shown in Figure 8-5. The function of the comparator, fault or alarm, depends on the device orderable in the family. The positive inputs (FLTn\_CMP or ALMn\_CMP) of each comparator monitor the voltage on these inputs referenced to VSSS. Both comparators share a single integrated voltage reference, VREF, with an accuracy of ±1.5% over voltage and temperature and is connected internally to the negative inputs of each comparator. The reference voltage is internal to the device and not available externally. The reference voltage level depends on the device orderable in the family.



Figure 8-5. Comparator Block Diagram

#### 8.3.5.1 Fault Comparator

The TPSI310x-Q1 and TPSI313x-Q1 devices include one fault comparator that is used to quickly assert the output driver, VDRV, low to allow for the fastest disable time of the external power switch. This is useful for critical events such as over-current protection (OCP) to protect the external power switch and downstream circuitry. The block diagram of the fault comparator is shown in Figure 8-6. The TPSI311x-Q1 devices have two fault comparators. This can be useful for applications such as bi-directional OCP or whenever there are two independent critical events required to protect the external power switch. The TPSI312x-Q1 device does not support any fault comparators, only alarm comparators.



#### Figure 8-6. Fault Comparator Block Diagram

If the input voltage of the fault comparator, FLTn\_CMP, exceeds the internal reference voltage, VREF, the comparator output asserts high. The comparator output is filtered and is adjustable via an external 1% resistor, R<sub>RESP</sub>, connected from RESP to VSSS. The filtering of low-to-high transitions of the comparator output is adjustable by the external resistor. High-to-low transitions of the comparator output are filtered at a fixed setting. Filtering the comparator output allows for flexibility and application tradeoffs to help minimize false trigger events while still providing adequate protection. The filtered comparator output is then fed into the driver logic. If the comparator output low-to-high event passes through the filter, VDRV is immediately asserted low regardless of the state of EN. The TPSI310x-Q1, TPSI311x-Q1, and TPSI313x-Q1 fault comparators are not latched. If a fault condition is removed (FLTn\_CMP voltage falls below the internal reference voltage and passes through the filter), VDRV is held low until the recovery timer has elapsed. Once the recovery timer has elapsed, VDRV follows the state of EN. If a fault condition occurs before the recovery timer has elapsed, the recovery timer is restarted.

The comparator output information is transferred to the primary side of the device via back-channel communication (BCC) over the isolation barrier. As shown in Figure 8-6, any low-to-high transition of the comparator output (fault event) that passes through the filter is extended to make sure the event is captured by the sample logic. Any high-to-low transition of the comparator output (recovery event) that passes through the filter are not extended. A recovery event can be missed by the sample logic if the event does not last longer than the sample period. Therefore, priority is given to fault events over recovery events. FLTn open-drain output is asserted low upon the fault event. If a recovery event occurs and is captured by the sample logic, FLTn open-drain output is set to high-impedance, but VDRV remains asserted low until the recovery timer elapses.

The TPSI310xL-Q1, TPSI311xL-Q1, and TPSI313xL-Q1 devices have latched fault comparators as shown in Figure 8-7. Fault events are latched and held until EN is asserted low. Upon a fault event, VDRV asserts low and is held until EN is asserted low and the recovery timer elapses. FLTn is also asserted low and held until EN is asserted low. If the fault event has recovered, FLTn is asserted high even if the recovery timer has not elapsed.



Figure 8-7. Latched Fault Comparator Block Diagram

# 8.3.5.2 Alarm Comparator

The TPSI310x-Q1 and TPSI313x-Q1 devices include one alarm comparator. The TPSI312x-Q1 devices include two alarm comparators. An alarm comparator differs from the fault comparator in that the output state of the comparator has no direct control of the VDRV output driver. The block diagram of the alarm comparator is shown in Figure 8-8.



# Figure 8-8. Alarm Comparator Block Diagram

If the input voltage of the alarm comparator, ALM1\_CMP, exceeds the internal reference voltage, VREF, the comparator output asserts high. The comparator output is filtered and is adjustable via an external 1% resistor, R<sub>RESP</sub>, connected from RESP to VSSS. The filtering of low-to-high transitions of the comparator output is adjustable by the external resistor. High-to-low transitions of the comparator output are filtered at a fixed setting. The filter setting is shared by both the fault and alarm comparators and cannot be set independently. In addition, the alarm comparator is not latched.

Similar to the fault comparator, the alarm comparator output information is transferred to the primary side of the device via back-channel communication (BCC) over the isolation barrier. As shown in Figure 8-8, any low-to-high



transition of the comparator output (alarm event) that passes through the filter is extended to make sure the event is captured by the sample logic. Any high-to-low transition of the comparator output (recovery event) that passes through the filter are not extended. A recovery event can be missed by the sample logic if the event does not last longer than the sample period. Therefore, priority is given to alarm events over recovery events. <u>ALM1</u> open-drain output is asserted low upon the alarm event. If a recovery event occurs and is captured by the sample logic, <u>ALM1</u> open-drain output is set to high-impedance.

#### 8.3.5.3 Comparator De-glitch

For many applications, there is a tradeoff between detecting critical events and the false triggering of a noncritical events. The RESP pin allows for adjustment of the response time of the comparator based on the application needs. Selection of a 1% resistor from the RESP pin to VSSS allows for filtering of the comparator response. The amount of typical de-glitch,  $t_{DEGLITCH\_CMP\_R}$ , on the comparator output high assertion is estimated using Equation 1, where  $t_{DEGLITCH\_CMP\_R}$  units is nanoseconds and  $R_{RESP}$  units is kilo-ohm.

 $t_{DEGLITCH CMP R} = 3.56 \times R_{RESP} + 52.7$ 

(1)

If the comparator output high assertion exceeds the duration of  $t_{\text{DEGLITCH}_R}$ , the comparator output is propagated. Comparator output low assertions are filtered at a fixed setting,  $t_{\text{DEGLITCH}_R}$ .

#### 8.3.6 VDDP, VDDH, and VDDM Under-voltage Lockout (UVLO)

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family implements an internal UVLO protection feature for both input (VDDP) and output power supplies (VDDM and VDDH). The device remains disabled until VDDP exceeds its rising UVLO threshold. When the VDDP supply voltage falls below its falling threshold voltage, the device attempts to send data information to quickly assert VDRV low, regardless of the state of EN. This depends on the rate of VDDP loss. If VDDP collapses too fast to send the information, a timeout mechanism ensures VDRV is asserted low within  $t_{HL_VDRV_PD}$ . A VDDP ULVO event causes PGOOD, FLT1, and ALM1 to assert low.

The VDDH and VDDM UVLO circuits monitor the voltage on VDDH and VDDM, respectively. VDRV is only asserted high if both the VDDH and VDDM UVLO rising thresholds are surpassed. If either VDDH or VDDM fall below their respective UVLO falling thresholds, VDRV is immediately asserted low. The UVLO protection blocks feature hysteresis, which helps to improve the noise immunity of the power supply. During turn on and turn off, the driver sources and sinks a peak transient current, which can result in voltage drop of the VDDH and VDDM power supplies. The UVLO protection circuits ignores the associated noise during these normal switching transients.

#### 8.3.7 Thermal Shutdown

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family has an integrated temperature sensor. The sensor monitors its local temperature. When the sensor reaches its threshold, it automatically disables power transfer from the primary side to the secondary side, and sends data information to disable the driver, VDRV. The power transfer and driver are disabled until the local temperature reduces enough to re-engage.

#### 8.4 Device Operation

VDDP must be supplied independently by a low impedance external supply that can deliver the required power. When VDDP power is present and CE is a logic high, power transfers from the primary side to the secondary side. Setting the EN pin logic high or low asserts or deasserts VDRV, thereby enabling or disabling the external switch, respectively. Figure 8-9 shows the basic set-up required for proper operation which requires EN, VDDP, and VSSP signals. EN may be driven up to 5.5-V which is normally driven from circuitry on the same rail as VDDP. In this example, the TPSI310x-Q1 is being used to drive back-to-back MOSFETs in a common-source configuration. Driving back-to-back MOSFETs is required for AC switching applications or DC switching where reverse blocking is required.  $C_{VDDP}$  provides the required decoupling capacitance for the VDDP supply.  $C_{DIV1}$  and  $C_{DIV2}$  provide the required decoupling capacitance of the VDDH/VDDM supply rails to provide peak current to drive the external MOSFETs.





Figure 8-9. Simplified Schematic

Figure 8-10 shows the basic operation from start up to steady state conditions.

- At T1: VDDP powers up the device. FLTn, ALMn, and PGOOD are asserted low.
- At T2 and T3: TPSI310x-Q1 begins to transfer power from VDDP to the secondary side for a fixed burst period (25 µs typical), which begins to charge up the VDDH and VDDM secondary side rails. Power transfer continues as long as VDDP is present (and CE remains high). The time required to fully charge VDDH depends on several factors including the values of VDDP, C<sub>DIV1</sub>, C<sub>DIV2</sub>, the amount of auxiliary load drawn from VDDM, and the overall power transfer efficiency.
- At T4, T5, and T6: After four burst periods, the FLTn, ALMn, and PGOOD are released and begin to reflect their respective status. PGOOD asserts high if VDDM and VDDH are both above their UVLO thresholds, otherwise remains asserted low. FLTn and ALMn indicate the status of their comparator outputs. In this example, since FLTn\_CMP and ALMn\_CMP are tied to VSSS, FLTn and ALMn assert high. The status indicators are always transferred sequentially in the order of FLTn, ALMn, and PGOOD with a delay of approximately 400 ns between each indicator.
- At T7 and T8: EN is asserted high and VDRV asserts high. Note that VDRV will not assert high until VDDH and VDDM are both above their UVLO thresholds. Due to latency of the FLTn, ALMn, and PGOOD indicators, it is possible that VDRV asserts high prior to PGOOD asserting high.





Figure 8-10. TPSI310x-Q1 Typical Start-up (CE = VDDP, FLTn\_CMP = 0, ALMn\_CMP = 0)

Figure 8-11 shows start up sequence where VDDP, CE, and EN signals are tied together.

- At T1: VDDP powers up the device. FLTn, ALMn, and PGOOD are asserted low.
- At T2 and T3: TPSI310x-Q1 begins to transfer power from VDDP to the secondary side for a fixed burst period (25 µs typical), which begins to charge up the VDDH and VDDM secondary side rails.
- At T4: VDRV asserts high when both VDDH and VDDM are above their UVLO thresholds.
- At T5, T6, and T7: After four burst periods, the FLTn, ALMn, and PGOOD are released and begin to reflect their respective status. In this specific example, it is assumed that VDDH and VDDM rails have charged up beyond their UVLO thresholds under the four burst periods (100 μs). In this case, due to the PGOOD latency, PGOOD is asserted high after VDRV is asserted high.





Figure 8-11. TPSI310x-Q1 Typical Start-up (CE = EN = VDDP, FLTn\_CMP = 0, ALMn\_CMP = 0)

To reduce average power, the TPSI310x-Q1 transfers power from the primary side to the secondary side in a burst fashion. The period of the burst is fixed while the burst on time is determined internally by the control loop regulating the VDDM voltage. The burst on time is automatically adjusted based upon the status of the VDDM voltage thereby optimizing power transfer for a given load condition. During power up, the device operates at the highest power setting. This helps to quickly charge up the VDDM and VDDH rails.

# 8.5 Device Functional Modes

Table 8-1 summarizes the functional modes for the TPSI310x-Q1 and TPSI310xL-Q1.

#### Table 8-1. TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family, Functional Modes<sup>(1)(2)</sup>

| CE | VDDP                           | VDDH, VDDM                     | EN | VDRV | PGOOD | COMMENTS                                                                                                                                                                                                                                                          |
|----|--------------------------------|--------------------------------|----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| x  | Powered<br>Down <sup>(4)</sup> | Powered<br>Down <sup>(6)</sup> | х  | L    | L     | Powered Down:<br>VDRV output disabled, keep off circuitry<br>applied.                                                                                                                                                                                             |
| L  | Powered Up <sup>(3)</sup>      | Powered<br>Down <sup>(6)</sup> | x  | L    | L     | Disabled Operation:<br>When CE is asserted low, power transfer<br>to the secondary ceases. VDDH and<br>VDDM rails discharge pending loading.<br>VDRV output disabled, keep off circuitry<br>applied.                                                              |
| н  | Powered Up <sup>(3)</sup>      | Powered Up <sup>(5)</sup>      | L  | L    | Н     | Normal Operation: VDRV output state                                                                                                                                                                                                                               |
|    | Fowered Op(*)                  | Fowered Op(*)                  | Н  | Н    | Н     | follows logic state of EN logic state.                                                                                                                                                                                                                            |
| x  | Powered<br>Down <sup>(4)</sup> | Powered Up <sup>(5)</sup>      | х  | L    | L     | Disabled Operation:<br>When VDDP is powered down, output<br>driver is disabled automatically. If<br>sufficient VDDP power is available,<br>VDRV is disabled within the propagation<br>delay, otherwise after the timeout<br>duration. Keep off circuitry applied. |

No alarm or fault conditions present (FLTn\_CMP = ALMn\_CMP = 0). (1)

(2) X: do-not-care.

 $V_{VDDP} \ge VDDP_UVLO$  threshold. (3)

 $V_{VDDP}$  < VDDP\_UVLO threshold. (4)

 $V_{VDDH} \ge VDDH_UVLO$  threshold and  $V_{VDDM} \ge VDDM_UVLO$  threshold. (5)

(6) V<sub>VDDH</sub> <VDDH UVLO threshold or V<sub>VDDM</sub> < VDDM UVLO threshold.

Table 8-2 summarizes fault and comparator functional behavior.

#### Table 8-2, FLTn, ALMn Functional Behavior<sup>(1)</sup>

|                   | Table 0-2: 1 ETH, ALIMIT Unctional Denavior |                         |                     |                     |                                                                                                                                                                                                                    |  |  |  |  |  |  |
|-------------------|---------------------------------------------|-------------------------|---------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CE <sup>(2)</sup> | FLTn_CMP <sup>(3)</sup>                     | ALMn_CMP <sup>(4)</sup> | FLTn <sup>(5)</sup> | ALMn <sup>(5)</sup> | COMMENTS                                                                                                                                                                                                           |  |  |  |  |  |  |
| L                 | Х                                           | Х                       | L                   | L                   | VDRV output disabled, keep off circuitry applied.                                                                                                                                                                  |  |  |  |  |  |  |
| Н                 | L                                           | L                       | Hi-Z                | Hi-Z                | VDRV output follows state of EN pin.                                                                                                                                                                               |  |  |  |  |  |  |
| Н                 | L                                           | Н                       | Hi-Z                | L                   | Fault detected. VDRV output asserted low until<br>recovery timer elapses. On latched fault devices,<br>VDRV asserts low and remains low until EN<br>asserts low then high and recovery timer elapses.              |  |  |  |  |  |  |
| Н                 | Н                                           | L                       | L                   | Hi-Z                | Alarm detected. VDRV output unchanged.                                                                                                                                                                             |  |  |  |  |  |  |
| Н                 | Н                                           | H                       | L                   | L                   | Fault and alarm detected. VDRV output asserted<br>low until recovery timer elapses. On latched fault<br>devices, VDRV asserts low and remains low until<br>EN asserts low then high and recovery timer<br>elapses. |  |  |  |  |  |  |

Assumes  $V_{VDDP} \ge VDDP_UVLO$  threshold and device is fully powered in steady state conditions. (1)

(2)

L:  $V_{CE} < V_{IT\_-(CE)}$ , H:  $V_{CE} \ge V_{IT\_+(CE)}$ . L:  $V_{FLTn\_CMP} < V_{REF}$ , H:  $V_{FLTn\_CMP} \ge V_{REF}$ . (3)

(4) L:  $V_{ALMn\_CMP} < V_{REF}$ , H:  $V_{ALMn\_CMP} \ge V_{REF}$ . (5) Hi-Z: Open-drain output disabled, L: Open-drain output enabled.

**ADVANCE INFORMATION** 



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

The TPSI310x-Q1 is a fully integrated, isolated switch driver with integrated bias, which when combined with an external power switch, forms a complete isolated solid state relay solution. With a nominal gate drive voltage of 15.8-V with 1.5/3.0-A peak source and sink current, a large variety of external power switches such as MOSFETs, IGBTs, or SCRs can be chosen to meet a wide range of applications. The TPSI310x-Q1 generates its own secondary bias supply from the power received from its primary side, so no isolated secondary supply bias is required.

The secondary side provides a regulated, floating supply rail of 15.8-V for driving a large variety of power switches with no need for a secondary bias supply. The TPSI310x-Q1 can support driving single power switch, dual back-to-back, parallel power switches for a variety of AC or DC applications. The TPSI310x-Q1 integrated isolation protection is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than those found using traditional mechanical relays and optocouplers.

The TPSI310x-Q1 integrates a communication back-channel that transfers various status information from the secondary side to the primary side via open-drain outputs, PGOOD (Power Good),  $\overline{FLT1}$  (Fault 1), and  $\overline{ALM1}$  (Alarm 1). Two high-speed comparators with an integrated shared voltage reference are used to assert  $\overline{FLT1}$  and  $\overline{ALM1}$ . When the comparator input,  $FLT1\_CMP$ , exceeds the voltage reference, the driver is immediately asserted low and  $\overline{FLT1}$  on the primary side is driven low after some latency, indicating a fault has occurred. This is useful for directly disabling the external switch from the secondary on critical events with low latency, such as short circuit detection. When the comparator input,  $ALM1\_CMP$ , exceeds the voltage reference,  $\overline{ALM1}$  signal is asserted low on the primary side, but no action is taken by the driver. This may be useful as an alarm or warning indicator.

#### 9.2 Typical Application

The simplified circuit diagram shown in Figure 9-1 is a typical over-current protection application using the TPSI3103-Q1. The TPSI3103-Q1 interfaces to the INA181 current sense amplifier. The TPSI3103-Q1 provides power to the current sense amplifier and supporting circuitry via its VDDM power rail. The current sense amplifier is used to amplify the voltage formed across the shunt resistor, R<sub>SHUNT</sub>, during load conditions. Although the INA181 was chosen for this example, any current sense amplifier may be used that meets the design criteria.

The circuit uses the alarm comparator to signal a warning to the system via the ALM1 status indicator. ALM1 asserts low when the alarm threshold is exceeded. The fault comparator is used to detect an over-current event and disables the driver at the set over-current threshold. The system is notified via the FLT1 status indicator asserting low.





Figure 9-1. Typical Over-current Protection Application

#### 9.2.1 Design Requirements

Table 9-1 lists the design requirements of the TPSI310x-Q1 gate driver. The application requires driving external FETs. It includes circuitry for a two-level over-current protection that is powered by the TPSI310x-Q1. The TPSI3100-Q1 used in this example includes a 0.3-V voltage reference.

0.4 TDCI240x Of Design Beguirements

| Table 9-1. TPSI310X-Q1 Design Requirements |           |  |  |  |  |  |  |  |
|--------------------------------------------|-----------|--|--|--|--|--|--|--|
| DESIGN PARAMETERS                          |           |  |  |  |  |  |  |  |
| Total gate capacitance                     | 120 nC    |  |  |  |  |  |  |  |
| FET turn-off time upon fault detection     | < 0.5 µs  |  |  |  |  |  |  |  |
| Switching frequency                        | 2 kHz     |  |  |  |  |  |  |  |
| Supply voltage (VDDP)                      | 5 V ±5%   |  |  |  |  |  |  |  |
| Over-current fault                         | 10 A ±10% |  |  |  |  |  |  |  |
| Over-current alarm                         | 5 A ±10%  |  |  |  |  |  |  |  |
| Shunt resistor power                       | 0.5 W     |  |  |  |  |  |  |  |
| Shunt resistor tolerance                   | ±1%       |  |  |  |  |  |  |  |

# 9.2.2 Detailed Design Procedure

#### 9.2.2.1 C<sub>DIV1</sub>, C<sub>DIV2</sub> Capacitance

The  $C_{DIV1}$  and  $C_{DIV2}$  capacitors required depends on the amount of drop that can be tolerated on the VDDH rail during switching of the external load. The charge stored on the  $C_{DIV1}$  and  $C_{DIV2}$  capacitors is used to provide the current to the load during switching. During switching, charge sharing occurs and the voltage on VDDH drops. At a minimum, TI recommends that the total capacitance formed by the series combination of  $C_{DIV1}$  and  $C_{DIV2}$ be sized to be at least 30 times the total gate capacitance to be switched. This sizing results in an approximate 0.5-V drop of the VDDH supply rail that is used to supply power to the VDRV signal. Equation 2 and Equation 3 can be to used to calculate the amount of capacitance required for a specified voltage drop.

 $C_{DIV1}$  and  $C_{DIV2}$  must be of the same type and tolerance.

$$C_{DIV1} = \left(\frac{n+1}{n}\right) \times \frac{Q_{LOAD}}{\Delta V}, \ n \ge 3.0$$
<sup>(2)</sup>

$$C_{DIV2} = n \times C_{DIV1}, \ n \ge 3.0 \tag{3}$$

where

• n is a real number greater than or equal to 3.0.

<sup>-</sup>  $C_{DIV1}$  is the external capacitor from VDDH to VDDM.



- C<sub>DIV2</sub> is the external capacitor from VDDM to VSSS.
- Q<sub>LOAD</sub> is the total charge of the load from VDRV to VSSS.
- $\Delta V$  is the voltage drop on VDDH when switching the load.

#### Note

 $C_{DIV1}$  and  $C_{DIV2}$  represent absolute capacitor and components selected must be adjusted for tolerances and any derating necessary to achieve the required capacitance.

Larger values of  $\Delta V$  can be used in the application, but excessive droop can cause the VDDH under-voltage lockout falling threshold ( $V_{VDDH\_UVLO\_F}$ ) to be reached and cause VDRV to be asserted low. Note that as the series combination of  $C_{DIV1}$  and  $C_{DIV2}$  capacitance increases relative to  $Q_{LOAD}$ , the VDDH supply voltage drop decreases, but the initial charging of the VDDH supply voltage during power up increases.

For this design, assuming n = 3 and  $\Delta V$  = 0.5 V, then

$$C_{DIV1} = \left(\frac{3+1}{3}\right) \times \frac{120 \, nC}{0.5 \, V} = 320 \, nF \tag{4}$$

$$C_{DIV2} = 3 \times 320 \, nF = 960 \, nF \tag{5}$$

#### 9.2.2.2 Start-up Time and Recovery Time

As described in the *Equation 3* section, the start-up time of the fully discharged VDDH and VDDM rails depends on the amount of capacitance present on the VDDH and VDDM pins, as well as, power being used from VDDM for any auxiliary circuitry. The rate at which this capacitance is charged depends on the amount of power transferred from the primary side to the secondary side. At start up, the power regulation loop transfers more power until the VDDH and VDDM rails reach their steady state values.

#### 9.2.2.3 R<sub>SHUNT</sub>, R1, and R2 Selection

The TPSI3100-Q1 has an internal nominal voltage reference ( $V_{REF}$ ) of 0.3 V. This reference is shared by the fault and alarm comparator negative inputs. To minimize the  $R_{SHUNT}$  resistance value and hence its associated power dissipation, a current sense amplifier is used that has a gain ( $G_{CSA}$ ) of 20 V/V.

The alarm event should be detected when the load current,  $I_{LOAD}$ , reaches 5 A nominal. This corresponds to a voltage input to the current sense amplifier ( $V_{SENSE ALM}$ ) of:

$$V_{SENSE\_ALM} = \frac{V_{REF}}{G_{CSA}} = \frac{0.3V}{20} = 15 \, mV$$
 (6)

From this, the nominal shunt resistance, R<sub>SHUNT</sub> may be calculated:

$$R_{SHUNT} = \frac{V_{SENSE\_ALM}}{I_{LOAD}} = \frac{15mV}{5A} = 3 \ m\Omega \tag{7}$$

The corresponding power prior to an over-current condition due to the shunt resistor may be calculated:

$$P_{SHUNT} = I_{OCP}^{2} \times R_{SHUNT} = (10 A)^{2} \times 3 m\Omega = 300 mW$$
(8)

The power dissipated in the shunt resistor is below the design requirement of 0.5 W.

The fault event should be detected when the load current,  $I_{LOAD}$ , reaches 10 A nominal. This corresponds to a voltage input to the current sense amplifier ( $V_{SENSE FLT}$ ) of:

$$V_{SENSE \ FLT} = R_{SHUNT} \times I_{LOAD} = 3 \ m\Omega \times 10A = 30 \ mV \tag{9}$$

The resulting output of the current sense amplifier ( $V_{CSA FLT}$ ) is:

$$V_{CSA \ FLT} = V_{SENSE \ FLT} \times G_{CSA} = 30 \ mV \times 20 = 0.6 \ V \tag{10}$$



Since the fault comparator threshold of the TPSI3100-Q1 is 0.3 V, a resistor divider is required to scale the current sense amplifier output voltage ( $V_{CSA_{FLT}}$ ) to the comparator input threshold ( $V_{REF}$ ). The divider ratio (DIV) required can be calculated from:

$$DIV = \frac{V_{REF}}{R_{SHUNT} \times I_{LOAD} \times G_{CSA}} = \frac{V_{REF}}{V_{CSA\_FLT}} = 0.5$$
(11)

$$DIV = \frac{R2}{R1 + R2} \tag{12}$$

#### 9.2.2.4 Over-current Fault Error

There are several sources of error that contribute to total error in the over-current detection accuracy. These include:

- 1. Voltage reference tolerance (includes comparator offset)
- 2. Current sense amplifier gain error
- 3. Current sense amplifier offset
- 4. Shunt resistor tolerance
- 5. Divider resistor tolerances

For this design, an over-current protection accuracy of  $\pm$  10% is required. The comparator offset and voltage reference tolerance of the TPSI3100-Q1 can be found in the *Electrical Characteristics* section of the data sheet.

The error contribution due to the current sense amplifier offset can be estimated as follows:

$$\% Err_{CSA\_offset} = 100\% \times \frac{V_{CSA\_OFFSET}}{I_{OCP} \times R_{SHUNT}} = 100\% \times \frac{0.5mV}{10A \times 3\,m\Omega} = \pm 1.7\,\%$$
(13)

The resistor tolerances of the resistor divider are chosen as 1%. The current sense amplifier gain error is 1%. The reference voltage tolerance is  $\pm$  1.5%. Lastly, the selected shunt resistor tolerance is  $\pm$  1%

It is assumed that all error contributors are independent variables, so that the total expected error adds in a root mean squared fashion as follows:

$$\% \operatorname{Err}_{\operatorname{OCP}_{\operatorname{TOTAL}}} = \left[\% \operatorname{Err}_{\operatorname{CSA}_{\operatorname{offset}}}^{2} + \% \operatorname{Err}_{\operatorname{VREF}}^{2} + \% \operatorname{Err}_{\operatorname{R1}}^{2} + \% \operatorname{Err}_{\operatorname{R2}}^{2} + \% \operatorname{Err}_{\operatorname{RSHUNT}}^{2} + \% \operatorname{Err}_{\operatorname{GAIN}}^{2}\right]^{0.5}$$
(14)

$$\% \text{Err}_{\text{OCP}_{\text{TOTAL}}} = \left[ (1.7\%)^2 + (1.5\%)^2 + (1\%)^2 + (1\%)^2 + (1\%)^2 + (1\%)^2 \right]^{0.5} = 3.0\%$$
(15)

#### 9.2.2.5 Over-current Alarm Error

The total error for the alarm or warning indicator is similar to the over-current protection total error except the error contribution due to the resistor divider does not affect the total error.

$$\% Err_{CSA\_offset} = 100\% \times \frac{V_{CSA\_OFFSET}}{I_{ALM} \times R_{SHUNT}} = 100\% \times \frac{0.5mV}{5A \times 3m\Omega} = \pm 3.3\%$$
(16)

The error contribution due to the current sense amplifier offset is increased since the load current being detected is reduced.

As before, it is assumed that all error contributors are independent variables, so that the total expected error adds in a root mean squared fashion as follows:

$$\% Err_{ALM\_TOTAL} = \left[\% Err_{CSA\_offset}^{2} + \% Err_{VREF}^{2} + \% Err_{RSHUNT}^{2} + \% Err_{GAIN}^{2}\right]^{0.5}$$
(17)

$$\% Err_{ALM\_TOTAL} = \left[ (3.3\%)^2 + (1.5\%)^2 + (1\%)^2 + (1\%)^2 \right]^{0.5} = 3.9\%$$
(18)



#### 9.2.2.6 VDDP Capacitance, C<sub>VDDP</sub>

For this design, 1  $\mu$ F in parallel with 100 nF is used.

#### 9.2.3 Application Curves



#### Figure 9-2. Over-current protection typical timing and behavior

- At t<sub>0</sub>: VDRV is asserted high and the external FETs are supplying load current, I<sub>LOAD</sub>. I<sub>LOAD</sub> is in its normal operating range and is below the alarm level setting of 5 A, nominal. ALM1\_CMP and FLT1\_CMP comparator input voltages are below the comparator threshold set by VREF of the TPSI3100-Q1 of 0.3 V,nominal). ALM1 and FLT1 faults are asserted high pulled-up by external resistor pull-ups to VDDP.
- At t<sub>1</sub>: I<sub>LOAD</sub> current increases and reaches the alarm level setting of 5 A, nominal. ALM1\_CMP comparator input voltage reaches its threshold of 0.3 V and ALM1 asserts low within t<sub>ALM\_LATENCY</sub>. VDRV remains asserted high since the FLT1\_CMP comparator input threshold has not been reached. FLT1 remains asserted high pulled-up by the external resistor pull-up to VDDP.
- At t<sub>2</sub>: I<sub>LOAD</sub> current continues to increases and reaches the fault level setting of 10 A, nominal. FLT1\_CMP comparator input voltage reaches its threshold of 0.3 V and VDRV is quickly asserted low to disable the external FETs. FLT1 asserts low within t<sub>FLT\_LATENCY</sub>. ALM1 remains asserted low since the ALM1\_CMP comparator input exceeds its threshold.
- At t<sub>3</sub>: Since the FETs have been turned off, I<sub>LOAD</sub>, is removed. FLT1\_CMP and ALM1\_CMP comparator inputs drop below their thresholds, settling to VSSS. VDRV remains asserted low keeping the external FETs off for t<sub>REC\_VDRV</sub>. FLT1 and ALM1 assert high within t<sub>FLT\_LATENCY</sub> and t<sub>ALM\_LATENCY</sub>, respectively indicating to the system that fault and alarm conditions have been removed.
- At t<sub>4</sub>: VDRV asserts high again since EN remains high, t<sub>REC\_VDRV</sub> time has elapsed, and the fault condition is no longer present. The external FETs are enabled and supply I<sub>LOAD</sub> in its normal operating range.

#### 9.3 Power Supply Recommendations

To help ensure a reliable supply voltage, TI recommends that the  $C_{VDDP}$  capacitance from VDDP to VSSP consists of a 0.1- $\mu$ F bypass capacitor for high frequency decoupling in parallel with a 1- $\mu$ F for low frequency decoupling. Low-ESR and low-ESL capacitors must be connected close to the device between the VDDP and VSSP pins.

# 9.4 Layout

#### 9.4.1 Layout Guidelines

Designers must pay close attention to PCB layout to achieve optimum performance for the TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family. Some key guidelines are:



- Component placement:
  - Place the driver as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces.
  - Connect low-ESR and low-ESL capacitors close to the device between the VDDH and VDDM pins and the VDDM and VSSS pins to bypass noise and to support high peak currents when turning on the external power transistor.
  - Connect low-ESR and low-ESL capacitors close to the device between the VDDP and VSSP pins.
  - Minimize parasitic capacitance on the RESP pin.
- Grounding considerations:
  - Limit the high peak currents that charge and discharge the transistor gates to a minimal physical area.
     This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors.
     Place the gate driver as close as possible to the transistors.
  - Connect the driver VSSS to the Kelvin connection of MOSFET source or IGBT emitter. If the power device does not have a split Kelvin source or emitter, connect the VSSS pin as close as possible to the source or emitter terminal of the power device package to separate the gate loop from the high power switching loop.
- EMI considerations:

The TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family employs spread spectrum modulation (SSM), and in some systems, no additional system design considerations are required to meet the EMI performance needs. However, the system designer may choose to take additional measures to minimize EMI depending on the system requirements and safety preferences of the system designer. The measures listed below reduce emissions by providing a capacitive return path from the secondary side to the primary side or by increasing the common mode loop impedance with an inductive component on the primary side.

- Inductive components: A pair of ferrite beads or a common mode choke with a high frequency impedance on the order of TBD kΩ can be placed in series with VDDP supply and VSSP ground.
- Capacitive components: Most system designs already employ discrete Y capacitors or contain an amount of parasitic Y capacitance between the high voltage and low voltage domains. If this Y capacitance is located on the same board as the TPSI310x-Q1, TPSI311x-Q1, TPSI312x-Q1, and TPSI313x-Q1 family, they act as a capacitive return path.
- High-voltage considerations:
  - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. TI recommends a PCB cutout or groove to prevent contamination that can compromise the isolation performance.
- Thermal considerations:
  - Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance (θ<sub>JB</sub>).
  - If the system has multiple layers, TI also recommends connecting the VDDH and VSSS pins to internal ground or power planes through multiple vias of adequate size. These vias must be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping.

#### 9.4.2 Layout Example

Figure 9-3 shows a PCB layout example with the signals and key components labeled.





Figure 9-3. 3-D PCB View



Figure 9-4. Top Layer



#### TPSI3100-Q1 SLVSG43 – DECEMBER 2023



Figure 9-5. Bottom Layer



Figure 9-6. Signal Layer 1





Figure 9-7. Signal Layer 2



# **10 Device and Documentation Support**

#### **10.1 Documentation Support**

#### **10.1.1 Related Documentation**

For related documentation see the following:

• Texas Instruments, Isolation Glossary

#### **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# **11 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2023 | *        | Initial Release |

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### 12.1 Tape and Reel Information







| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PTPSI3100QDVXRQ1  | SSOP         | DVX             | 16   | 1000 | 350.0       | 350.0      | 43.0        |
| PTPSI3100LQDVXRQ1 | SSOP         | DVX             | 16   | 1000 | 350.0       | 350.0      | 43.0        |

# **ADVANCE INFORMATION**





# PACKAGE OUTLINE

#### SSOP - 2.6 mm max height

SMALL OUTLINE PACKAGE

**DVX0016A** 



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing

An interaction are in minimizers. Any dimensions in parentnesis are for reference only. Dimensioning and toters per ASME Y14.5M.
 This drawing is subject to change without notice.
 This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
 This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





# **EXAMPLE BOARD LAYOUT**

**DVX0016A** 

#### SSOP - 2.6 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





# **EXAMPLE STENCIL DESIGN**

# DVX0016A

#### SSOP - 2.6 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate

design recommendations. 8. Board assembly site may have different recommendations for stencil design.





# PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| PTPSI3100LQDVXRQ1 | ACTIVE        | SO-MOD       | DVX                | 16   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| PTPSI3100QDVXRQ1  | ACTIVE        | SO-MOD       | DVX                | 16   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



OTHER QUALIFIED VERSIONS OF TPSI3100-Q1 :

Catalog : TPSI3100

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated