





TS3L501E SCDS307D - SEPTEMBER 2010 - REVISED OCTOBER 2022

# TS3L501E 11-Channel SPDT/22-Bit to 11-Bit Multiplexer and Demultiplexer **Ethernet LAN Switch With Power-Down Mode**

#### 1 Features

- Integrated power-down mode
- Wide bandwidth (BW = 600 MHz typical)
- Low crosstalk ( $X_{TALK} = -37 \text{ dB typical}$ at 250 MHz)
- Low bit-to-bit skew ( $t_{sk(o)} = 100 \text{ ps maximum}$ )
- Low and Flat ON-State Resistance  $(r_{on} = 4 \Omega \text{ typical}, r_{on(flat)} = 0.5 \Omega \text{ typical})$
- Low input and output capacitance  $(C_{ON} = 9 pF typical)$
- Rail-to-rail switching on data I/O ports (0 V to 3.6 V)
- V<sub>CC</sub> operating range from: 3 V to 3.6 V
- Support power-down mode
- Latch-up performance exceeds 100 mA per JESD 78, class II
- ESD performance (A, B, C, and LED pins)
  - ±4-kV IEC61000-4-2, Contact Discharge
  - 6-kV Human Body Model per JESD22-A114E (switch I/O pins to GND)
- ESD performance (all pins)
  - 2-kV Human Body Model per JESD22-A114E

# 2 Applications

- 10, 100, and 1000 Base-T signal switching
- Differential (LVDS and LVPECL) signal switching
- Audio and video switching
- Hub and router signal switching

### 3 Description

The TS3L501E is a 11-channel SPDT analog switch or 22-bit to 11-bit multiplexer or demultiplexer LAN switch with a single select (SEL) input and Power-Down Mode input. The device provides additional I/Os for switching status indicating LED signals and includes high ESD protection. SEL input controls the data path of the multiplexer or demultiplexer. Powerdown input can put the device into the standby mode for minimizing current consumption per mode selection.

The device provides a low and flat ON-state resistance (r<sub>on</sub>) and an excellent ON-state resistance match. Low input or output capacitance, high bandwidth, low skew, and low crosstalk among channels make this device suitable for various LAN applications, such as 10/100/1000 Base-T. This device can be used to replace mechanical relays in LAN applications. It also can be used to route signals from a 10/100 Base-T Ethernet transceiver to the RJ-45 LAN connectors in laptops or in docking stations.

It is characterized for operation over the free-air temperature range of -40°C to 85°C.

## Package Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |
|-------------|----------------|-------------------|
| TS3L501E    | RUA (WQFN, 42) | 9.00 mm × 3.50 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Functional Block Diagram



# **Table of Contents**

| 1 Features                                       | .1 7.5 HP8753ES Setup                                   | 13 |
|--------------------------------------------------|---------------------------------------------------------|----|
| 2 Applications                                   | •                                                       |    |
| 3 Description                                    |                                                         |    |
| 4 Revision History                               | 2 8.2 Functional Block Diagram                          | 14 |
| 5 Pin Configuration and Functions                |                                                         |    |
| 6 Specifications                                 |                                                         |    |
| 6.1 Absolute Maximum Ratings                     |                                                         | 15 |
| 6.2 ESD Ratings                                  |                                                         |    |
| 6.3 Recommended Operating Conditions             |                                                         |    |
| 6.4 Thermal Information                          | .6 10 Power Supply Recommendations                      | 16 |
| 6.5 Electrical Characteristics for 1000 Base-T   | 11 Layout                                               | 17 |
| Ethernet Switching                               |                                                         |    |
| 6.6 Electrical Characteristics for 10/100 Base-T | 11.2 Layout Example                                     | 18 |
| Ethernet Switching                               | 7 12 Device and Documentation Support                   | 19 |
| 6.7 Switching Characteristics                    |                                                         |    |
| 6.8 Dynamic Characteristics                      | .7 12.2 Receiving Notification of Documentation Updates | 19 |
| 6.9 Typical Characteristics                      | .8 12.3 Support Resources                               | 19 |
| 7 Parameter Measurement Information              | .9 12.4 Trademarks                                      | 19 |
| 7.1 Enable and Disable Times                     | .9 12.5 Electrostatic Discharge Caution                 | 19 |
| 7.2 Skew1                                        | 10 12.6 Glossary                                        | 19 |
| 7.3 HP8753ES Setup1                              |                                                         |    |
| 7.4 HP8753ES Setup1                              | 2 Information                                           | 19 |
|                                                  |                                                         |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (December 2017) to Revision D (October 2022)                                                                                                                                                                                                                                                                                | Page |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                                                                                                                                                    | 1    |
| Changed 8-channel to 11-channel throughout the data sheet                                                                                                                                                                                                                                                                                           | 1    |
| Changed 16-Bit to 8-Bit to 22-Bit to 11-Bit throughout the data sheet                                                                                                                                                                                                                                                                               | 1    |
| Changes from Revision B (May 2016) to Revision C (December 2017)                                                                                                                                                                                                                                                                                    | Page |
| Added pin numbers 4, 8, 14, 21, 30, 39 to V <sub>DD</sub> in the <i>Pin Functions</i> table                                                                                                                                                                                                                                                         | 3    |
| Changes from Revision A (September 2010) to Revision B (May 2016)                                                                                                                                                                                                                                                                                   | Page |
| <ul> <li>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section</li> <li>Removed Ordering Information table</li> </ul> |      |
| 3 · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                             |      |

Product Folder Links: TS3L501E

Submit Document Feedback



# **5 Pin Configuration and Functions**



The exposed center pad must be connected to GND.

Figure 5-1. RUA Package, 42-Pin WQFN (Top View)

**Table 5-1. Pin Functions** 

| PIN            |     | TYPE <sup>(1)</sup> | DESCRIPTION                   |
|----------------|-----|---------------------|-------------------------------|
| NAME           | NO. | I TPE(')            | DESCRIPTION                   |
| A <sub>0</sub> | 2   | I/O                 | Port A Common I/O signal path |
| A <sub>1</sub> | 3   | I/O                 | Port A Common I/O signal path |
| A <sub>2</sub> | 6   | I/O                 | Port A Common I/O signal path |
| A <sub>3</sub> | 7   | I/O                 | Port A Common I/O signal path |
| A <sub>4</sub> | 9   | I/O                 | Port A Common I/O signal path |
| A <sub>5</sub> | 10  | I/O                 | Port A Common I/O signal path |
| A <sub>6</sub> | 11  | I/O                 | Port A Common I/O signal path |
| A <sub>7</sub> | 12  | I/O                 | Port A Common I/O signal path |
| B <sub>0</sub> | 38  | I/O                 | Port B I/O signal path        |
| B <sub>1</sub> | 37  | I/O                 | Port B I/O signal path        |
| B <sub>2</sub> | 34  | I/O                 | Port B I/O signal path        |
| B <sub>3</sub> | 33  | I/O                 | Port B I/O signal path        |
| B <sub>4</sub> | 29  | I/O                 | Port B I/O signal path        |
| B <sub>5</sub> | 28  | I/O                 | Port B I/O signal path        |
| B <sub>6</sub> | 25  | I/O                 | Port B I/O signal path        |
| B <sub>7</sub> | 24  | I/O                 | Port B I/O signal path        |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# **Table 5-1. Pin Functions (continued)**

|                    | PIN                     | TVD=(1)             | DECORIDATION                                                                           |  |  |
|--------------------|-------------------------|---------------------|----------------------------------------------------------------------------------------|--|--|
| NAME NO.           |                         | TYPE <sup>(1)</sup> | DESCRIPTION                                                                            |  |  |
| C <sub>0</sub>     | 36                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>1</sub>     | 35                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>2</sub>     | 32                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>3</sub>     | 31                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>4</sub>     | 27                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>5</sub>     | 26                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>6</sub>     | 23                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| C <sub>7</sub>     | 22                      | I/O                 | Port C I/O signal path                                                                 |  |  |
| GND                | Exposed Center Pad      | _                   | Ground                                                                                 |  |  |
| LED_A <sub>0</sub> | 15                      | I/O                 | Port A LED I/O Common signal path, (may also be used as a general purpose signal path) |  |  |
| LED_A <sub>1</sub> | 16                      | I/O                 | Port A LED Common I/O signal path, (may also be used as a general purpose signal path) |  |  |
| LED_A <sub>2</sub> | 42                      | I/O                 | Port A LED Common I/O signal path, (may also be used as a general purpose signal path) |  |  |
| LED_B <sub>0</sub> | 17                      | I/O                 | Port B LED I/O signal path, (may also be used as a general purpose signal path)        |  |  |
| LED_B <sub>1</sub> | 18                      | I/O                 | Port B LED I/O signal path, (may also be used as a general purpose signal path)        |  |  |
| LED_B <sub>2</sub> | 41                      | I/O                 | Port B LED I/O signal path, (may also be used as a general purpose signal path)        |  |  |
| LED_C <sub>0</sub> | 19                      | I/O                 | Port C LED I/O signal path, (may also be used as a general purpose signal path)        |  |  |
| LED_C <sub>1</sub> | 20                      | I/O                 | Port C LED I/O signal path, (may also be used as a general purpose signal path)        |  |  |
| LED_C <sub>2</sub> | 40                      | I/O                 | Port C LED I/O signal path, (may also be used as a general purpose signal path)        |  |  |
| PD                 | 5                       | I                   | Power down input, active high                                                          |  |  |
| SEL                | 13                      | 1                   | Select input                                                                           |  |  |
| $V_{DD}$           | 1, 4, 8, 14, 21, 30, 39 | _                   | Power                                                                                  |  |  |

<sup>(1)</sup> I = input, O = output



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                   |                                                   | ·                    | MIN  | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|------|------|------|
| $V_{DD}$          | Supply voltage                                    |                      | -0.5 | 4.6  | V    |
| V <sub>IN</sub>   | Control input voltage <sup>(2) (3)</sup>          |                      | -0.5 | 7    | V    |
| V <sub>I/O</sub>  | Switch I/O voltage <sup>(2) (3) (4)</sup>         |                      | -0.5 | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |      | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |      | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |      | ±128 | mA   |
|                   | Continuous current through V <sub>DD</sub> or GND |                      |      | ±100 | mA   |
| T <sub>stg</sub>  | Storage temperature                               |                      | -65  | 150  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability
- (2) All voltages are with respect to ground, unless otherwise specified.
- The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5)  $I_1$  and  $I_0$  are used to denote specific conditions for  $I_{1/0}$ .

### 6.2 ESD Ratings

|                    |                         |                                                                                |                                                    | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|----------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/                                         | All pins except 1, 4, 5, 8, 13, 14, 21, 30, and 39 | ±6000 |      |
| V <sub>(ESD)</sub> | Liectrostatic discharge | JEDEC JS-001 <sup>(1)</sup>                                                    | Pins 1, 4, 5, 8, 13, 14, 21, 30, and 39            | ±2000 | V    |
|                    |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                                                    | ±1500 |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                        | MIN | MAX      | UNIT |
|------------------|----------------------------------------|-----|----------|------|
| $V_{DD}$         | Supply voltage                         | 3   | 3.6      | V    |
| V <sub>IH</sub>  | High-level control input voltage (SEL) | 2   | 5.5      | V    |
| V <sub>IL</sub>  | Low-level control input voltage (SEL)  | 0   | 0.8      | V    |
| V <sub>IN</sub>  | Input voltage (SEL)                    | 0   | 5.5      | V    |
| V <sub>I/O</sub> | Input or output voltage                | 0   | $V_{DD}$ | V    |
| T <sub>A</sub>   | Operating free-air temperature         | -40 | 85       | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

Copyright © 2022 Texas Instruments Incorporated



### **6.4 Thermal Information**

|                        |                                                       | TS3L501E   |      |
|------------------------|-------------------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                         | RUA (WQFN) | UNIT |
|                        |                                                       | 42 PINS    |      |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance <sup>(2)</sup> | 30.9       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance             | 12.8       | °C/W |
| R <sub>θJB</sub>       | Junction-to-board thermal resistance                  | 5.2        | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter            | 0.2        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter          | 5          | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance          | 1.5        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

# 6.5 Electrical Characteristics for 1000 Base-T Ethernet Switching

for 1000 Base-T Ethernet switching over recommended operating free-air temperature range,  $V_{DD}$  = 3.3 V ± 0.3 V (unless otherwise noted)

|                                 | PARAMETER   | TEST CONDITIONS <sup>(1)</sup>                                                     | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|---------------------------------|-------------|------------------------------------------------------------------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>                 | SEL, PD     | V <sub>DD</sub> = 3.6 V, I <sub>IN</sub> = –18 mA                                  |     | -0.7               | -1.2 | V    |
| I <sub>IH</sub>                 | SEL, PD     | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                          |     |                    | ±2   | μA   |
| I <sub>IL</sub>                 | SEL, PD     | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                     |     |                    | ±1   | μA   |
| I <sub>OFF</sub>                | SEL, PD     | V <sub>DD</sub> = 0 V, V <sub>IN</sub> = 0 to 3.6 V                                |     |                    | ±1   | μΑ   |
| Icc                             |             | $V_{DD}$ = 3.6 V, $I_{I/O}$ = 0, switch ON or OFF                                  |     | 250                | 600  | μΑ   |
| I <sub>CC_PD</sub>              |             | $V_{DD} = 3.6 \text{ V}, V_{IN} = 3.6 \text{ V}, PD = \text{high}$                 |     | 1                  |      |      |
| C <sub>IN</sub>                 | SEL, PD     | f = 1 MHz, V <sub>IN</sub> = 0                                                     |     | 2.6                | 3    | pF   |
| C <sub>OFF</sub>                | B or C port | V <sub>I</sub> = 0,f = 1 MHz, outputs open, switch OFF                             |     | 3                  | 4    | pF   |
| C <sub>ON</sub>                 |             | V <sub>I</sub> = 0,f = 1 MHz, outputs open, switch ON                              |     | 9                  | 9.8  | pF   |
| r <sub>on</sub>                 |             | $V_{DD} = 3 \text{ V}, 1.5 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -40 \text{ mA}$ |     | 4                  | 8    | Ω    |
| r <sub>on(flat)</sub> (3)       | l .         | $V_{DD}$ = 3 V, $V_{I}$ = 1.5 V and $V_{DD}$ , $I_{O}$ = -40 mA                    |     | 0.7                |      | Ω    |
| Δr <sub>on</sub> <sup>(4)</sup> |             | $V_{DD} = 3 \text{ V}, 1.5 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -40 \text{ mA}$ |     | 8.0                | 1.5  | Ω    |

Product Folder Links: TS3L501E

- $V_{I}$ ,  $V_{O}$ ,  $I_{I}$ , and  $I_{O}$  refer to I/O pins.  $V_{IN}$  refers to the control inputs.
- (1) V<sub>1</sub>, V<sub>2</sub>, it, and it to the birds. V<sub>IN</sub> teres to the control inputs.
   (2) All typical values are at V<sub>DD</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C.
   (3) r<sub>on(flat)</sub> is the difference of r<sub>on</sub> in a given channel at specified voltages.
   (4) Δr<sub>on</sub> is the difference of r<sub>on</sub> from center (A<sub>4</sub>, A<sub>5</sub>) ports to any other port.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.6 Electrical Characteristics for 10/100 Base-T Ethernet Switching

for 10/100 Base-T Ethernet switching over recommended operating free-air temperature range,  $V_{DD}$  = 3.3 V ± 0.3 V (unless otherwise noted)

| ı                        | PARAMETER   | TEST CONDITIONS <sup>(1)</sup>                                                                         | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|--------------------------|-------------|--------------------------------------------------------------------------------------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>          | SEL, PD     | V <sub>DD</sub> = 3.6 V, I <sub>IN</sub> = –18 mA                                                      |     | -0.7               | -1.2 | V    |
| I <sub>IH</sub>          | SEL, PD     | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                              |     |                    | ±2   | μΑ   |
| I <sub>IL</sub>          | SEL, PD     | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                                         |     |                    | ±1   | μA   |
| I <sub>OFF</sub>         | SEL, PD     | V <sub>DD</sub> = 0 V, V <sub>IN</sub> = 0 to 3.6 V                                                    |     |                    | ±1   | μΑ   |
| Icc                      |             | $V_{DD}$ = 3.6 V, $I_{I/O}$ = 0, switch ON or OFF                                                      |     | 250                | 600  | μΑ   |
| I <sub>CC_PD</sub>       |             | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = 3.6 V, PD = high                                            |     | 1                  |      |      |
| C <sub>IN</sub>          | SEL, PD     | f = 1 MHz, V <sub>IN</sub> = 0                                                                         |     | 2.6                | 3.0  | pF   |
| C <sub>OFF</sub>         | B or C port | V <sub>I</sub> = 0,f = 10 MHz, outputs open, switch OFF                                                |     | 3                  | 4    | pF   |
| C <sub>ON</sub>          |             | V <sub>I</sub> = 0,f = 10 MHz, outputs open, switch ON                                                 |     | 9                  | 9.8  | pF   |
| r <sub>on</sub>          |             | $V_{DD} = 3 \text{ V}, 1.25 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -10 \text{ mA to } -30 \text{ mA}$ |     | 4                  | 6    | Ω    |
| r <sub>on(flat)</sub> (3 | 3)          | $V_{DD}$ = 3 V, $V_{I}$ = 1.25 V and $V_{DD}$ , $I_{O}$ = -10 mA to -30 mA                             |     | 0.5                |      | Ω    |
| Δr <sub>on</sub> (4)     |             | $V_{DD} = 3 \text{ V}, 1.25 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -10 \text{ mA to } -30 \text{ mA}$ |     | 0.8                | 1.5  | Ω    |

- (1)  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to I/O pins.  $V_{IN}$  refers to the control inputs.
- (2) All typical values are at  $V_{DD}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C.
- (3)  $r_{on(flat)}$  is the difference of  $r_{on}$  in a given channel at specified voltages.
- (4)  $\Delta r_{on}$  is the difference of  $r_{on}$  from center (A<sub>4</sub>, A<sub>5</sub>) ports to any other port.

# 6.7 Switching Characteristics

over recommended operating free-air temperature range,  $V_{DD}$  = 3.3 V ± 0.3 V,  $R_L$  = 200  $\Omega$ ,  $C_L$  = 10 pF (unless otherwise noted) (see Figure 7-1 and Figure 7-2)

| (arriess surer wise ris               | tody (000 rigulo r rana rigulo r 2) |                |     |                    |     |      |
|---------------------------------------|-------------------------------------|----------------|-----|--------------------|-----|------|
| PARAMETER                             | FROM<br>(INPUT)                     | TO<br>(OUTPUT) | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
| t <sub>pd</sub> <sup>(2)</sup>        | A or B/C                            | B/C or A       |     | 0.3                |     | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>   | SEL                                 | A or B/C       | 0.5 |                    | 15  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>   | SEL                                 | A or B/C       | 0.9 |                    | 9   | ns   |
| t <sub>sk(o)</sub> (3)                | A or B/C                            | B/C or A       |     | 50                 | 100 | ps   |
| t <sub>sk(p)</sub> (4)                | A or B/C                            | B/C or A       |     | 50                 | 100 | ps   |
| t <sub>ON</sub> /t <sub>OFF</sub> (5) | PD                                  | A or B/C       |     |                    | 250 | ns   |

- (1) All typical values are at  $V_{DD}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C.
- (2) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).
- (3) Output skew between center port (A<sub>4</sub> to A<sub>5</sub>) to any other port
- (4) Skew between opposite transitions of the same output in a given device  $|t_{PHL} t_{PLH}|$
- (5) Device enable/disable time from PD

### 6.8 Dynamic Characteristics

over recommended operating free-air temperature range, V<sub>DD</sub> = 3.3 V ± 0.3 V (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                                    | TYP <sup>(1)</sup> | UNIT |
|-------------------|----------------------------------------------------|--------------------|------|
| X <sub>TALK</sub> | $R_L = 50 \Omega$ , $f = 250 MHz$ , see Figure 7-4 | -37                | dB   |
| O <sub>IRR</sub>  | $R_L = 50 \Omega$ , $f = 250 MHz$ , see Figure 7-5 | -37                | dB   |
| BW                | See Figure 7-3                                     | 600                | MHz  |

(1) All typical values are at  $V_{CC}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C.



# **6.9 Typical Characteristics**



Figure 6-3. Crosstalk vs Frequency

3.5

0.5

1.5

Figure 6-4.  $r_{on}$  ( $\Omega$ ) vs  $V_{com}$  (V)

V<sub>I</sub> - Input Voltage - V

# 7 Parameter Measurement Information

### 7.1 Enable and Disable Times



| TEST                               | $V_{DD}$ | S1                              | $R_L$ | V <sub>in</sub> | CL    | $oldsymbol{V}_{\!\Delta}$ |  |
|------------------------------------|----------|---------------------------------|-------|-----------------|-------|---------------------------|--|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 3.3 V    | 3.3 V 2 · V <sub>DD</sub> 200 Ω |       | GND             | 10 pF | 0.3 V                     |  |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 3.3 V    | GND                             | 200 Ω | V <sub>DD</sub> | 10 pF | 0.3 V                     |  |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \leq 2.5$  ns,  $t_f \leq 2.5$  ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F.  $\,t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}.$

Figure 7-1. Test Circuit and Voltage Waveforms



#### 7.2 Skew



| TEST               | $V_{DD}$            | S1   | R <sub>L</sub>    | V <sub>in</sub>        | CL    |  |
|--------------------|---------------------|------|-------------------|------------------------|-------|--|
| t <sub>sk(o)</sub> | sk(o) 3.3 V ± 0.3 V |      | <b>Open</b> 200 Ω |                        | 10 pF |  |
| t <sub>sk(p)</sub> | 3.3 V $\pm$ 0.3 V   | Open | 200 Ω             | V <sub>DD</sub> or GND | 10 pF |  |



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{f} \leq$  2.5 ns,  $t_{f} \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 7-2. Test Circuit and Voltage Waveforms



A. C<sub>L</sub> includes probe and jig capacitance.

Figure 7-3. Test Circuit for Frequency Response (BW)

Frequency response is measured at the output of the ON channel. For example, when  $V_{SEL} = 0$  and  $A_0$  is the input, the output is measured at  $0B_1$ . All unused analog I/O ports are left open.

# 7.3 HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. A  $50-\Omega$  termination resistor is needed to match the loading of the network analyzer.

Figure 7-4. Test Circuit for Crosstalk (X<sub>TALK</sub>)

Crosstalk is measured at the output of the nonadjacent ON channel. For example, when  $V_{SEL}$  = 0 and  $A_1$  is the input, the output is measured at  $A_3$ . All unused analog input (A) ports are connected to GND, and output (B) ports are left open.

# 7.4 HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. A  $50-\Omega$  termination resistor is needed to match the loading of the network analyzer.

Figure 7-5. Test Circuit for OFF Isolation (O<sub>IRR</sub>)

OFF isolation is measured at the output of the OFF channel. For example, when  $V_{SEL}$  = GND and  $A_1$  is the input, the output is measured at  $1B_2$ . All unused analog input (A) ports are connected to ground, and output (B) ports are left open.

# 7.5 HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM

# **8 Detailed Description**

### 8.1 Overview

The TS3L501E is a 11-channel SPDT analog switch or 22-bit to 11-bit multiplexer/demultiplexer LAN switch with a single select (SEL) input and Power Down Mode input. The device provides additional I/Os for switching status indicating LED signals and includes high ESD protection. SEL input controls the data path of the multiplexer/demultiplexer. Power Down input can put the device into the standby mode for minimizing current consumption per mode selection.

The device provides a low and flat ON-state resistance (ron) and an excellent ON-state resistance match. Low input/output capacitance, high bandwidth, low skew, and low crosstalk among channels make this device suitable for various LAN applications, such as 10/100/1000 Base-T. This device can be used to replace mechanical relays in LAN applications. It also can be used to route signals from a 10/100 Base-T Ethernet transceiver to the RJ-45 LAN connectors in laptops or in docking stations.

### 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The TS3L501E device switches and pin out are optimized for ethernet application but the device can used for many applications where a multi-channel, 1:2 SPDT, high bandwidth switch is needed.

#### **8.4 Device Functional Modes**

The TS3L501E supports a power down mode which reduces the current consumption of the device and places all the signal paths in a high impedance state. To place the TS3L501E in power down mode, set the PD pin with a logic high voltage as seen in Table 8-1.

 PD
 SEL
 FUNCTION

 L
 L
 A<sub>n</sub> to B<sub>n</sub>, LED\_A<sub>n</sub> to LED\_B<sub>n</sub>

 L
 H
 A<sub>n</sub> to C<sub>n</sub>, LED\_A<sub>n</sub> to LED\_C<sub>n</sub>

 H
 X
 Hi-Z

Table 8-1. Function Table

Submit Document Feedback



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

There are many Local Area Network (LAN) applications in which the ethernet hubs or controllers have a limited number of I/Os or need to route signals from a single ethernet PHY to multiple ethernet jacks. The TS3L501E solution can effectively expand the limited I/Os by switching between multiple ethernet jacks to interface them to a single ethernet PHY.

The LED $_A_n$ , LED $_B_n$ , and LED $_C_n$  pins are rated the same as the other signal path pins so you may use these pins as extra data paths if needed.

# 9.2 Typical Application



Figure 9-1. Typical Application Schematic

### 9.2.1 Design Requirements

Ensure that all of the signals passing through the switch are within the recommended operating ranges. To ensure proper performance, see *Recommended Operating Conditions*.

#### 9.2.2 Detailed Design Procedure

The TS3L501E can be properly operated without any external components.

TI recommends that the digital control pins SEL and PD be pulled up to VCC or down to GND to avoid undesired switch positions that could result from the floating pin.

Connect the exposed thermal pad to ground.

# 9.2.3 Application Curves



Figure 9-2. Gain vs Frequency

# 10 Power Supply Recommendations

Power to the device is supplied through the  $V_{DD}$  pins. TI recommends placing a bypass capacitor as close to the supply pin (VCC) as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

All  $V_{DD}$  pins are internally connected. One PCB layout option is to connect one of the  $V_{DD}$  to the power supply and leave the other  $V_{DD}$  pins open.

Supply the TS3L501E  $V_{DD}$  pins with the recommended voltage before appling a signal voltage to the I/O signal paths to avoid violating the recommended opperating condition I/O voltage 0- $V_{DD}$ .

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 11 Layout

# 11.1 Layout Guidelines

- TI recommends keeping the high-speed signals as short as possible.
- Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking
  up interference from the other layers of the board. Be careful when designing test points on twisted pair lines;
  through-hole pins are not recommended.
- When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.
- Do not route traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals.
- Avoid stubs on the high-speed signals because they cause signal reflections. If a stub is unavoidable, then the stub must be less than 200 mm.
- Route all high-speed signal traces over continuous GND planes, with no interruptions. Avoid crossing over anti-etch, commonly found with plane splits.
- Due to high-frequency signals, a printed-circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 11-1.
- The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.



Figure 11-1. Four-Layer Board Stackup



# 11.2 Layout Example



Figure 11-2. Layout Example

# 12 Device and Documentation Support

## **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

Texas Instruments, Implications of Slow or Floating CMOS Inputs application note

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 13-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TS3L501ERUAR     | ACTIVE | WQFN         | RUA                | 42   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TK501E               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Nov-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3L501ERUAR | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |

PACKAGE MATERIALS INFORMATION

www.ti.com 16-Nov-2023



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3L501ERUAR | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 38.0        |

9 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated