

# MMC, SD CARD, Memory Stick™ VOLTAGE-TRANSLATION TRANSCEIVER AND LDO VOLTAGE REGULATOR WITH ESD PROTECTION AND EMI FILTERING

#### **FEATURES**

- Level Translator
  - V<sub>CCA</sub> Range of 1.1 V to 3.6 V
  - Fast Propagation Delay (4 ns Max When Translating Between 1.8 V and 2.9 V)
- Low-Dropout (LDO) Regulator
  - 200-mA LDO Regulator With Enable
  - 2.9-V Output Voltage
  - 3.05-V to 5.5-V Input Voltage Range
  - Very Low Dropout: 200 mV at 200 mA

YFP PACKAGE (TOP VIEW)

|   | 1          | 2            | 3  | 4  |
|---|------------|--------------|----|----|
| Α | ()         | ()           | () | () |
| В | ()         | $(\hat{\ })$ | () | () |
| С | 0          | ()           | () | () |
| D | ()         | ()           | () | () |
| Е | $\bigcirc$ | ()           | () | () |

- ESD Protection Exceeds JESD 22 (A Port)
  - 2000-V Human-Body Model (A114-B)
  - 1000-V Charged-Device Model (C101)
- ±8-kV Contact Discharge IEC 61000-4-2 ESD (B Port)

#### **TERMINAL ASSIGNMENTS**

|   | 1     | 2                | 3                    | 4     |
|---|-------|------------------|----------------------|-------|
| Α | DAT2A | V <sub>CCA</sub> | WP/CD                | DAT2B |
| В | DAT3A | $V_{BATT}$       | V <sub>CCB</sub> O/P | DAT3B |
| С | CMDA  | GND              | GND                  | CMDB  |
| D | DAT0A | CLKA             | CLKB                 | DAT0B |
| E | DAT1A | CLK-f            | EN                   | DAT1B |

#### DESCRIPTION/ORDERING INFORMATION

The TXS0206-29 is a complete solution for interfacing microprocessors with MultiMediaCards (MMCs), secure digital (SD) cards, and Memory Stick™ cards. It is comprised of a high-speed level translator, a low-dropout (LDO) voltage regulator, IEC level ESD protection, and EMI filtering circuitry.

The voltage-level translator has two supply voltage pins.  $V_{CCA}$  can be operated over the full range of 1.1 V to 3.6 V.  $V_{CCB}$  is set at 2.9 V and is supplied by an internal LDO. The integrated LDO accepts input voltages from 3.05V to as high as 5.5 V and outputs 2.9 V, 200 mA to the B-side circuitry and to the external memory card. The TXS0206-29 enables system designers to easily interface low-voltage microprocessors to memory cards operating at 2.9 V.

Memory card standards recommend high-ESD protection for devices that connect directly to the external memory card. To meet this need, the TXS0206-29 incorporates ±8-kV Contact Discharge protection on the card side.

Since memory cards are widely used in mobile phones, PDAs, digital cameras, personal media players, camcorders, set-top boxes, etc. Low static power consumption and small package size make the TXS0206-29 an ideal choice for these applications. The TXS0206-29 is offered in a 20-bump wafer chip scale package (WCSP). This package has dimensions of 1.96 mm  $\times$  1.56 mm, with a 0.4-mm ball pitch for effective board-space savings

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAG               | E <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING (3) |  |
|----------------|----------------------|------------------|-----------------------|----------------------|--|
| -40°C to 85°C  | WCSP - YFP (Pb-free) | Tape and reel    | TXS0206-29YFPR        | 3 V 2                |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (3) The actual top-side marking has three preceding characters to denote year, month, and sequence code.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Figure 1. Interfacing With SD/SDIO Card



Figure 2. Typical Application Circuit



## **Table 1. LOGIC TABLE**

| EN | LDO      | TRANSLATOR I/Os                                                                                                     |
|----|----------|---------------------------------------------------------------------------------------------------------------------|
| L  | Disabled | Disabled, pulled to $V_{CCA}$ , $V_{CCB}$ O/P through $R_1$ and $R_2$ at $70 k\Omega$ pullup resistors respectively |
| Н  | Active   | Active                                                                                                              |

## **TERMINAL FUNCTIONS**

| ٦         | ΓERMINAL             |        | DECODIDETON                                                                                                                              |
|-----------|----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| NO.       | NAME                 | TYPE   | DESCRIPTION                                                                                                                              |
| A1        | DAT2A                | I/O    | Data bit 2 connected to host. Referenced to V <sub>CCA</sub> . Includes R <sub>1</sub> pullup resistor to V <sub>CCA</sub> (see Note A). |
| A2        | V <sub>CCA</sub>     | Power  | A-port supply voltage. V <sub>CCA</sub> powers all A-port I/Os and control inputs.                                                       |
| А3        | WP/CD                | Output | Connected to write protect on the mechanical connector. The WP pin has an internal 100-k $\Omega$ pullup resistor to $V_{\text{CCA}}$ .  |
| A4        | DAT2B                | I/O    | Data bit 2 connected to memory card. Referenced to $V_{CCB}O/P$ . Includes $R_2$ pullup resistor to $V_{CCB}O/P$ (see Note A).           |
| B1        | DAT3A                | I/O    | Data bit 3 connected to host. Referenced to $V_{CCA}$ . Includes $R_1$ pullup resistor to $V_{CCA}$ (see Note A).                        |
| B2        | $V_{BATT}$           | Input  | LDO input voltage from Battery-Supply                                                                                                    |
| В3        | V <sub>CCB</sub> O/P | Output | LDO output voltage and B-port supply voltage. V <sub>CCB</sub> O/P powers all B-port I/Os.                                               |
| B4        | DAT3B                | I/O    | Data bit 3 connected to memory card. Referenced to $V_{CCB}O/P$ . Includes $R_2$ pullup resistor to $V_{CCB}O/P$ (see Note A).           |
| C1        | CMDA                 | I/O    | Command bit connected to host. Referenced to $V_{CCA}$ . Includes $R_1$ pullup resistor to $V_{CCA}$ (see Note A).                       |
| C2,<br>C3 | GND                  |        | Ground                                                                                                                                   |
| C4        | CMDB                 | I/O    | Command bit connected to memory card. Referenced to $V_{CCB}O/P$ . Includes $R_2$ pullup resistor to $V_{CCB}O/P$ (see Note A).          |
| D1        | DAT0A                | I/O    | Data bit 0 connected to host. Referenced to $V_{CCA}$ . Includes $R_1$ pullup resistor to $V_{CCA}$ (see Note A).                        |
| D2        | CLKA                 | Input  | Clock signal connected to host. Referenced to V <sub>CCA</sub> .                                                                         |
| D3        | CLKB                 | Output | Clock signal connected to memory card. Referenced to V <sub>CCB</sub> O/P.                                                               |
| D4        | DAT0B                | I/O    | Data bit 0 connected to memory card. Referenced to $V_{CCB}O/P$ . Includes $R_2$ pullup resistor to $V_{CCB}O/P$ (see Note A).           |
| E1        | DAT1A                | I/O    | Data bit 1 connected to host. Referenced to V <sub>CCA</sub> . Includes R <sub>1</sub> pullup resistor to V <sub>CCA</sub> (see Note A). |
| E2        | CLK-f                | Output | Clock feedback to host for resynchronizing data to a processor. Leave unconnected if not used.                                           |
| E3        | EN                   | Input  | Enable/disable control. Pull EN low to place all outputs in Hi-Z state and to disable the LDO. Referenced to V <sub>CCA</sub> .          |
| E4        | DAT1B                | I/O    | Data bit 1 connected to memory card. Referenced to $V_{CCB}O/P$ . Includes $R_2$ pullup resistor to $V_{CCB}O/P$ (see Note A).           |





- A.  $R_1$  and  $R_2$  resistor values are determined based upon the logic level applied to the A port or B port as follows:
  - $R_1$  and  $R_2$  = 40 k $\Omega$  when a logic level low is applied to the A port or B port.
  - $R_1$  and  $R_2$  = 4  $k\Omega$  when a logic level high is applied to the A port or B port.
  - $R_1$  and  $R_2$  = 70 k $\Omega$  when the port is deselected (or in High-Z or 3-state).
- B. EN controls all output buffers. When EN = low, all outputs are Hi-Z.

Figure 3. Logic Diagram



Figure 4. ASIP Block Diagram



Figure 5. WP/CD Pullup Resistor



## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup> Level Translator

over operating free-air temperature range (unless otherwise noted)

|                                                                                                                |                                                                  |                    | MIN  | MAX                                                                                      | UNIT |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------|------|------------------------------------------------------------------------------------------|------|
| $V_{CCA}$                                                                                                      | Supply voltage range                                             |                    | -0.5 | 4.6                                                                                      | V    |
|                                                                                                                |                                                                  | I/O ports (A port) | -0.5 | 4.6                                                                                      |      |
| $V_{I}$                                                                                                        | Input voltage range                                              | I/O ports (B port) | -0.5 | 4.6                                                                                      | V    |
| V <sub>I</sub> In  V <sub>O</sub> V  V <sub>O</sub> V  I <sub>IK</sub> In  I <sub>OK</sub> O  I <sub>O</sub> C |                                                                  | Control inputs     | -0.5 | 4.6                                                                                      | ļ    |
| .,                                                                                                             | Voltage range applied to any output in the high-impedance or     | A port             | -0.5 | 4.6<br>4.6<br>4.6<br>4.6<br>4.6<br>4.6<br>4.6<br>4.6<br>4.6<br>-50<br>-50<br>±50<br>±100 |      |
| v <sub>0</sub>                                                                                                 | power-off state                                                  | B port             | -0.5 | 4.6                                                                                      | V    |
| .,                                                                                                             | Maltana and a see Paul to a see actual for the black on bounded. | A port             | -0.5 | 4.6                                                                                      |      |
| Vo P Vo V IIK Ir IOK C IO C                                                                                    | Voltage range applied to any output in the high or low state     | B port             | -0.5 | 4.6                                                                                      | V    |
| I <sub>IK</sub>                                                                                                | Input clamp current                                              | V <sub>I</sub> < 0 |      | -50                                                                                      | mA   |
| I <sub>OK</sub>                                                                                                | Output clamp current                                             | V <sub>O</sub> < 0 |      | -50                                                                                      | mA   |
| Io                                                                                                             | Continuous output current                                        |                    |      | ±50                                                                                      | mA   |
|                                                                                                                | Continuous current through V <sub>CCA</sub> or GND               |                    |      | ±100                                                                                     | mA   |
| T <sub>stg</sub>                                                                                               | Storage temperature range                                        |                    | -65  | 150                                                                                      | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL IMPEDANCE RATINGS

|               |                                          | TYP | UNIT |
|---------------|------------------------------------------|-----|------|
| $\theta_{JA}$ | Package thermal impedance <sup>(1)</sup> | 117 | °C/W |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                    | MIN         | MAX | UNIT     |
|------------------|------------------------------------|-------------|-----|----------|
| $V_{IN}$         | Input voltage range                | 2.3         | 6.5 | <b>V</b> |
| $V_{OUT}$        | Output voltage range               | -0.3        | 4.6 | <b>V</b> |
|                  | Peak output current                |             | 220 | mA       |
|                  | Continuous total power dissipation |             | TBD | mW       |
| TJ               | Junction temperature range         | -55         | 150 | °C       |
| T <sub>stg</sub> | Storage temperature range          | <b>-</b> 55 | 150 | °C       |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



## **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup> **Level Translator**

|                  |                              |                                                  | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN                     | MAX                                                                                                                                 | UNIT |
|------------------|------------------------------|--------------------------------------------------|------------------|------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>CCA</sub> | Supply voltage               |                                                  |                  |                  | 1.1                     | 3.6                                                                                                                                 | V    |
|                  |                              | A-Port CMD and                                   | 1.1 V to 1.95 V  | 201/             | V <sub>CCI</sub> - 0.2  | V <sub>CCI</sub>                                                                                                                    |      |
|                  |                              | DATA I/Os                                        | 1.95 V to 3.6 V  | 2.9 V            | V <sub>CCI</sub> - 0.4  | V <sub>CCI</sub>                                                                                                                    |      |
| $V_{IH}$         | High-level input voltage     | B-Port and DATA                                  | 1.1 V to 1.95 V  |                  | V <sub>CCI</sub> - 0.2  | V <sub>CCI</sub>                                                                                                                    | V    |
|                  |                              | I/Os                                             | 1.95 V to 3.6 V  | 2.9 V            | V <sub>CCI</sub> - 0.4  | 3.6  V <sub>CCI</sub> V <sub>CCI</sub> V <sub>CCI</sub> V <sub>CCI</sub> O.15  0.15                                                 |      |
|                  |                              | OE and CLKA                                      | 1.1 V to 3.6 V   |                  | V <sub>CCI</sub> × 0.65 |                                                                                                                                     |      |
|                  |                              | A-Port CMD and                                   | 1.1 V to 1.95 V  | 0.014            | 0                       |                                                                                                                                     |      |
|                  |                              | DATA I/Os                                        | 1.95 V to 3.6 V  | 2.9 V            | 0                       | 0.15                                                                                                                                |      |
| $V_{IL}$         | Low-level input voltage      | B-Port CMD and                                   | 1.1 V to 1.95 V  |                  | 0                       | 0.15                                                                                                                                | V    |
|                  |                              | DATA I/Os                                        | 1.95 V to 3.6 V  | 2.9 V            | 0                       | 0.15                                                                                                                                |      |
|                  |                              | OE and CLKA                                      | 1.1 V to 3.6 V   |                  | 0                       | $V_{CCI} \times 0.35$                                                                                                               |      |
| . ,              | •                            | Active state                                     |                  |                  |                         |                                                                                                                                     | .,   |
| Vo               | Output voltage               | 3-state                                          |                  |                  | 0                       | V <sub>CCO</sub>                                                                                                                    | V    |
|                  |                              | 1                                                | 1.1 V to 1.3 V   |                  |                         | -0.5                                                                                                                                |      |
|                  |                              |                                                  | 1.4 V to 1.6 V   |                  |                         | -1                                                                                                                                  |      |
| I <sub>OH</sub>  | High-level output current    | 3-state     1.1 \( \text{to } 1.3 \( \text{V} \) |                  | -2               | mA                      |                                                                                                                                     |      |
|                  |                              |                                                  | 2.3 V to 2.7 V   |                  | -4                      |                                                                                                                                     |      |
|                  |                              |                                                  | 3 V to 3.6 V     |                  |                         | V <sub>CCI</sub> V <sub>CCI</sub> 0.15 0.15 0.15 0.15 V <sub>CCI</sub> × 0.35 V <sub>CCO</sub> -0.5 -1 -2 -4 -8 0.5 1 2 4 8 -8 8 -8 |      |
|                  |                              |                                                  | 1.1 V to 1.3 V   |                  |                         | 0.5                                                                                                                                 |      |
|                  |                              |                                                  | 1.4 V to 1.6 V   |                  | 1                       |                                                                                                                                     |      |
| I <sub>OL</sub>  | Low-level output current     | (CLK-f output)                                   | 1.65 V to 1.95 V | 2.9 V            |                         | 2                                                                                                                                   | mA   |
|                  |                              |                                                  | 2.3 V to 2.7 V   |                  |                         | 4                                                                                                                                   |      |
|                  |                              |                                                  | 3 V to 3.6 V     |                  |                         | 8                                                                                                                                   |      |
| I <sub>OH</sub>  | High-level output current    | (CLK output)                                     |                  | 2.9 V            |                         | -8                                                                                                                                  | mA   |
| I <sub>OL</sub>  | Low-level output current     | (CLK output)                                     |                  | 2.9 V            |                         | 8                                                                                                                                   | mA   |
| Δt/Δν            | Input transition rise or fal | l rate                                           |                  |                  |                         | 5                                                                                                                                   | ns/V |
| T <sub>A</sub>   | Operating free-air tempe     | rature                                           |                  |                  | -40                     | 85                                                                                                                                  | °C   |

<sup>(1)</sup> All unused data inputs of the device must be held at V<sub>CCI</sub> or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## RECOMMENDED OPERATING CONDITIONS LDO

|                      |                                | MIN | MAX | UNIT |
|----------------------|--------------------------------|-----|-----|------|
| I <sub>OUT(PK)</sub> | Peak output current            | 200 |     | mA   |
| C <sub>OUT</sub>     | Output capacitance             | 1   | 100 | μF   |
| TJ                   | Operating junction temperature | -40 | 125 | °C   |

## **ELECTRICAL CHARACTERISTICS Level Translator**

over recommended operating free-air temperature range (unless otherwise noted)

| F               | PARAMETER                          | TEST CONDITI               | IONS               | V <sub>CCA</sub> | V <sub>CCB</sub> O/P | MIN                        | TYP <sup>(1)</sup> | MAX                           | UNIT |
|-----------------|------------------------------------|----------------------------|--------------------|------------------|----------------------|----------------------------|--------------------|-------------------------------|------|
|                 |                                    | $I_{OH} = -100 \ \mu A$    |                    | 1.1 V to 3.6 V   |                      | $V_{CCA} \times 0.8$       |                    |                               |      |
|                 |                                    | $I_{OH} = -0.5 \text{ mA}$ |                    | 1.1 V            |                      | 0.8                        |                    |                               |      |
|                 | A port                             | $I_{OH} = -1 \text{ mA}$   |                    | 1.4 V            |                      | 1.05                       |                    |                               |      |
|                 | (CLK-f output)                     | $I_{OH} = -2 \text{ mA}$   |                    | 1.65 V           |                      | 1.2                        |                    |                               |      |
| $V_{OH}$        |                                    | $I_{OH} = -4 \text{ mA}$   |                    | 2.3 V            | 2.9 V                | 1.75                       |                    |                               | V    |
|                 |                                    | $I_{OH} = -8 \text{ mA}$   |                    | 3 V              |                      | 2.3                        |                    |                               |      |
|                 | A port<br>(DAT and CMD<br>outputs) | I <sub>OH</sub> = -20 μA   |                    | 1.1 V to 3.6 V   |                      | V <sub>CCA</sub> × 0.8     |                    |                               |      |
|                 |                                    | I <sub>OL</sub> = 100 μA   |                    | 1.1 V to 3.6 V   |                      |                            | \                  | / <sub>CCA</sub> × 0.8        |      |
|                 |                                    | I <sub>OL</sub> = 0.5 mA   |                    | 1.1 V            |                      |                            |                    | 0.35                          |      |
|                 | A port                             | I <sub>OL</sub> = 1 mA     |                    | 1.4 V            | 0.01/                |                            |                    | 0.35                          | .,   |
|                 | (CLK-f output)                     | I <sub>OL</sub> = 2 mA     |                    | 1.65 V           | 2.9 V                |                            |                    | 0.45                          | V    |
|                 |                                    | $I_{OL} = 4 \text{ mA}$    |                    | 2.3 V            |                      |                            |                    | 0.55                          |      |
| V <sub>OL</sub> |                                    | $I_{OL} = 8 \text{ mA}$    |                    | 3 V              |                      |                            |                    | 0.7                           |      |
|                 |                                    | I <sub>OL</sub> = 135 μA   |                    |                  |                      |                            |                    | 0.4                           |      |
|                 | A port<br>(DAT and CMD<br>outputs) | I <sub>OL</sub> = 180 μA   |                    | 1.1 V to 3.6 V   |                      |                            |                    | 0.4                           |      |
|                 |                                    | I <sub>OL</sub> = 220 μA   |                    |                  | 2.9 V                |                            |                    | 0.4                           | V    |
|                 |                                    | I <sub>OL</sub> = 300 μA   |                    |                  |                      |                            |                    | 0.4                           |      |
|                 |                                    | I <sub>OL</sub> = 400 μA   |                    |                  |                      |                            |                    | 0.55                          |      |
|                 | B port                             | I <sub>OH</sub> = -100 μA  |                    |                  | 2.9 V                | V <sub>CCB</sub> O/P × 0.8 |                    |                               |      |
| $V_{OH}$        | (CLK output)                       | $I_{OH} = -8 \text{ mA}$   |                    | 1.1 V to 3.6 V   |                      | 2.3                        |                    |                               | V    |
|                 | B port<br>(DAT output)             | I <sub>OH</sub> = -20 μA   |                    |                  | 2.9 V                | V <sub>CCB</sub> O/P × 0.8 |                    |                               |      |
|                 | CLKB output                        | I <sub>OL</sub> = 100 μA   |                    | 1.1 V to 3.6 V   | 2.9 V                |                            | V                  | / <sub>CCB</sub> O/P x<br>0.8 | V    |
|                 | port                               | $I_{OL} = 8 \text{ mA}$    |                    |                  |                      |                            |                    | 0.7                           |      |
| .,              |                                    | I <sub>OL</sub> = 135 μA   |                    |                  |                      |                            |                    | 0.4                           |      |
| $V_{OL}$        | B port                             | $I_{OL} = 180 \mu A$       |                    |                  |                      |                            |                    | 0.4                           |      |
|                 | (DAT and CMD                       | $I_{OL}$ = 220 $\mu$ A     |                    | 1.1 V to 3.6 V   | 2.9 V                |                            |                    | 0.4                           | V    |
|                 | outputs)                           | $I_{OL} = 300 \mu A$       |                    |                  |                      |                            |                    | 0.4                           |      |
|                 |                                    | $I_{OL} = 400 \mu A$       |                    |                  |                      |                            |                    | 0.55                          |      |
| II              | Control inputs                     | $V_I = V_{CCA}$ or GND     |                    | 1.1 V to 3.6 V   | 2.9 V                |                            |                    | ±1                            | μΑ   |
| $I_{CCA}$       |                                    | $V_I = V_{CCI}$ or GND,    | I <sub>O</sub> = 0 | 1.1 V to 3.6 V   | 2.9 V                |                            |                    | 6                             | μΑ   |
| $I_{CCB}$       |                                    | $V_I = V_{CCI}$ or GND,    | I <sub>O</sub> = 0 | 1.1 V to 3.6 V   | 2.9 V                |                            |                    | 5                             | μΑ   |
| C               | A port                             |                            |                    |                  |                      |                            | 5.5                | 6.5                           | pF   |
| C <sub>io</sub> | B port                             |                            |                    |                  |                      |                            | 15                 | 17.5                          | þι-  |
| C               | Control inputs                     | $V_I = V_{CCA}$ or GND     |                    |                  |                      |                            | 3.5                | 4.5                           | pF   |
| C <sub>i</sub>  | Clock input                        | AI - ACCY OF CLAD          |                    |                  |                      |                            | 3                  | 4                             | ρı   |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.



## ELECTRICAL CHARACTERISTICS LDO

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                    | TEST CONDITION:                                                     | S                       | MIN                                | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|----------------------|------------------------------|---------------------------------------------------------------------|-------------------------|------------------------------------|--------------------|------|------|--|
| $V_{BATT}$           | Input voltage                |                                                                     |                         | V <sub>OUT</sub> + V <sub>DO</sub> |                    | 5.5  | V    |  |
| V                    | Output valtage               | Nominal T <sub>A</sub> = 25°C                                       |                         |                                    | 2.9                |      |      |  |
| V <sub>OUT</sub>     | Output voltage               | All conditions                                                      |                         | 2.75                               |                    | 3.05 | V    |  |
| $\Delta V_{OUT}$     | Output voltage tolerance     | Nominal T <sub>A</sub> = 25°C                                       |                         |                                    | ±3                 |      | %    |  |
| $V_{DO}$             | Dropout voltage              | I <sub>OUT</sub> = 200 mA                                           |                         |                                    | 200                | 250  | mV   |  |
|                      |                              | I <sub>OUT</sub> = 0                                                |                         |                                    |                    | 40   |      |  |
| I <sub>GND</sub>     | Ground-pin current           | I <sub>OUT</sub> < 100 mA                                           |                         |                                    |                    | 200  | μΑ   |  |
|                      |                              | 100 mA ≤ I <sub>OUT</sub> ≤ 200 mA                                  |                         |                                    |                    | 400  |      |  |
| I <sub>OUT(SC)</sub> | Short-circuit current        | $R_L = 0 \Omega$                                                    |                         |                                    | 300                |      | mA   |  |
| DCDD                 | Davis aventural ation ratio  | V <sub>IN</sub> = 3.05 V, V <sub>OUT</sub> = 2.9 V,                 | f = 1 kHz               |                                    | 50                 |      | ٩D   |  |
| PSRR                 | Power-supply rejection ratio | $C_{NR} = 0.01 \ \mu F, I_{OUT} = 200 \ mA$                         | f = 10 kHz              |                                    | 40                 |      | dB   |  |
| t <sub>STR</sub>     | Start-up time                | V <sub>OUT</sub> = 2.9 V, I <sub>OUT</sub> = 200 mA, C <sub>0</sub> | <sub>DUT</sub> = 2.2 μF |                                    |                    | 200  | μs   |  |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

## **TIMING REQUIREMENTS**

over recommended operating free-air temperature range,  $V_{CCB}$  = 2.9 V ± 5% (unless otherwise noted)

|                         | ·       |                    | V <sub>CCA</sub> = ± 0.1 |     | V <sub>CCA</sub> = 1.5 V<br>± 0.1 V |     | V <sub>CCA</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CCA</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CCA</sub> = 3.3 V<br>± 0.3 V |     |        |
|-------------------------|---------|--------------------|--------------------------|-----|-------------------------------------|-----|--------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|--------|
|                         |         |                    | MIN                      | MAX | MIN                                 | MAX | MIN                                  | MAX | MIN                                 | MAX | MIN                                 | MAX | UNIT   |
|                         |         | Push-pull driving  |                          | 40  |                                     | 60  |                                      | 60  |                                     | 60  |                                     | 60  | Mbps   |
| Data rate               | Command | Open-drain driving |                          | 1   |                                     | 1   |                                      | 1   |                                     | 1   |                                     | 1   | ivibps |
| Data fate               | Clock   | Push-pull driving  |                          | 60  |                                     | 60  |                                      | 60  |                                     | 60  |                                     | 60  | MHz    |
|                         | Data    |                    |                          | 40  |                                     | 60  |                                      | 60  |                                     | 60  |                                     | 60  | Mbps   |
|                         | Command | Push-pull driving  | 25                       |     | 17                                  |     | 17                                   |     | 17                                  |     | 17                                  |     | ns     |
| , Pulse                 |         | Open-drain driving | 1                        |     | 1                                   |     | 1                                    |     | 1                                   |     | 1                                   |     | μs     |
| t <sub>W</sub> duration | Clock   | Duch pull driving  | 8.3                      |     | 8.3                                 |     | 8.3                                  |     | 8.3                                 |     | 8.3                                 |     | ns     |
|                         | Data    | Push-pull driving  | 25                       |     | 17                                  |     | 17                                   |     | 17                                  |     | 17                                  |     | ns     |

## **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CCB} = 2.9 \text{ V} \pm 5\%$  (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)    | TEST<br>CONDITIONS          | V <sub>C</sub><br>= 1.<br>± 0. | 2 V  | V <sub>C</sub><br>= 1.<br>± 0. | 5 V | V <sub>C</sub><br>= 1.<br>± 0.1 | 8 V | V <sub>C</sub><br>= 2.<br>± 0. | 5 V | V <sub>C</sub><br>= 3.<br>± 0. | 3 V | UNIT |  |
|------------------|-----------------|-------------------|-----------------------------|--------------------------------|------|--------------------------------|-----|---------------------------------|-----|--------------------------------|-----|--------------------------------|-----|------|--|
|                  |                 |                   |                             | MIN                            | MAX  | MIN                            | MAX | MIN                             | MAX | MIN                            | MAX | MIN                            | MAX |      |  |
|                  |                 |                   | Push-pull driving           |                                | 10.8 |                                | 6.1 |                                 | 4.6 |                                | 3.7 |                                | 3.8 |      |  |
|                  | CMDA            | CMDB              | Open-drain driving (H-to-L) | 3.2                            | 10.6 | 2.7                            | 6.6 | 2.4                             | 5.5 | 2.1                            | 4.4 | 2                              | 4.1 |      |  |
|                  |                 |                   | Open-drain driving (L-to-H) | 71                             | 175  | 83                             | 180 | 89                              | 201 | 98                             | 249 | 101                            | 233 |      |  |
|                  |                 |                   | Push-pull driving           |                                | 12   |                                | 6.8 |                                 | 5.2 |                                | 4.1 |                                | 3.4 |      |  |
| t <sub>pd</sub>  | CMDB            | CMDA              | Open-drain driving (H-to-L) | 2.9                            | 9.4  | 2.1                            | 7.3 | 2                               | 6.4 | 2                              | 5.7 | 2.2                            | 4.6 | ns   |  |
|                  |                 |                   | Open-drain driving (L-to-H) | 77                             | 243  | 87                             | 214 | 93                              | 215 | 99                             | 261 | 105                            | 248 |      |  |
|                  | CLKA            | CLKB              | Push-pull driving           |                                | 11.7 |                                | 6.2 |                                 | 4.7 |                                | 3.7 |                                | 3.5 |      |  |
|                  | DATxA           | DATxB             | Push-pull driving           |                                | 11.1 |                                | 6.2 |                                 | 4.7 |                                | 3.7 |                                | 3.7 |      |  |
|                  | DATxB           | DATxA             | i dan-pun unving            |                                | 11.5 |                                | 6.2 |                                 | 5   |                                | 3.9 |                                | 6.2 |      |  |
|                  | CLKA            | CLK-f             | Push-pull driving           |                                | 24.7 |                                | 13  |                                 | 8.9 |                                | 6.8 |                                | 4.8 |      |  |
| t                | EN              | B-port            | Push-pull driving           |                                | 1    |                                | 1   |                                 | 1   |                                | 1   |                                | 1   | μs   |  |
| t <sub>en</sub>  | EN              | A-port            | Push-pull driving           |                                | 1    |                                | 1   |                                 | 1   |                                | 1   |                                | 1   | μο   |  |
| <b>t</b>         | EN              | B-port            | Push-pull driving           |                                | 40   |                                | 39  |                                 | 35  |                                | 38  |                                | 34  | ns   |  |
| t <sub>dis</sub> | EN              | A-port            | Push-pull driving           |                                | 40   |                                | 38  |                                 | 38  |                                | 38  |                                | 36  | 113  |  |
|                  | CMDA            | rise time         | Push-pull driving           | 1.6                            | 12.2 | 0.4                            | 8.3 | 1.1                             | 5.9 | 1.9                            | 3.3 | 0.8                            | 4.2 |      |  |
| <b>t</b> .       | CIVIDA          | rise time         | Open-drain driving          | 32                             | 120  | 44                             | 127 | 52                              | 150 | 62                             | 201 | 74                             | 194 | ns   |  |
| t <sub>rA</sub>  | CLK-f           | rise time         | Push-pull driving           | 0.6                            | 12.7 | 0.5                            | 7.2 | 0.4                             | 4.5 | 0.7                            | 1.5 | 0.7                            | 1.4 | 113  |  |
|                  | DATxA           | rise time         | 1 dan pan anving            | 1.6                            | 11.6 | 0.6                            | 8.4 | 1                               | 6.3 | 1.8                            | 4.2 | 1.1                            | 3.3 |      |  |
|                  | CMDB rise time  |                   | Push-pull driving           | 1.7                            | 6.7  | 0.5                            | 5.6 | 1                               | 5.2 | 1.5                            | 5.2 | 1.9                            | 5   |      |  |
| t <sub>rB</sub>  | OWIDD           | 1100 till10       | Open-drain driving          | 66                             | 214  | 71                             | 196 | 73                              | 184 | 76                             | 214 | 79                             | 185 | ns   |  |
| чв               | CLKB rise time  |                   | Push-pull driving           | 1.7                            | 4.8  | 1.5                            | 4.9 | 1.5                             | 4.9 | 1.6                            | 5   | 1.6                            | 5.1 | 113  |  |
|                  | DATxB           | rise time         | r dan pan anving            | 0.4                            | 6.8  | 0.6                            | 5   | 0.2                             | 5.2 | 0.9                            | 5.3 | 1                              | 14  |      |  |
|                  | CMDA            | fall time         | Push-pull driving           | 0.8                            | 4    | 8.0                            | 2.3 | 0.2                             | 3.1 | 0.3                            | 1.5 | 1                              | 2.3 |      |  |
| t <sub>fA</sub>  | ONDA            | Tall time         | Open-drain driving          | 1.6                            | 3.9  | 1.6                            | 3.7 | 1.6                             | 3.7 | 1.6                            | 3.7 | 1.6                            | 3.9 | ns   |  |
| ча               | CLK-f           | fall time         | Push-pull driving           | 1                              | 4    | 0.4                            | 6.8 | 0.1                             | 1.5 | 0.3                            | 2.8 | 0.6                            | 1.3 | 113  |  |
|                  | DATxA           | fall time         | r dan pan anving            | 1                              | 3.9  | 0.1                            | 3.8 | 0.2                             | 2.7 | 0.3                            | 2.9 | 0.4                            | 1.8 |      |  |
|                  | CMDB            |                   | Push-pull driving           | 1.5                            | 4.5  | 1.4                            | 5.4 | 1.6                             | 5   | 1.6                            | 5.6 | 0.8                            | 6.3 |      |  |
| t <sub>fB</sub>  | CINDO           |                   | Open-drain driving          | 1                              | 4.3  | 1                              | 2.3 | 0.8                             | 1.9 | 0.8                            | 1.6 | 0.9                            | 1.3 | ns   |  |
| чВ               | CLKB            | fall time         | Push-pull driving           | 1.6                            | 4    | 1.6                            | 4.1 | 1.7                             | 4.2 | 1.7                            | 4.5 | 0.9                            | 5.1 | 110  |  |
|                  | DATxB           | fall time         | . son pan anving            | 1                              | 4.8  | 2.3                            | 4.3 | 0.8                             | 4.9 | 0.2                            | 4.9 | 0.8                            | 6.9 |      |  |
| $t_{SK(O)}$      |                 | to-channel<br>kew | Push-pull driving           |                                | 1    |                                | 1   |                                 | 1   |                                | 1   |                                | 1   | ns   |  |
|                  | Com             | nmand             | Push-pull driving           |                                | 40   |                                | 60  |                                 | 60  |                                | 60  |                                | 60  | Mhne |  |
| Max data rate    | Con             | manu              | Open-drain driving          |                                | 1    |                                | 1   |                                 | 1   |                                | 1   |                                | 1   | Mbps |  |
| iviax uala fale  | C               | lock              | Push-pull driving           |                                | 60   |                                | 60  |                                 | 60  |                                | 60  |                                | 60  | MHz  |  |
|                  | D               | ata               | i dan-pun unving            |                                | 40   |                                | 60  |                                 | 60  |                                | 60  |                                | 60  | Mbps |  |



## **OPERATING CHARACTERISTICS**

 $T_A = 25^{\circ}C, V_{CCB} = 2.9 \text{ V}$ 

|                                 | DADAMET                           | -D               | TEST                       |       |       | V <sub>CCA</sub> | TYP   |      |       | UNIT |
|---------------------------------|-----------------------------------|------------------|----------------------------|-------|-------|------------------|-------|------|-------|------|
|                                 | PARAMETE                          | =K               | CONDITIONS                 | 1.2 V | 1.5 V | 1.8 V            | 2.5 V | 3 V  | 3.3 V | UNII |
|                                 | A-port input,                     | CLK<br>Enabled   |                            | 15    | 15    | 15               | 15.7  | 17.1 | 17.1  |      |
|                                 | B-port<br>output                  | DATA<br>Enabled  |                            | 6.3   | 6.4   | 6.5              | 6.5   | 6.5  | 6.5   |      |
| C <sub>pdA</sub> <sup>(1)</sup> | B-port input,<br>A-port<br>output | DATA<br>Enabled  | $C_L = 0,$<br>f = 10 MHz,  | 12.5  | 12.3  | 12.3             | 12.5  | 14   | 14    | pF   |
| OpdA \                          | A-port input,<br>B-port           | CLK<br>Disabled  | $t_r = t_f = 1 \text{ ns}$ | 0.2   | 0.2   | 0.2              | 0.3   | 0.3  | 0.3   | рг   |
|                                 | output                            | DATA<br>Disabled |                            | 1.2   | 1.2   | 1.2              | 1.2   | 1.2  | 1.2   |      |
|                                 | B-port input,<br>A-port<br>output | DATA<br>Disabled |                            | 0.2   | 0.2   | 0.2              | 0.3   | 0.3  | 0.3   |      |
|                                 | A-port input,<br>B-port<br>output | DATA<br>Enabled  |                            | 31.2  | 30.6  | 30.3             | 29.5  | 28.5 | 28.5  |      |
|                                 | B-port input,<br>A-port           | CLK<br>Enabled   |                            | 28.1  | 27.2  | 27               | 26.9  | 27   | 27    |      |
| C <sub>pdB</sub> <sup>(1)</sup> | output                            | DATA<br>Enabled  | $C_L = 0,$<br>f = 10 MHz.  | 12.9  | 12.8  | 12.9             | 13.2  | 13.2 | 13.2  | pF   |
| ∪ <sub>pdB</sub> (*′            | A-port input,<br>B-port<br>output | DATA<br>Disabled | $t_r = t_f = 1 \text{ ns}$ | 0.6   | 0.5   | 0.5              | 0.5   | 0.5  | 0.6   | þΓ   |
|                                 | B-port input,                     | CLK<br>Disabled  |                            | 0.6   | 0.5   | 0.5              | 0.5   | 0.5  | 0.6   |      |
|                                 | A-port<br>output                  | DATA<br>Disabled |                            | 1.2   | 1.2   | 1.2              | 1     | 1    | 1     |      |

<sup>(1)</sup> Power dissipation capacitance per transceiver



Figure 6. Typical ASIP EMI Filter Frequency Response



Figure 7. LDO Output Current Derating









## **TYPICAL CHARACTERISTICS (continued)**





Copyright © 2009, Texas Instruments Incorporated

www.ti.com SCES690 - DECEMBER 2009

## **TYPICAL CHARACTERISTICS (continued)**





## **TYPICAL CHARACTERISTICS (continued)**



time (ms)



### PARAMETER MEASUREMENT INFORMATION



A.  $C_L$  includes probe and jig capacitance.

**PROPAGATION DELAY TIMES** 

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $dv/dt \geq$  1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- H.  $V_{CCI}$  is the  $V_{CC}$  associated with the input port.
- I.  $V_{CCO}$  is the  $V_{CC}$  associated with the output port.
- J. All parameters and waveforms are not applicable to all devices.

Figure 8. Load Circuit and Voltage WaveformsN

**ENABLE AND DISABLE TIMES** 



### PRINCIPLES OF OPERATION

## **Applications**

The TXS0206-29 device is a complete application-specific voltage-translator designed to bridge the digital-switching compatibility gap and interface logic threshold levels between a micrprocessor with MMC, SD, and Memory Stick™ cards. It is intended to be used in a point-to-point topology when interfacing these devices that may or may not be operating at different interface voltages.

### **Architecture**

The CLKA, CLKB, and CLK-f subsystem interfaces consist of a fully-buffered voltage translator design that has its output transistors to source and sink current optimized for drive strength.

The SDIO lines comprise a semi-buffered auto-direction-sensing based translator architecture (see Figure 9) that does not require a direction-control signal to control the direction of data flow of the A to B ports (or from B to A ports).



Figure 9. Architecture of an SDIO Switch-Type Cell

Each of these bidirectional SDIO channels independently determines the direction of data flow without a direction-control signal. Each I/O pin can be automatically reconfigured as either an input or an output, which is how this auto-direction feature is realized.

The following two key circuits are employed to facilitate the "switch-type" voltage translation function:

- 1. Integrated pullup resistors to provide dc-bias and drive capabilities
- 2. An N-channel pass-gate transistor topology (with a high  $R_{ON}$  of ~300  $\Omega$ ) that ties the A-port to the B-port
- 3. Output one-shot (O.S.) edge-rate accelerator circuitry to detect and accelerate rising edges on the A or B ports



For bidirectional voltage translation, pullup resistors are included on the device for dc current sourcing capability. The  $V_{\text{GATE}}$  gate bias of the N-channel pass transistor is set at a level that optimizes the switch characteristics for maximum data rate as well as minimal static supply leakage. Data can flow in either direction without guidance from a control signal.

The edge-rate acceleration circuitry speeds up the output slew rate by monitoring the input edge for transitions, helping maintain the data rate through the device.

During a low-to-high signal rising-edge, the O.S. circuits turn on the PMOS transistors ( $T_1$ ,  $T_3$ ) and its associated driver output resistance of the driver is decreased to approximately 50  $\Omega$  to 70  $\Omega$  during this acceleration phase to increase the current drive capability of the driver for approximately 30 ns or 95% of the input edge, whichever occurs first. This edge-rate acceleration provides high ac drive by bypassing the internal pullup resistors during the low-to-high transition to speed up the rising-edge signal.

During a high-to-low signal falling-edge, the O.S. circuits turn on the NMOS transistors ( $T_2$ ,  $T_4$ ) and its associated driver output resistance of the driver is decreased to approximately 50  $\Omega$  to 70  $\Omega$  during this acceleration phase to increase the current drive capability of the driver for approximately 30 ns or 95% of the input edge, whichever occurs first.

To minimize dynamic  $I_{CC}$  and the possibility of signal contention, the user should wait for the O.S. circuit to turn-off before applying a signal in the opposite direction. The worst-case duration is equal to the minimum pulse-width number provided in the *Timing Requirements* section of this data sheet.

Once the O.S. is triggered and switched off, both the A and B ports must go to the same state (i.e. both High or both Low) for the one-shot to trigger again. In a DC state, the output drivers maintain a Low state through the pass transistor. The output drivers maintain a High through the "smart pullup resistors" that dynamically change value based on whether a Low or a High is being passed through the SDIO lines, as follows:

- $R_{PIJ1}$  and  $R_{PIJ2}$  values are a nominal 40 k $\Omega$  when the output is driving a low
- $R_{PU1}$  and  $R_{PU2}$  values are a nominal 4  $k\Omega$  when the output is driving a high
- $R_{PU1}$  and  $R_{PU2}$  values are a nominal 70 k $\Omega$  when the device is disabled via the EN pin or by pulling the either  $V_{CCA}$  or  $V_{CCB}O/P$  to 0 V.

The reason for using these "smart" pullup resistors is to allow the TXS0206-29 to realize a lower static power consumption (when the I/Os are low), support lower  $V_{OL}$  values for the same size pass-gate transistor, and improved simultaneous switching performance.

### **Input Driver Requirements**

The continuous dc-current "sinking" capability is determined by the external system-level driver interfaced to the SDIO pins. Since the high bandwidth of these bidirectional SDIO circuits necessitates the need for a port to quickly change from an input to an output (and vice-vera), they have a modest dc-current "sourcing" capability of hundreds of micro-Amps, as determined by the smart pullup resistor values.

The fall time  $(t_{fA}, t_{fB})$  of a signal depends on the edge rate and output impedance of the external device driving the SDIO I/Os, as well as the capacitive loading on these lines.

Similarly, the  $t_{pd}$  and max data rates also depend on the output impedance of the external driver. The values for  $t_{fA}$ ,  $t_{fB}$ ,  $t_{pd}$ , and maximum data rates in the data sheet assume that the output impedance of the external driver is less than 50  $\Omega$ .

### **Output Load Considerations**

TI recommends careful PCB layout practices with short PCB trace lengths to avoid excessive capacitive loading and to ensure that proper O.S. triggering takes place. PCB signal trace-lengths should be kept short enough such that the round trip delay of any reflection is less than the one-shot duration. This improves signal integrity by ensuring that any reflection sees a low impedance at the driver. The O.S. circuits have been designed to stay on for approximately 30 ns. The maximum capacitance of the lumped load that can be driven also depends directly on the one-shot duration. With very heavy capacitive loads, the one-shot can time-out before the signal is driven fully to the positive rail. The O.S. duration has been set to best optimize trade-offs between dynamic I<sub>CC</sub>, load driving capability, and maximum bit-rate considerations. Both PCB trace length and connectors add to the capacitance that the TXS0206-29 SDIO output sees, so it is recommended that this lumped-load capacitance be considered and kept below 50 pF to avoid O.S. retriggering, bus contention, output signal oscillations, or other adverse system-level affects.



When using the TXS0206-29 device with MMCs, SD, and Memory Stick<sup>TM</sup> to ensure that a valid receiver input voltage high ( $V_{IH}$ ) is achieved, the value of any pulldown resistors (external or internal to a memory card) must not be >10-k $\Omega$  value. The impact of adding too heavy a pulldown resistor (i.e. <10-k $\Omega$  value) to the data and command lines of the TXS0206-29 device and the resulting 4-k $\Omega$  pullup & 10-k $\Omega$  pulldown voltage divider network has a direct impact on the  $V_{IH}$  of the signal being sent into the memory card and its associated logic.

The resulting  $V_{IH}$  voltage for the 10-k $\Omega$  pulldown resistor value would be:

$$V_{CC} \times 10 \text{ k}\Omega / (10 \text{ k}\Omega + 4 \text{ k}\Omega) = 0.714 \times V_{CC}$$

This is marginally above a valid input high voltage for a 1.8-V signal (i.e.,  $0.65 \times V_{CC}$ ).

The resulting  $V_{IH}$  voltage for 20-k $\Omega$  pulldown resistor value would be:

$$V_{CC} \times 20 \text{ k}\Omega / (20 \text{ k}\Omega + 4 \text{ k}\Omega) = 0.833 \times V_{CC}$$

Which is above the valid input high voltage for a 1.8-V signal of 0.65  $\times$  V<sub>CC</sub>.

.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| TXS0206-29YFPRB  | ACTIVE | DSBGA        | YFP                | 20   | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | (3V, 3V2)            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Apr-2017

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TXS0206-29YFPRB | DSBGA           | YFP                | 20 | 3000 | 180.0                    | 8.4                      | 1.66       | 2.06       | 0.56       | 4.0        | 8.0       | Q1               |

www.ti.com 15-Apr-2017



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TXS0206-29YFPRB | DSBGA        | YFP             | 20   | 3000 | 182.0       | 182.0      | 20.0        |



DIE SIZE BALL GRID ARRAY



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated