UCC21222-Q1 Automotive 4A, 6A, 3.0kV_RMS Isolated Dual-Channel Gate Driver with Dead Time

1 Features

- AEC Q100 qualified with:
  - Device temperature grade 1
  - Device HBM ESD classification level H2
  - Device CDM ESD classification level C6
- Junction temperature range –40°C to 150°C
- Resistor-programmable dead time
- Universal: dual low-side, dual high-side or half-bridge driver
- 4A peak source, 6A peak sink output
- 3V to 5.5V input VCCI range
- Up to 18V VDD output drive supply
  - 8V VDD UVLO
- Switching parameters:
  - 28ns typical propagation delay
  - 10ns minimum pulse width
  - 5ns maximum delay matching
  - 5.5ns maximum pulse-width distortion
- TTL and CMOS compatible inputs
- Integrated deglitch filter
- I/Os withstand –2V for 200ns
- Common-mode transient immunity (CMTI) greater than 100V/ns
- Isolation barrier life >40 Years
- Surge immunity up to 7800VPK
- Narrow body SOIC-16 (D) package
- Safety-related certifications (planned):
  - 4242VPK isolation per DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1
  - 3000V_RMS isolation for 1 minute per UL 1577
  - CSA certification per IEC 60950-1, IEC 62368-1 and IEC 61010-1 end equipment standards
  - CQC Certification per GB4943.1-2011

2 Applications

- HEV and EV Battery Chargers
- Isolated converters in AC-to-DC and DC-to-DC Power Supplies
- Motor Drives and Inverters

3 Description

The UCC21222-Q1 device is an isolated dual channel gate driver with programmable dead time and a wide temperature range. This device exhibits consistent performance and robustness under extreme temperature conditions. It is designed with 4A peak-source and 6A peak-sink current to drive power MOSFET, IGBT, and GaN transistors.

The UCC21222-Q1 device can be configured as two low-side drivers, two high-side drivers, or a half-bridge driver. A 5ns delay matching performance allows two outputs to be paralleled, doubling the drive strength for heavy load conditions without risk of internal shoot-through.

The input side is isolated from the two output drivers by a 3.0kV_RMS isolation barrier, with a minimum of 100V/ns common-mode transient immunity (CMTI). Resistor programmable dead time gives the capability to adjust dead time for system constraints to improve efficiency and prevent output overlap. Other protection features include a disable feature to shut down both outputs simultaneously when DIS is set high, an integrated deglitch filter that rejects input transients shorter than 5ns, and negative voltage handling for up to –2V spikes for 200ns on input and output pins. All supplies have UVLO protection.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER(1)</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21222-Q1</td>
<td>D (SOIC 16)</td>
<td>9.9mm × 3.91mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see Section 13.
# Table of Contents

1 Features ...................................................... 1  
2 Applications ................................................. 1  
3 Description ................................................... 1  
4 Pin Configuration and Functions ......................... 3  
5 Specifications .................................................. 4  
  5.1 Absolute Maximum Ratings ............................... 4  
  5.2 ESD Ratings .................................................. 4  
  5.3 Recommended Operating Conditions .................... 4  
  5.4 Thermal Information ........................................ 5  
  5.5 Power Ratings ............................................... 5  
  5.6 Insulation Specifications .................................. 6  
  5.7 Safety-Related Certifications ............................ 7  
  5.8 Safety-Limiting Values ..................................... 7  
  5.9 Electrical Characteristics ............................... 8  
  5.10 Switching Characteristics ............................... 9  
  5.11 Thermal Derating Curves ............................... 10  
  5.12 Typical Characteristics ................................. 11  
6 Parameter Measurement Information ....................... 15  
  6.1 Minimum Pulses .......................................... 15  
  6.2 Propagation Delay and Pulse Width Distortion .......... 15  
  6.3 Rising and Falling Time ................................... 15  
  6.4 Input and Disable Response Time ......................... 16  
  6.5 Programmable Dead Time ................................ 16  
  6.6 Power-Up UVLO Delay to OUTPUT ....................... 17  
6.7 CMTI Testing ................................................ 18  
7 Detailed Description ......................................... 19  
  7.1 Overview .................................................... 19  
  7.2 Functional Block Diagram ............................... 19  
  7.3 Feature Description ....................................... 20  
8 Application and Implementation ............................ 25  
  8.1 Application Information ................................... 25  
  8.2 Typical Application ....................................... 25  
9 Power Supply Recommendations ................................ 35  
10 Layout ......................................................... 36  
  10.1 Layout Guidelines ....................................... 36  
  10.2 Layout Example .......................................... 37  
11 Device and Documentation Support ......................... 39  
  11.1 Device Support ............................................ 39  
  11.2 Documentation Support .................................. 39  
  11.3 Receiving Notification of Documentation Updates ... 39  
  11.4 Support Resources ....................................... 39  
  11.5 Trademarks ................................................ 39  
  11.6 Electrostatic Discharge Caution ......................... 39  
  11.7 Glossary ................................................... 40  
12 Revision History ............................................ 40  
13 Mechanical, Packaging, and Orderable Information ...... 40
4 Pin Configuration and Functions

Table 4-1. Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>TYPE (1)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>Description</td>
</tr>
<tr>
<td>DIS</td>
<td>5</td>
<td>I</td>
</tr>
<tr>
<td>DT</td>
<td>6</td>
<td>I</td>
</tr>
<tr>
<td>GND</td>
<td>4</td>
<td>P</td>
</tr>
<tr>
<td>INA</td>
<td>1</td>
<td>I</td>
</tr>
<tr>
<td>INB</td>
<td>2</td>
<td>I</td>
</tr>
<tr>
<td>NC</td>
<td>7</td>
<td>—</td>
</tr>
<tr>
<td>OUTA</td>
<td>15</td>
<td>O</td>
</tr>
<tr>
<td>OUTB</td>
<td>10</td>
<td>O</td>
</tr>
<tr>
<td>VCCI</td>
<td>3</td>
<td>P</td>
</tr>
<tr>
<td>VDDA</td>
<td>16</td>
<td>P</td>
</tr>
<tr>
<td>VDDB</td>
<td>11</td>
<td>P</td>
</tr>
<tr>
<td>VSSA</td>
<td>14</td>
<td>P</td>
</tr>
<tr>
<td>VSSB</td>
<td>9</td>
<td>P</td>
</tr>
</tbody>
</table>

(1)  P = power, I = input, O = output
5 Specifications

5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)\(^\text{(1)}\)

<table>
<thead>
<tr>
<th>Specifications</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input bias pin supply voltage</td>
<td>–0.5</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Driver bias supply</td>
<td>–0.5</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>Output signal voltage</td>
<td>–0.5</td>
<td>(V_{\text{VDDA}}+0.5), (V_{\text{VDDB}}+0.5)</td>
<td>V</td>
</tr>
<tr>
<td>Output signal voltage</td>
<td>–2</td>
<td>(V_{\text{VDDA}}+0.5), (V_{\text{VDDB}}+0.5)</td>
<td>V</td>
</tr>
<tr>
<td>Input signal voltage</td>
<td>–0.5</td>
<td>(V_{\text{VCCI}}+0.5)</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature, (T_J) (^\text{(2)})</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, (T_{\text{stg}})</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) To maintain the recommended operating conditions for \(T_J\) see the Section 5.4.

(3) Values are verified by characterization and are not production tested.

5.2 ESD Ratings

<table>
<thead>
<tr>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per AEC Q100-002 (^\text{(1)})</td>
<td>(\pm 4000)</td>
<td>V</td>
</tr>
<tr>
<td>Charged-device model (CDM), per AEC Q100-001</td>
<td>(\pm 1500)</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

5.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Specifications</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCI Input supply voltage</td>
<td>3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>Driver output bias supply</td>
<td>9.2</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Ambient Temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>
## 5.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>UCC21222-Q1 D (SOIC)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\theta JA}$ Junction-to-ambient thermal resistance</td>
<td>68.5</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\theta JC(top)}$ Junction-to-case (top) thermal resistance</td>
<td>30.5</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\theta JB}$ Junction-to-board thermal resistance</td>
<td>22.8</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{JT}$ Junction-to-top characterization parameter</td>
<td>17.1</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{JB}$ Junction-to-board characterization parameter</td>
<td>22.5</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see *Semiconductor and IC Package Thermal Metrics Application Report (SPRA953).*

## 5.5 Power Ratings

<table>
<thead>
<tr>
<th></th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$P_D$ Power dissipation</td>
<td>1825</td>
<td>mW</td>
</tr>
<tr>
<td>$P_{DI}$ Power dissipation by transmitter side</td>
<td>15</td>
<td>mW</td>
</tr>
<tr>
<td>$P_{DA}$, $P_{DB}$ Power dissipation by each driver side</td>
<td>905</td>
<td>mW</td>
</tr>
</tbody>
</table>
### 5.6 Insulation Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLR</td>
<td>External clearance (1)</td>
<td>&gt; 4</td>
<td>mm</td>
</tr>
<tr>
<td>CPG</td>
<td>External creepage (1)</td>
<td>&gt; 4</td>
<td>mm</td>
</tr>
<tr>
<td>DTI</td>
<td>Distance through the insulation</td>
<td>&gt; 17</td>
<td>µm</td>
</tr>
<tr>
<td>CTI</td>
<td>Comparative tracking index (2)</td>
<td>&gt; 400</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Material group</td>
<td>II</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overvoltage category per IEC 60664-1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Rated mains voltage ≤ 150 V_RMS</td>
<td>I-IV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Rated mains voltage ≤ 300 V_RMS</td>
<td>I-III</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Rated mains voltage ≤ 600 V_RMS</td>
<td>I-II</td>
<td></td>
</tr>
<tr>
<td>DIN V VDE V 0884-11:2017-01</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IORM} )</td>
<td>Maximum repetitive peak isolation voltage</td>
<td>990</td>
<td>V_{PK}</td>
</tr>
<tr>
<td>( V_{IOWM} )</td>
<td>Maximum working isolation voltage</td>
<td>700</td>
<td>V_{RMS}</td>
</tr>
<tr>
<td>( V_{IOTM} )</td>
<td>Maximum transient isolation voltage</td>
<td>4242</td>
<td>V_{PK}</td>
</tr>
<tr>
<td>( V_{IOSM} )</td>
<td>Maximum surge isolation voltage</td>
<td>6000</td>
<td>V_{PK}</td>
</tr>
<tr>
<td>( q_{pd} )</td>
<td>Apparent charge (4)</td>
<td>&lt;5</td>
<td>pC</td>
</tr>
<tr>
<td></td>
<td>Method a, After Input/Output safety test subgroup 2/3,</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{IN} = V_{IOTM} ), ( t_{IN} = 60) s</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{pd(m)} = 1.2 \times V_{IORM} ), ( t_{m} = 10) s</td>
<td>&lt;5</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Method a, After environmental tests subgroup 1,</td>
<td>&lt;5</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{IN} = V_{IOTM} ), ( t_{IN} = 60) s</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{pd(m)} = 1.2 \times V_{IORM} ), ( t_{m} = 10) s</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Method b1; At routine test (100% production) and pre-conditioning (type test)</td>
<td>&lt;5</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{IN} = 1.2 \times V_{IOTM} ), ( t_{IN} = 1) s</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{pd(m)} = 1.5 \times V_{IORM} ), ( t_{m} = 1) s</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( C_{IO} )</td>
<td>Barrier capacitance, input to output (5)</td>
<td>0.5</td>
<td>pF</td>
</tr>
<tr>
<td>( R_{IO} )</td>
<td>Isolation resistance, input to output</td>
<td>&gt; 10^{12}</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{IO} = 500) V at ( T_A = 25) °C</td>
<td>&gt; 10^{11}</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{IO} = 500) V at 100°C ≤ ( T_A ≤ 125) °C</td>
<td>&gt; 10^{9}</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( V_{IO} = 500) V at ( T_S =150) °C</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Pollution degree</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Climatic category</td>
<td>40/125/21</td>
<td></td>
</tr>
<tr>
<td>( V_{ISO} )</td>
<td>Withstand isolation voltage</td>
<td>3000</td>
<td>V_{RMS}</td>
</tr>
</tbody>
</table>

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

(2) This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier tied together creating a two-pin device.

(6) System isolation working voltages need to be verified according to application parameters.
5.7 Safety-Related Certifications

<table>
<thead>
<tr>
<th>VDE</th>
<th>CSA</th>
<th>UL</th>
<th>CQC</th>
</tr>
</thead>
<tbody>
<tr>
<td>Plan to certify according to DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1 (VDE 0411-1):2011-07</td>
<td>Plan to certify according to IEC 60950-1, IEC 62368-1 and IEC 61010-1</td>
<td>Plan to be recognized under UL 1577 Component Recognition Program</td>
<td>Plan to certify according to GB 4943.1-2011</td>
</tr>
</tbody>
</table>

5.8 Safety-Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>SIDE</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_s</td>
<td>Safety output supply current ( \theta_{JA} = 68.5^\circ C/W, V_{VDDBS} = 12 V, T_J = 150^\circ C, T_A = 25^\circ C )</td>
<td>DRIVER A, DRIVER B</td>
<td>75</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>P_s</td>
<td>Safety supply power ( \theta_{JA} = 68.5^\circ C/W, V_{VCCI} = 5.5 V, T_J = 150^\circ C, T_A = 25^\circ C )</td>
<td>INPUT</td>
<td>15</td>
<td></td>
<td></td>
<td>mW</td>
</tr>
<tr>
<td>T_S</td>
<td>Safety temperature ( (1) )</td>
<td></td>
<td></td>
<td></td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) The maximum safety temperature, \( T_S \), has the same value as the maximum junction temperature, \( T_J \), specified for the device. The \( I_s \) and \( P_s \) parameters represent the safety current and safety power respectively. The maximum limits of \( I_s \) and \( P_s \) should not be exceeded. These limits vary with the ambient temperature, \( T_A \).

The junction-to-air thermal resistance, \( R_{\theta JA} \), in the Section 5.4 table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

\[
T_J = T_A + R_{\theta JA} \times P
\]

where \( P \) is the power dissipated in the device.

\[
T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S
\]

where \( T_{J(max)} \) is the maximum allowed junction temperature.

\[
P_S = I_s \times V_I
\]

where \( V_I \) is the maximum input voltage.
5.9 Electrical Characteristics

\( V_{\text{VCCI}} = 3.3 \text{ V or 5.0 V, 0.1-}\mu\text{F capacitor from VCCI to GND and 1-}\mu\text{F capacitor from VDDA/B to VSSA/B.} \ V_{\text{VDDA}} = V_{\text{VDDB}} = 12 \text{ V, 1-}\mu\text{F capacitor from VDDA and VDDB to VSSA and VSSB, DT pin tied to VCCI,} \ C_L = 0 \text{ pF,} \ T_J = -40^\circ\text{C to} +150^\circ\text{C unless otherwise noted} (1) (2). \)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{\text{VCCI}} )</td>
<td>VCCI quiescent current</td>
<td>( V_{\text{INA}} = 0 \text{ V,} \ V_{\text{INB}} = 0 \text{ V} )</td>
<td>1.5</td>
<td>2.0</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VDDA}}, I_{\text{VDDB}} )</td>
<td>VDDA and VDDB quiescent current</td>
<td>( V_{\text{INA}} = 0 \text{ V,} \ V_{\text{INB}} = 0 \text{ V} )</td>
<td>1.0</td>
<td>1.8</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VCCI}} )</td>
<td>VCCI operating current</td>
<td>( (f = 500 \text{ kHz}) \text{ current per channel} )</td>
<td>2.5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VDDA}}, I_{\text{VDDB}} )</td>
<td>VDDA and VDDB operating current</td>
<td>( (f = 500 \text{ kHz}) \text{ current per channel,} \ C_{\text{OUT}} = 100 \text{ pF,} \ V_{\text{VDDA}}, V_{\text{VDDB}} = 12 \text{ V} )</td>
<td>2.5</td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{\text{VCCI_ON}} )</td>
<td>UVLO Rising threshold</td>
<td></td>
<td>2.55</td>
<td>2.7</td>
<td>2.85</td>
</tr>
<tr>
<td>( V_{\text{VCCI_OFF}} )</td>
<td>UVLO Falling threshold</td>
<td></td>
<td>2.35</td>
<td>2.5</td>
<td>2.65</td>
</tr>
<tr>
<td>( V_{\text{VCCI_HYS}} )</td>
<td>UVLO Threshold hysteresis</td>
<td></td>
<td>0.2</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{\text{VDDA_ON}}, V_{\text{VDDB_ON}} )</td>
<td>UVLO Rising threshold</td>
<td></td>
<td>8</td>
<td>8.5</td>
<td>9</td>
</tr>
<tr>
<td>( V_{\text{VDDA_OFF}}, V_{\text{VDDB_OFF}} )</td>
<td>UVLO Falling threshold</td>
<td></td>
<td>7.5</td>
<td>8</td>
<td>8.5</td>
</tr>
<tr>
<td>( V_{\text{VDDA_HYS}}, V_{\text{VDDB_HYS}} )</td>
<td>UVLO Threshold hysteresis</td>
<td></td>
<td>0.5</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{\text{VNA}}, V_{\text{INBH}}, V_{\text{DISH}} )</td>
<td>Input high threshold voltage</td>
<td></td>
<td>1.6</td>
<td>1.8</td>
<td>2</td>
</tr>
<tr>
<td>( V_{\text{VNA}}, V_{\text{INBL}}, V_{\text{DISL}} )</td>
<td>Input low threshold voltage</td>
<td></td>
<td>0.8</td>
<td>1</td>
<td>1.25</td>
</tr>
<tr>
<td>( V_{\text{VNA_HYS}}, V_{\text{INBH_HYS}}, V_{\text{DIS_HYS}} )</td>
<td>Input threshold hysteresis</td>
<td></td>
<td>0.8</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{\text{OA+}}, I_{\text{OB+}} )</td>
<td>Peak output source current</td>
<td>( C_{\text{VDD}} = 10 \mu\text{F,} \ C_{\text{LOAD}} = 0.18 \mu\text{F,} \ f = 1 \text{ kHz,} \ \text{bench measurement} )</td>
<td>4</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>( I_{\text{OA-}}, I_{\text{OB-}} )</td>
<td>Peak output sink current</td>
<td>( C_{\text{VDD}} = 10 \mu\text{F,} \ C_{\text{LOAD}} = 0.18 \mu\text{F,} \ f = 1 \text{ kHz,} \ \text{bench measurement} )</td>
<td>6</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>( R_{\text{OHA}}, R_{\text{OHB}} )</td>
<td>Output resistance at high state</td>
<td>( I_{\text{OUT}} = -10 \text{ mA,} \ R_{\text{OHA}}, R_{\text{OHB}} ) do not represent drive pull-up performance. See ( r_{\text{RISE}} ) in Section 5.10 and Section 7.3.4 for details.</td>
<td>5</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>( R_{\text{OLA}}, R_{\text{OLB}} )</td>
<td>Output resistance at low state</td>
<td>( I_{\text{OUT}} = 10 \text{ mA} )</td>
<td>0.55</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>( V_{\text{OHA}}, V_{\text{OHB}} )</td>
<td>Output voltage at high state</td>
<td>( V_{\text{VDDA}}, V_{\text{VDDB}} = 12 \text{ V,} \ I_{\text{OUT}} = -10 \text{ mA} )</td>
<td>11.95</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{\text{OLA}}, V_{\text{OLB}} )</td>
<td>Output voltage at low state</td>
<td>( V_{\text{VDDA}}, V_{\text{VDDB}} = 12 \text{ V,} \ I_{\text{OUT}} = 10 \text{ mA} )</td>
<td>5.5</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>( V_{\text{OAPDA}}, V_{\text{OAPDB}} )</td>
<td>Driver output (( V_{\text{OUTA}}, V_{\text{OUTB}} )) active pull down</td>
<td>( V_{\text{VDDA}} ) and ( V_{\text{VDDB}} ) unpowered, ( I_{\text{OUTA}}, I_{\text{OUTB}} = 200 \text{ mA} )</td>
<td>1.75</td>
<td>2.1</td>
<td>V</td>
</tr>
</tbody>
</table>
5.9 Electrical Characteristics (continued)

\( V_{\text{CC}} = 3.3 \, \text{V or 5.0 V}, 0.1-\mu\text{F capacitor from VCCI to GND and 1-\mu\text{F capacitor from VDDA/B to VSSA/B}}, \ V_{\text{VDDA}} = V_{\text{VDDB}} = 12 \, \text{V}, 1-\mu\text{F capacitor from VDDA and VDDB to VSSA and VSSB}, DT \text{ pin tied to VCCI}, C_L = 0 \, \text{pF}, T_J = –40°C \text{ to } +150°C \text{ unless otherwise noted}^{(1)} \) \( (2) \)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dead time, DT</td>
<td>DT pin tied to VCCI</td>
<td>80</td>
<td>100</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>( R_{\text{DT}} = 10 , \text{kΩ} )</td>
<td>160</td>
<td>200</td>
<td>240</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( R_{\text{DT}} = 20 , \text{kΩ} )</td>
<td>400</td>
<td>500</td>
<td>600</td>
<td></td>
</tr>
<tr>
<td>Dead time matching,</td>
<td></td>
<td>-</td>
<td>0</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>(</td>
<td>DT_{\text{AB}} - DT_{\text{BA}}</td>
<td>)</td>
<td>( R_{\text{DT}} = 10 , \text{kΩ} )</td>
<td>-</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>( R_{\text{DT}} = 20 , \text{kΩ} )</td>
<td>-</td>
<td>0</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( R_{\text{DT}} = 50 , \text{kΩ} )</td>
<td>-</td>
<td>0</td>
<td>65</td>
<td></td>
</tr>
</tbody>
</table>

(1) Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted).

(2) Parameters with only a typical value are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty.

5.10 Switching Characteristics

\( V_{\text{CC}} = 3.3 \, \text{V or 5.5 V}, 0.1-\mu\text{F capacitor from VCCI to GND, VDDA = VDDB = 12 V, 1-\mu\text{F capacitor from VDDA and VDDB to VSSA and VSSB, load capacitance C_{OUT} = 0 pF, T_J = –40°C \text{ to } +150°C \text{ unless otherwise noted}^{(1)} \) \)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{\text{RISE}} )</td>
<td>Output rise time See Figure 6-4.</td>
<td>( C_{\text{VDD}} = 10 , \mu\text{F}, C_{\text{OUT}} = 1.8 , \text{nF}, V_{\text{VDDA}}, V_{\text{VDDB}} = 12 , \text{V}, f = 1 , \text{kHz} )</td>
<td>5</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>( t_{\text{FALL}} )</td>
<td>Output fall time See Figure 6-4.</td>
<td>( C_{\text{VDD}} = 10 , \mu\text{F}, C_{\text{OUT}} = 1.8 , \text{nF}, V_{\text{VDDA}}, V_{\text{VDDB}} = 12 , \text{V}, f = 1 , \text{kHz} )</td>
<td>6</td>
<td>12</td>
<td></td>
</tr>
<tr>
<td>( t_{\text{PWmin}} )</td>
<td>Minimum input pulse width that passes to output See Figure 6-1 and Figure 6-2.</td>
<td>Output does not change the state if input signal less than ( t_{\text{PWmin}} )</td>
<td>10</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>( t_{\text{PDOHL}} )</td>
<td>Propagation delay at falling edge See Figure 6-3.</td>
<td>( \text{INx high threshold, } V_{\text{INH}}, \text{ to } 10% \text{ of the output} )</td>
<td>28</td>
<td>40</td>
<td></td>
</tr>
<tr>
<td>( t_{\text{PDLH}} )</td>
<td>Propagation delay at rising edge See Figure 6-3.</td>
<td>( \text{INx low threshold, } V_{\text{INL}}, \text{ to } 90% \text{ of the output} )</td>
<td>28</td>
<td>40</td>
<td></td>
</tr>
<tr>
<td>( t_{\text{PDL}} )</td>
<td>Pulse width distortion in each channel See Figure 6-3.</td>
<td>(</td>
<td>t_{\text{PDLHA}} - t_{\text{PDLHA}}</td>
<td>,</td>
<td>t_{\text{PDLHB}} - t_{\text{PDLHB}}</td>
</tr>
<tr>
<td>( t_{\text{DM}} )</td>
<td>Propagation delays matching, (</td>
<td>t_{\text{PDLHA}} - t_{\text{PDLHA}}</td>
<td>,</td>
<td>t_{\text{PDLHB}} - t_{\text{PDLHB}}</td>
<td>) See Figure 6-3.</td>
</tr>
<tr>
<td>( t_{\text{VCCI+ to OUT}} )</td>
<td>VCCI Power-up Delay Time: UVLO Rise to OUTA, OUTB, See Figure 6-7.</td>
<td>INA or INB tied to VCCI</td>
<td>40</td>
<td></td>
<td>( \mu\text{s} )</td>
</tr>
<tr>
<td>( t_{\text{VDDB+ to OUT}} )</td>
<td>VDDA, VDDB Power-up Delay Time: UVLO Rise to OUTA, OUTB See Figure 6-8.</td>
<td>INA or INB tied to VCCI</td>
<td>22</td>
<td></td>
<td>( \mu\text{s} )</td>
</tr>
<tr>
<td>(</td>
<td>C_{\text{Mh}}</td>
<td>)</td>
<td>High-level common-mode transient immunity See Section 6.7.</td>
<td>Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; ( V_{\text{CM}}=1000 , \text{V} )</td>
<td>100</td>
</tr>
<tr>
<td>(</td>
<td>C_{\text{ML}}</td>
<td>)</td>
<td>Low-level common-mode transient immunity See Section 6.7.</td>
<td>Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; ( V_{\text{CM}}=1000 , \text{V} )</td>
<td>100</td>
</tr>
</tbody>
</table>

(1) Parameters with only a typical value are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty.
5.11 Thermal Derating Curves

![Thermal Derating Curves](image)

**Figure 5-1. Thermal Derating Curve for Limiting Current Per VDE**

**Figure 5-2. Thermal Derating Curve for Limiting Power Per VDE**
5.12 Typical Characteristics

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, TA = 25°C, CL = 0 pF unless otherwise noted.

![Figure 5-3. VCCI Quiescent Current](image)

![Figure 5-4. VCCI Operating Current - I_{VCCI}](image)

![Figure 5-5. VCCI Operating Current vs. Frequency](image)

![Figure 5-6. VDD Per Channel Quiescent Current (I_{VDDA}, I_{VDDB})](image)

![Figure 5-7. VDD Per Channel Operating Current - I_{VDDA/B}](image)

![Figure 5-8. Per Channel Operating Current (I_{VDDA/B}) vs. Frequency](image)
5.12 Typical Characteristics (continued)

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, TA = 25°C, CL = 0 pF unless otherwise noted.

---

**Figure 5-9.** VCCI UVLO Threshold Voltage

**Figure 5-10.** VCCI UVLO Threshold Hysteresis Voltage

**Figure 5-11.** VDD UVLO Threshold Voltage

**Figure 5-12.** VDD UVLO Threshold Hysteresis Voltage

**Figure 5-13.** INA/INB/DIS High and Low Threshold Voltage

**Figure 5-14.** INA/INB/DIS High and Low Threshold Hysteresis
5.12 Typical Characteristics (continued)

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, \( T_A = 25^\circ C \), \( C_L = 0 \) pF unless otherwise noted.

Figure 5-15. OUT Pullup and Pulldown Resistance

Figure 5-16. Propagation Delay, Rising and Falling Edge

Figure 5-17. Propagation Delay Matching, Rising and Falling Edge

Figure 5-18. Pulse Width Distortion

Figure 5-19. Rise Time and Fall Time

Figure 5-20. DISABLE Response Time

\( C_L = 1.8 \) nF
5.12 Typical Characteristics (continued)

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, \( T_A = 25^\circ C \), \( C_L = 0 \) pF unless otherwise noted.

Figure 5-21. OUTPUT Active Pulldown Voltage

Figure 5-22. Minimum Pulse that Changes Output

Figure 5-23. Dead Time Temperature Drift

Figure 5-24. Dead Time Matching
6 Parameter Measurement Information

6.1 Minimum Pulses

A typical 5-ns deglitch filter removes small input pulses introduced by ground bounce or switching transients. An input pulse with duration longer than \( t_{\text{PWmin}} \), typically 10 ns, must be asserted on INA or INB to guarantee an output state change at OUTA or OUTB. See Figure 6-1 and Figure 6-2 for detailed information of the operation of deglitch filter.

![Figure 6-1. Deglitch Filter – Turn ON](image)

![Figure 6-2. Deglitch Filter – Turn OFF](image)

6.2 Propagation Delay and Pulse Width Distortion

Figure 6-3 shows calculation of pulse width distortion (\( t_{\text{PWD}} \)) and delay matching (\( t_{\text{DM}} \)) from the propagation delays of channels A and B. To measure delay matching, both inputs must be in phase, and the DT pin must be shorted to VCCI to enable output overlap.

![Figure 6-3. Delay Matching and Pulse Width Distortion](image)

6.3 Rising and Falling Time

Figure 6-4 shows the criteria for measuring rising (\( t_{\text{RISE}} \)) and falling (\( t_{\text{FALL}} \)) times. For more information on how short rising and falling times are achieved see Section 7.3.4.
6.4 Input and Disable Response Time

Figure 6-5 shows the response time of the disable function. For more information, see Section 7.4.1.

6.5 Programmable Dead Time

Tying DT to VCCI or leaving DT open allows the outputs to overlap. Placing a resistor (R_{DT}) between DT and GND adjusts dead time according to the equation: DT (in ns) = 10 \times R_{DT} (in kΩ). TI recommends bypassing this pin with a ceramic capacitor, 2.2 nF or greater, to achieve better noise immunity. Place this capacitor and R_{DT} close to the DT pin. For more details on dead time, refer to Section 7.4.2.
6.6 Power-Up UVLO Delay to OUTPUT

Whenever the supply voltage VCCI crosses from below the falling threshold $V_{VCCI_{OFF}}$ to above the rising threshold $V_{VCCI_{ON}}$, and whenever the supply voltage VDDx crosses from below the falling threshold $V_{VDDx_{OFF}}$ to above the rising threshold $V_{VDDx_{ON}}$, there is a delay before the outputs begin responding to the inputs. For VCCI UVLO this delay is defined as $t_{VCCI+ to OUT}$, and is typically 40 µs. For VDDx UVLO this delay is defined as $t_{VDD+ to OUT}$, and is typically 22 µs. TI recommends allowing some margin before driving input signals, to ensure the driver VCCI and VDD bias supplies are fully activated. Figure 6-7 and Figure 6-8 show the power-up UVLO delay timing diagram for VCCI and VDD.

Whenever the supply voltage VCCI crosses below the falling threshold $V_{VCCI_{OFF}}$, or VDDx crosses below the falling threshold $V_{VDDx_{OFF}}$, the outputs stop responding to the inputs and are held low within 1 µs. This asymmetric delay is designed to ensure safe operation during VCCI or VDDx brownouts.

![Figure 6-7. VCCI Power-Up UVLO Delay](image1)

![Figure 6-8. VDDA/B Power-Up UVLO Delay](image2)
6.7 CMTI Testing

Figure 6-9 is a simplified diagram of the CMTI testing configuration.

**Figure 6-9. Simplified CMTI Testing Setup**
7 Detailed Description

7.1 Overview

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC21222-Q1 is a flexible dual gate driver which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors. The UCC21222-Q1 has many features that allow it to integrate well with control circuitry and protect the gates it drives such as: resistor-programmable dead time (DT) control, disable pin, and under voltage lock out (UVLO) for both input and output supplies. The UCC21222-Q1 also holds its outputs low when the inputs are left open or when the input pulse duration is too short. The driver inputs are CMOS and TTL compatible for interfacing with digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs.

7.2 Functional Block Diagram
7.3 Feature Description
7.3.1 VDD, VCCI, and Undervoltage Lock Out (UVLO)

The UCC21222-Q1 has an internal under voltage lock out (UVLO) protection feature on each supply voltage between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than \( V_{VDD\_ON} \) at device start-up or lower than \( V_{VDD\_OFF} \) after start-up, the VDD UVLO feature holds the channel output low, regardless of the status of the input pins.

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (illustrated in Figure 7-1). In this condition, the upper PMOS is resistively held off by \( R_{Hi-Z} \) while the lower NMOS gate is tied to the driver output through \( R_{CLAMP} \). In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5V, regardless of whether bias power is available.

![Figure 7-1. Simplified Representation of Active Pull Down Feature](image)

The VDD UVLO protection has a hysteresis feature (\( V_{VDD\_HYS} \)). This hysteresis prevents chatter when there is ground noise from the power supply. This also allows the device to accept small drops in bias voltage, which commonly occurs when the device starts switching and operating current consumption increases suddenly.

The inputs of the UCC21222-Q1 also have an internal under voltage lock out (UVLO) protection feature. The inputs cannot affect the outputs unless the supply voltage VCCI exceeds \( V_{VCCI\_ON} \) on start-up. The outputs are held low and cannot respond to inputs when the supply voltage VCCI drops below \( V_{VCCI\_OFF} \) after start-up. Like the UVLO for VDD, there is hysteresis (\( V_{VCCI\_HYS} \)) to ensure stable operation.

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>INPUTS</th>
<th>OUTPUTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>H</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>L</td>
<td>L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>H</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>
Table 7-2. VDD UVLO Feature Logic

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>INPUTS</th>
<th>OUTPUTS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>INA</td>
<td>INB</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VDD_ON} during start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VDD_OFF} after start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VDD_OFF} after start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VDD_OFF} after start up</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

7.3.2 Input and Output Logic Table

Assume VCCI, VDDA, VDB are powered up (see Section 7.3.1 for more information on UVLO operation modes). Table 7-3 shows the operation with INA, INB and DIS and the corresponding output state.

Table 7-3. INPUT/OUTPUT Logic Table

<table>
<thead>
<tr>
<th>INPUTS</th>
<th>DIS</th>
<th>OUTPUTS</th>
<th>NOTE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>OUTA</td>
<td>OUTB</td>
</tr>
<tr>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>L or Left Open</td>
<td>H</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>L or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>Left Open</td>
<td>Left Open</td>
<td>L or Left Open</td>
<td>H</td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

(1) “X” means L, H or left open. For improved noise immunity, TI recommends connecting INA, INB, and DIS to GND, and DT to VCCI, when these pins are not used.

7.3.3 Input Stage

The input pins (INA, INB, and DIS) of the UCC2122-Q1 are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage of the output channels. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V microcontrollers), since the UCC2122-Q1 has a typical high threshold (V_{INAH}) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see Figure 5-11 and Figure 5-13). A wide hysterisis (V_{INA_HYS}) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 kΩ for INA/B and 50 kΩ for DIS (see Section 7.2). TI recommends grounding any unused inputs.

The amplitude of any signal applied to the inputs must never be at a voltage higher than VCCI.
### 7.3.4 Output Stage

The UCC21222-Q1 output stage features a pull-up structure which delivers the highest peak-source current when it is most needed: during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional pull-up N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ($R_{NMOS}$) is approximately 1.47 Ω when activated.

The $R_{OH}$ parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the pull-up N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21222-Q1 pull-up stage during this brief turn-on phase is much lower than what is represented by the $R_{OH}$ parameter.

The pull-down structure of the UCC21222-Q1 is composed of an N-channel MOSFET. The $R_{OL}$ parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21222-Q1 are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS for rail-to-rail operation.

![Output Stage](image)

**Figure 7-2. Output Stage**
7.3.5 Diode Structure in the UCC21222-Q1

Figure 7-3 illustrates the multiple diodes involved in the ESD protection components. This provides a pictorial representation of the absolute maximum rating for the device.

7.4 Device Functional Modes

7.4.1 Disable Pin

When the DIS pin is set high, both outputs are shut down simultaneously. When the DIS pin is set low or left open, the UCC21222-Q1 operates normally. The DIS circuit logic structure is nearly identical compared to INA or INB, and the propagation delay is similar (see Figure 5-20). The DIS pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to GND if the DIS pin is not used to achieve better noise immunity.

7.4.2 Programmable Dead Time (DT) Pin

The UCC21222-Q1 allows the user to adjust dead time (DT) in the following ways:

7.4.2.1 DT Pin Tied to VCCI or DT Pin Left Open

Outputs completely match inputs, so no minimum dead time is asserted. This allows the outputs to overlap. TI recommends connecting this pin directly to VCCI if it is not used to achieve better noise immunity.

7.4.2.2 Connecting a Programming Resistor between DT and GND Pins

Program \( t_{\text{DT}} \) by placing a resistor, \( R_{\text{DT}} \), between the DT pin and GND. The appropriate \( R_{\text{DT}} \) value can be determined from:

\[
t_{\text{DT}} \approx 10 \times R_{\text{DT}}
\]

where

- \( t_{\text{DT}} \) is the programmed dead time, in nanoseconds.
- \( R_{\text{DT}} \) is the value of resistance between DT pin and GND, in kilo-ohms.

The steady state voltage at the DT pin is about 0.8 V. \( R_{\text{DT}} \) programs a small current at this pin, which sets the dead time. As the value of \( R_{\text{DT}} \) increases, the current sourced by the DT pin decreases. The DT pin current will
be less than 10 µA when \( R_{DT} = 100 \, k\Omega \). For larger values of \( R_{DT} \), TI recommends placing \( R_{DT} \) and a ceramic capacitor, 2.2 nF or greater, as close to the DT pin as possible to achieve greater noise immunity and better dead time matching between both channels.

The falling edge of an input signal initiates the programmed dead time for the other signal. The programmed dead time is the minimum enforced duration in which both outputs are held low by the driver. The outputs may also be held low for a duration greater than the programmed dead time, if the INA and INB signals include a dead time duration greater than the programmed minimum. If both inputs are high simultaneously, both outputs will immediately be set low. This feature is used to prevent shoot-through in half-bridge applications, and it does not affect the programmed dead time setting for normal operation. Various driver dead time logic operating conditions are illustrated and explained in Figure 7-4.

![Figure 7-4. Input and Output Logic Relationship with Input Signals](image)

**Condition A:** INB goes low, INA goes high. INB sets OUTB low immediately and assigns the programmed dead time to OUTA. OUTA is allowed to go high after the programmed dead time.

**Condition B:** INB goes high, INA goes low. Now INA sets OUTA low immediately and assigns the programmed dead time to OUTB. OUTB is allowed to go high after the programmed dead time.

**Condition C:** INB goes low, INA is still low. INB sets OUTB low immediately and assigns the programmed dead time for OUTA. In this case, the input signal dead time is longer than the programmed dead time. When INA goes high after the duration of the input signal dead time, it immediately sets OUTA high.

**Condition D:** INA goes low, INB is still low. INA sets OUTA low immediately and assigns the programmed dead time to OUTB. In this case, the input signal dead time is longer than the programmed dead time. When INB goes high after the duration of the input signal dead time, it immediately sets OUTB high.

**Condition E:** INA goes high, while INB and OUTB are still high. To avoid overshoot, OUTB is immediately pulled low. After some time OUTB goes low and assigns the programmed dead time to OUTA. OUTB is already low. After the programmed dead time, OUTA is allowed to go high.

**Condition F:** INB goes high, while INA and OUTA are still high. To avoid overshoot, OUTA is immediately pulled low. After some time OUTA goes low and assigns the programmed dead time to OUTB. OUTA is already low. After the programmed dead time, OUTB is allowed to go high.
8 Application and Implementation

Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

8.1 Application Information

The UCC21222-Q1 effectively combines both isolation and buffer-drive functions. The flexible, universal capability of the UCC21222-Q1 (with up to 5.5-V VCCI and 18-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or GaN transistor. With integrated components, advanced protection features (UVLO, dead time, and disable) and optimized switching performance, the UCC21222-Q1 enables designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

8.2 Typical Application

The circuit in Figure 8-1 shows a reference design with the UCC21222-Q1 driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications.

![Typical Application Schematic](image-url)

Figure 8-1. Typical Application Schematic
8.2.1 Design Requirements

Table 8-1 lists reference design parameters for the example application: UCC21222-Q1 driving 650-V MOSFETs in a high side-low side configuration.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power transistor</td>
<td>650-V, 150-mΩ R_DS,ON with 12-V V_GS</td>
<td>-</td>
</tr>
<tr>
<td>VCC</td>
<td>5.0</td>
<td>V</td>
</tr>
<tr>
<td>VDD</td>
<td>12</td>
<td>V</td>
</tr>
<tr>
<td>Input signal amplitude</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>Switching frequency (f_s)</td>
<td>100</td>
<td>kHz</td>
</tr>
<tr>
<td>Dead Time</td>
<td>200</td>
<td>ns</td>
</tr>
<tr>
<td>DC link voltage</td>
<td>400</td>
<td>V</td>
</tr>
</tbody>
</table>

8.2.2 Detailed Design Procedure

8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC21222-Q1 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage (V_IN), output voltage (V_OUT), and output current (I_OUT) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:
- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

8.2.2.2 Designing INA/INB Input Filter

It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input R_IN-C_IN filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces.

Such a filter should use an R_IN in the range of 0 Ω to 100 Ω and a C_IN between 10 pF and 100 pF. In the example, an R_IN = 51 Ω and a C_IN = 33 pF are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

8.2.2.3 Select Dead Time Resistor and Capacitor

From Equation 1, a 20-kΩ resistor is selected to set the dead time to 200 ns. A 2.2-nF capacitor is placed in parallel close to the DT pin to improve noise immunity.

8.2.2.4 Select External Bootstrap Diode and its Series Resistor

The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode’s forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.
When selecting external bootstrap diodes, it is recommended that one choose high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 400 V<sub>DC</sub>. The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 600-V ultrafast diode, MURA160T3G, is chosen in this example.

A bootstrap resistor, R<sub>BOOT</sub>, is used to reduce the inrush current in D<sub>BOOT</sub> and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle, especially when the VSSA(SW) pin has an excessive negative transient voltage. The recommended value for R<sub>BOOT</sub> is between 1 Ω and 20 Ω depending on the diode used. In the example, a current limiting resistor of 2.2 Ω is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through D<sub>Boot</sub> is,

\[
I_{DBOOT(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{12V - 1.5V}{2.7\Omega} \approx 4A
\]  

where

- V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop around 4 A.

### 8.2.2.5 Gate Driver Output Resistor

The external gate driver resistors, R<sub>ON</sub>/R<sub>OFF</sub>, are used to:

1. Limit ringing caused by parasitic inductances/capacitances.
2. Limit ringing caused by high voltage/current switching dv/dt, di/dt, and body-diode reverse recovery.
3. Fine-tune gate drive strength; that is, peak sink and source current to optimize the switching loss.
4. Reduce electromagnetic interference (EMI).

As mentioned in Section 7.3.4, the UCC21222-Q1 has a pullup structure with a P-channel MOSFET and an additional pull-up N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with:

\[
I_{OA+} = \min\left(4A, \frac{V_{DD} - V_{BDF}}{R_{NMOS} \parallel R_{OH} + R_{ON} + R_{GFET_{-Int}}} \right)
\]

\[
I_{OB+} = \min\left(4A, \frac{V_{DD}}{R_{NMOS} \parallel R_{OH} + R_{ON} + R_{GFET_{-Int}}} \right)
\]

where

- R<sub>ON</sub>: External turn-on resistance.
- R<sub>GFET_INT</sub>: Power transistor internal gate resistance, found in the power transistor data sheet.
- I<sub>O+</sub> = Peak source current – The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance.

In this example:

\[
I_{OA+} = \frac{V_{DD} - V_{BDF}}{R_{NMOS} \parallel R_{OH} + R_{ON} + R_{GFET_{-Int}}} = \frac{12V - 0.8V}{1.47\Omega \parallel 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.3A
\]  

\[
I_{OB+} = \frac{V_{DD}}{R_{NMOS} \parallel R_{OH} + R_{ON} + R_{GFET_{-Int}}} = \frac{12V}{1.47\Omega \parallel 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.5A
\]
Therefore, the high-side and low-side peak source current is 2.3 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with:

\[
I_{OA-} = \min\left(6A, \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}}\right) \\
I_{OB-} = \min\left(6A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}}\right)
\]

(7)  

(8)

where

- \( R_{OFF} \): External turn-off resistance, \( R_{OFF}=0 \) in this example;
- \( V_{GDF} \): The anti-parallel diode forward voltage drop which is in series with \( R_{OFF} \). The diode in this example is an MSS1P4.
- \( I_{O-} \): Peak sink current – the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.

In this example,

\[
I_{OA-} = \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.0A
\]

(9)

\[
I_{OB-} = \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.4A
\]

(10)

Therefore, the high-side and low-side peak sink current is 5.0 A and 5.4 A, respectively.

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate drive loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance (\( C_{ISS} \)) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period.

8.2.2.6 Estimating Gate Driver Power Loss

The total loss, \( P_{G} \), in the gate driver subsystem includes the power losses of the UCC21222-Q1 (\( P_{GD} \)) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in \( P_{G} \) and not discussed in this section.

\( P_{GD} \) is the key power loss which determines the thermal safety-related limits of the UCC21222-Q1, and it can be estimated by calculating losses from several components.

The first component is the static power loss, \( P_{GDQ} \), which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. \( P_{GDQ} \) is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. Figure 5-5 and Figure 5-8 show the operating current consumption vs. operating frequency with no load. In this example, \( V_{VCCI} = 5 \) V and \( V_{VDDB} = 12 \) V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be \( I_{VCCI} \approx 2.5 \) mA, and \( I_{VDDB} = I_{VDDA} \approx 1.5 \) mA. Therefore, the \( P_{GDQ} \) can be calculated with

\[
P_{GDQ} = V_{VCCI} \times I_{VCCI} + V_{VDDB} \times I_{DDA} + V_{VDD} \times I_{DBB} = 50mW
\]

(11)
The second component is switching operation loss, $P_{GDO}$, with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching, $P_{GSW}$, can be estimated with

$$P_{GSW} = 2 \times V_{DD} \times Q_G \times f_{SW}$$

where

- $Q_G$ is the gate charge of the power transistor.

If a split rail is used to turn on and turn off, then $V_{DD}$ is going to be equal to difference between the positive rail to the negative rail.

So, for this example application:

$$P_{GSW} = 2 \times 12V \times 100nC \times 100kHz = 240mW$$

$Q_G$ represents the total gate charge of the power transistor switching 480 V at 14 A provided by the datasheet, and is subject to change with different testing conditions. The UCC21222-Q1 gate driver loss on the output stage, $P_{GDO}$, is part of $P_{GSW}$. $P_{GDO}$ will be equal to $P_{GSW}$ if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21222-Q1. If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore, $P_{GDO}$ is different in these two scenarios.

**Case 1 - Linear Pull-Up/Down Resistor:**

$$P_{GDO} = \frac{P_{GSW}}{2} \times \left( \frac{R_{OH} \| R_{NMOS} + R_{ON} + R_{GFET_{Int}}}{R_{OH} \| R_{NMOS} + R_{ON} + R_{GFET_{Int}}} + \frac{R_{OL}}{R_{OL} + R_{OFF} \| N_{ON} + R_{GFET_{Int}}} \right)$$

In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21222-Q1 gate driver loss can be estimated with:

$$P_{GDO} = \frac{240mW}{2} \times \left( \frac{5 \Omega \| 1.47 \Omega}{5 \Omega \| 1.47 \Omega + 2.2 \Omega + 1.5 \Omega} + \frac{0.55 \Omega}{0.55 \Omega + 0 \Omega + 1 \Omega} \right) \approx 60mW$$

**Case 2 - Nonlinear Pull-Up/Down Resistor:**

$$P_{GDO} = 2 \times f_{SW} \times \left[ 4A \times \int_0^{T_{R_{Sys}}} (V_{DD} - V_{OUTA/B}(t)) dt + 6A \times \int_0^{T_{F_{Sys}}} V_{OUTA/B}(t) dt \right]$$

where

- $V_{OUTA/B}(t)$ is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the $V_{OUTA/B}(t)$ waveform will be linear and the $T_{R_{Sys}}$ and $T_{F_{Sys}}$ can be easily predicted.

For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the $P_{GDO}$ will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up
and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21222-Q1 $P_{GD}$, is:

$$P_{GD} = P_{GDQ} + P_{GDO}$$

(17)

which is equal to 127 mW in the design example.

**8.2.2.7 Estimating Junction Temperature**

The junction temperature of the UCC21222-Q1 can be estimated with:

$$T_J = T_C + \Psi_{JT} \times P_{GD}$$

(18)

where

- $T_J$ is the junction temperature.
- $T_C$ is the UCC21222-Q1 case-top temperature measured with a thermocouple or some other instrument.
- $\Psi_{JT}$ is the junction-to-top characterization parameter from the Section 5.4 table.

Using the junction-to-top characterization parameter ($\Psi_{JT}$) instead of the junction-to-case thermal resistance ($R_{\Theta JC}$) can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). $R_{\Theta JC}$ can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of $R_{\Theta JC}$ will inaccurately estimate the true junction temperature. $\Psi_{JT}$ is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the Section 10.1 and Semiconductor and IC Package Thermal Metrics application report.

**8.2.2.8 Selecting VCCI, VDDA/B Capacitor**

Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1-µF X7R capacitor is measured to be only 500 nF when a DC bias of 15 V is applied.

**8.2.2.8.1 Selecting a VCCI Capacitor**

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 25-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 µF, should be placed in parallel with the MLCC.

**8.2.2.8.2 Selecting a VDDA (Bootstrap) Capacitor**

A VDDA capacitor, also referred to as a bootstrap capacitor in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor.

The total charge needed per switching cycle can be estimated with

$$Q_{Total} = Q_{G} + \frac{I_{VDD} \times @100kHz \times (No \ Load)}{f_{SW}} = 100nC + \frac{1.5mA}{100kHz} = 115nC$$

(19)

where
• $Q_G$: Gate charge of the power transistor.

• $I_{VDD}$: The channel self-current consumption with no load at 100kHz.

Therefore, the absolute minimum $C_{Boot}$ requirement is:

$$C_{Boot} = \frac{Q_{Total}}{\Delta V_{VDDA}} = \frac{115nC}{0.5V} = 230nF$$

(20)

where

• $\Delta V_{VDDA}$ is the voltage ripple at VDDA, which is 0.5 V in this example.

In practice, the value of $C_{Boot}$ is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the $C_{Boot}$ value and place it as close to the VDD and VSS pins as possible. A 50-V 1-µF capacitor is chosen in this example.

$$C_{Boot} = 1\mu F$$

(21)

To further lower the AC impedance for a wide frequency range, it is recommended to have a bypass capacitor with a low capacitance value, in this example a 100 nF, in parallel with $C_{Boot}$ to optimize the transient performance.

**Note**

Too large $C_{BOOT}$ is not good. $C_{BOOT}$ may not be charged within the first few cycles and $V_{BOOT}$ could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial $C_{BOOT}$ charging cycles, the bootstrap diode has highest reverse recovery current and losses.

8.2.2.8.3 Select a VDDB Capacitor

Chanel B has the same current requirements as Channel A. Therefore, a VDDB capacitor (Shown as $C_{VDD}$ in Figure 8-1) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10-µF MLCC and a 50-V, 220-nF MLCC are chosen for $C_{VDD}$. If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor with a value over 10 µF, should be used in parallel with $C_{VDD}$.

8.2.2.9 Application Circuits with Output Stage Negative Bias

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias.

Figure 8-2 shows the first example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply, $V_A$, is equal to 17 V, the turn-off voltage will be $-5.1$ V and turn-on voltage will be $17$ V $- 5.1$ V $\approx 12$ V. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs two power supplies for a half-bridge configuration, and there will be steady state power consumption from $R_Z$. 
Figure 8-2. Negative Bias with Zener Diode on Iso-Bias Power Supply Output

Figure 8-3 shows another example which uses two supplies (or single-input-double-output power supply). Power supply $V_{A+}$ determines the positive drive output voltage and $V_{A-}$ determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages.

Figure 8-3. Negative Bias with Two Iso-Bias Power Supplies

The last example, shown in Figure 8-4, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations:

1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors which favor this solution.
2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits.

![Diagram of High Side Voltage and Zener Diode in Gate Drive Path](image-url)

Figure 8-4. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path
8.2.3 Application Curves

Figure 8-5 and Figure 8-6 shows the bench test waveforms for the design example shown in Figure 8-1 under these conditions: \(V_{CC} = 5.0\ \text{V}, V_{DD} = 12\ \text{V}, f_{SW} = 100\ \text{kHz}, V_{DC-\text{Link}} = 400\ \text{V}\).

Channel 1 (Blue): Gate-source signal on the high side power transistor.

Channel 2 (Cyan): Gate-source signal on the low side power transistor.

Channel 3 (Pink): INA pin signal.

Channel 4 (Green): INB pin signal.

In Figure 8-5, INA and INB are sent complimentary 3.3-V, 20%/80% duty-cycle signals. The gate drive signals on the power transistor have a 200-ns dead time with 400V high voltage on the DC-Link, shown in the measurement section of Figure 8-5. Note that with high voltage present, lower bandwidth differential probes are required, which limits the achievable accuracy of the measurement.

Figure 8-6 shows a zoomed-in version of the waveform of Figure 8-5, with measurements for propagation delay and dead time. Importantly, the output waveform is measured between the power transistors' gate and source pins, and is not measured directly from the driver OUTA and OUTB pins.
9 Power Supply Recommendations

The recommended input supply voltage (VCCI) for the UCC21222-Q1 is between 3 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) ranges from 9.2 V to 18 V. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. VDD and VCCI must not fall below their respective UVLO thresholds during normal operation. (For more information on UVLO see Section 7.3.1). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by the UCC21222-Q1. The recommended maximum VDDA/VDDB is 18 V.

A local bypass capacitor should be placed between the VDD and VSS pins, to supply current when the output goes high into a capacitive load. This capacitor should be positioned as close to the device as possible to minimize parasitic impedance. A low ESR, ceramic surface mount capacitor is recommended. If the bypass capacitor impedance is too large, resistive and inductive parasitics could cause the supply voltage seen at the IC pins to dip below the UVLO threshold unexpectedly. To filter high frequency noise between VDD and VSS, it can be helpful to place a second capacitor with lower impedance at higher frequency. As an example, the primary bypass capacitor could be 1 µF, with a secondary high frequency bypass capacitor of 100 pF.

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of the UCC21222-Q1, this bypass capacitor has a minimum recommended value of 100 nF.
10 Layout

10.1 Layout Guidelines

Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC21222-Q1.

10.1.1 Component Placement Considerations

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSSA (HS) pin in bridge configurations, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized.
- To improve noise immunity when driving the DIS pin from a distant microcontroller, TI recommends adding a small bypass capacitor, \( \geq 1000 \, \text{pF} \), between the DIS pin and GND.
- If the dead time feature is used, TI recommends placing the programming resistor \( R_{DT} \) and capacitor close to the DT pin of the UCC21222-Q1 to prevent noise from unintentionally coupling to the internal dead time circuit. The capacitor should be \( \geq 2.2 \, \text{nF} \).

10.1.2 Grounding Considerations

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors.
- Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSB-referenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation.

10.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the isolation performance.
- For half-bridge or high-side/low-side configurations, maximize the clearance distance of the PCB layout between the high and low-side PCB traces.

10.1.4 Thermal Considerations

- A large amount of power may be dissipated by the UCC21222-Q1 if the driving voltage is high, the load is heavy, or the switching frequency is high (refer to Section 8.2.2.6 for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (\( \theta_{JB} \)).
- Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority on maximizing the connection to VSSA and VSSB (see Figure 10-2 and Figure 10-3). However, high voltage PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or copper from different high-voltage planes overlap.
10.2 Layout Example

Figure 10-1 shows a 2-layer PCB layout example with the signals and key components labeled.

![Figure 10-1. Layout Example](image)

Figure 10-2 and Figure 10-3 shows top and bottom layer traces and copper.

**Note**

There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.

PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.
Figure 10-4 and Figure 10-5 are 3-D layout pictures with top view and bottom views.

**Note**

The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.
11 Device and Documentation Support

11.1 Device Support

11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

11.1.2 Development Support

11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC21222-Q1 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage ($V_{IN}$), output voltage ($V_{OUT}$), and output current ($I_{OUT}$) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

• Run electrical simulations to see important waveforms and circuit performance
• Run thermal simulations to understand board thermal performance
• Export customized schematic and layout into popular CAD formats
• Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

11.2 Documentation Support

11.2.1 Related Documentation

For related documentation see the following:

• Semiconductor and IC Package Thermal Metrics Application Report
• Isolation Glossary

11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

11.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

11.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
11.7 Glossary

**TI Glossary**
This glossary lists and explains terms, acronyms, and definitions.

12 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>Changes from Revision * (February 2018) to Revision A (February 2024)</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed CTI and Material Group values in insulation specifications and added table note.</td>
<td>6</td>
</tr>
</tbody>
</table>

13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead finish/Ball material</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21222QDQ1</td>
<td>LIFEBUY</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>40</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>21222Q</td>
<td></td>
</tr>
<tr>
<td>UCC21222QDRG1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>21222Q</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF UCC21222-Q1:

- Catalog: UCC21222

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
## TAPE AND REEL INFORMATION

**REEL DIMENSIONS**

- **Reel Diameter**
- **Reel Width (W1)**

**TAPE DIMENSIONS**

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

- **Pocket Quadrants**
- **Sprocket Holes**
- **User Direction of Feed**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21222QDRQ1</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.5</td>
<td>10.3</td>
<td>2.1</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21222QDRQ1</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>356.0</td>
<td>356.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
**TUBE**

- **T** - Tube height
- **L** - Tube length
- **W** - Tube width
- **B** - Alignment groove width

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Name</th>
<th>Package Type</th>
<th>Pins</th>
<th>SPQ</th>
<th>L (mm)</th>
<th>W (mm)</th>
<th>T (µm)</th>
<th>B (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21222QDQ1</td>
<td>D</td>
<td>SOIC</td>
<td>16</td>
<td>40</td>
<td>505.46</td>
<td>6.76</td>
<td>3810</td>
<td>4</td>
</tr>
<tr>
<td>UCC21222QDQ1</td>
<td>D</td>
<td>SOIC</td>
<td>16</td>
<td>40</td>
<td>506.6</td>
<td>8</td>
<td>3940</td>
<td>4.32</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

⚠️ Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

⚠️ Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AC.