UCC21530-Q1 4-A, 6-A, 5.7-kV<sub>RMS</sub> Isolated Dual-Channel Gate Driver with 3.3-mm Channel-to-Channel Spacing

1 Features

- AEC-Q100 qualified with:
  - Device temperature grade 1
  - Device HBM ESD classification level H2
  - Device CDM ESD classification level C6
- Functional Safety Quality-Managed
  - Documentation available to aid functional safety system design
- Universal: dual low-side, dual high-side or half-bridge driver
- Wide body SOIC-14 (DWK) package
- 3.3-mm spacing between driver channels
- Switching parameters:
  - 19-ns typical propagation delay
  - 10-ns minimum pulse width
  - 5-ns maximum delay matching
  - 6-ns maximum pulse-width distortion
- Common-mode transient immunity (CMTI) greater than 100-V/ns
- Isolation barrier life >40 years
- 4-A peak source, 6-A peak sink output
- TTL and CMOS compatible inputs
- 3-V to 18-V input VCCI range
- Up to 25-V VDD output drive supply
  - 8-V and 12-V VDD UVLO options
- Programmable overlap and dead time
- Rejects input pulses and noise transients shorter than 5 ns
- Operating temperature range –40 to +125°C
- Safety-related certifications:
  - 8000-V<sub>PK</sub> isolation per DIN V VDE V 0884-11 :2017-01
  - 5.7-kV<sub>RMS</sub> isolation for 1 minute per UL 1577
  - CSA certification per IEC 60950-1, IEC 62368-1, and IEC 60601-1 end equipment standards
  - CQC certification per GB4943.1-2011

2 Applications

- HEV and BEV battery chargers
- Solar string and central inverters
- AC-to-DC and DC-to-DC charging piles
- AC inverter and servo drive
- AC-to-DC and DC-to-DC power delivery
- Energy storage systems

3 Description

The UCC21530-Q1 is an isolated dual-channel gate driver with 4-A source and 6-A sink peak current. It is designed to drive IGBTs, Si MOSFETs, and SiC MOSFETs up to 5-MHz with best-in-class propagation delay and pulse-width distortion.

The input side is isolated from the two output drivers by a 5.7-kV<sub>RMS</sub> reinforced isolation barrier, with a minimum of 100-V/ns common-mode transient immunity (CMTI). Internal functional isolation between the two secondary-side drivers allows a working voltage of up to 1850 V.

This driver can be configured as two low-side drivers, two high-side drivers, or a half-bridge driver with programmable dead time (DT). The EN pin pulled low shuts down both outputs simultaneously and allows for normal operation when left open or pulled high. As a fail-safe measure, primary-side logic failures force both outputs low.

The device accepts VDD supply voltages up to 25 V. A wide input VCCI range from 3 V to 18 V makes the driver suitable for interfacing with both analog and digital controllers. All the supply voltage pins have under voltage lock-out (UVLO) protection.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21530-Q1</td>
<td>DWK SOIC (14)</td>
<td>10.30 mm × 7.50 mm</td>
</tr>
<tr>
<td>UCC21530B-Q1</td>
<td>DWK SOIC (14)</td>
<td>10.30 mm × 7.50 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.
## Table of Contents

1 Features ................................................................. 1
2 Applications .......................................................... 1
3 Description ............................................................ 1
4 Revision History ....................................................... 2
5 Pin Configuration and Functions ................................. 3
   Pin Functions ............................................................ 3
6 Specifications ......................................................... 4
   6.1 Absolute Maximum Ratings ................................. 4
   6.2 ESD Ratings .......................................................... 4
   6.3 Recommended Operating Conditions ..................... 4
   6.4 Thermal Information ............................................ 5
   6.5 Power Ratings ..................................................... 5
   6.6 Insulation Specifications ....................................... 6
   6.7 Safety-Related Certifications ............................... 7
   6.8 Safety-Limiting Values ........................................ 7
   6.9 Electrical Characteristics ..................................... 8
   6.10 Switching Characteristics .................................... 9
   6.11 Insulation Characteristics Curves ......................... 10
   6.12 Typical Characteristics ....................................... 11
7 Parameter Measurement Information ........................... 16

8 Detailed Description .................................................. 19
   8.1 Overview .......................................................... 19
   8.2 Functional Block Diagram .................................... 19
   8.3 Feature Description .............................................. 20
   8.4 Device Functional Modes ...................................... 23
9 Layout ........................................................................ 37
   9.1 Layout Guidelines ................................................ 37
   9.2 Layout Example ................................................... 38
10 Device and Documentation Support ......................... 40
   10.1 Documentation Support ........................................ 40
   10.2 Receiving Notification of Documentation Updates ...... 40
   10.3 Community Resources ........................................ 40
   10.4 Trademarks ......................................................... 40

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision B (November 2018) to Revision C (March 2019)

<table>
<thead>
<tr>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>- Initial release ................................................................. 1</td>
</tr>
</tbody>
</table>

### Changes from Revision C (March 2019) to Revision D (April 2021)

<table>
<thead>
<tr>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>- Added 8-V UVLO option to features, description, and device information sections ............................................. 1</td>
</tr>
<tr>
<td>- Added information to pin 7 in Pin function table ............................................................................................. 3</td>
</tr>
<tr>
<td>- Added VDE certification, CSA master contract, and CQC certificate numbers to Safety-Related Certifications table ........................................................................................................ 7</td>
</tr>
<tr>
<td>- Added 8-V UVLO thresholds to EC table ............................................................................................................. 8</td>
</tr>
<tr>
<td>- Added 8-V UVLO thresholds and hysteresis across temperature ........................................................................ 11</td>
</tr>
</tbody>
</table>
5 Pin Configuration and Functions

![DIAGRAM: 14-Pin SOIC Top View](image)

Figure 5-1. DWK Package 14-Pin SOIC Top View

### Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O(1)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td></td>
</tr>
</tbody>
</table>
| DT | 6 | I | **DT pin configuration:**  
  - Tying DT to VCCI disables the DT feature and allows the outputs to overlap.  
  - Placing a resistor (R<br>DT) between DT and GND adjusts dead time according to the equation: DT (in ns) = 10 × R<br>DT (in kΩ). TI recommends bypassing this pin with a ceramic capacitor, 2.2 nF or greater, close to DT pin to achieve better noise immunity. |
| EN | 5 | I | Enable both driver outputs if asserted high, disable the output if set low. It is recommended to tie this pin to VCCI if not used to achieve better noise immunity. Bypass using a ≈ 1-nF low ESR/ESL capacitor close to EN pin when connecting to a micro controller with distance. |
| GND | 4 | P | Primary-side ground reference. All signals in the primary side are referenced to this ground. |
| INA | 1 | I | Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. |
| INB | 2 | I | Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. |
| NC | 7 | – | No internal connection. This pin can be left floating, tied to VCCI, or tied to GND. |
| OUTA | 15 | O | Output of driver A. Connect to the gate of the A channel FET or IGBT. |
| OUTB | 10 | O | Output of driver B. Connect to the gate of the B channel FET or IGBT. |
| VCCI | 3 | P | Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible. |
| VCC | 8 | P | Primary-side supply voltage. This pin is internally shorted to pin 3. |
| VDDA | 16 | P | Secondary-side power for driver A. Locally decoupled to VSSA using a low ESR/ESL capacitor located as close to the device as possible. |
| VDD | 11 | P | Secondary-side power for driver B. Locally decoupled to VSSB using low ESR/ESL capacitor located as close to the device as possible. |
| VSSA | 14 | P | Ground for secondary-side driver A. Ground reference for secondary side A channel. |
| VSSB | 9 | P | Ground for secondary-side driver B. Ground reference for secondary side B channel. |

(1) P =Power, I = Input, O = Output
6 Specifications

6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input bias pin supply voltage</td>
<td>VCCI to GND</td>
<td>–0.5</td>
<td>20 V</td>
</tr>
<tr>
<td>Driver bias supply</td>
<td>VDDA-VSSA, VDDB-VSSB</td>
<td>–0.5</td>
<td>30 V</td>
</tr>
<tr>
<td>Output signal voltage</td>
<td>OUTA to VSSA, OUTB to VSSB</td>
<td>–0.5</td>
<td>(V_{\text{VDDA}} \times 0.5, V_{\text{VDDB}} \times 0.5) V</td>
</tr>
<tr>
<td></td>
<td>OUTA to VSSA, OUTB to VSSB, Transient for 200 ns</td>
<td>–2</td>
<td>(V_{\text{VDDA}} \times 0.5, V_{\text{VDDB}} \times 0.5) V</td>
</tr>
<tr>
<td>Input signal voltage</td>
<td>INA, INB, EN, DT to GND</td>
<td>–0.5</td>
<td>(V_{\text{VCCI}} + 0.5) V</td>
</tr>
<tr>
<td></td>
<td>INA, INB Transient for 200ns</td>
<td>–2</td>
<td>(V_{\text{VCCI}} + 0.5) V</td>
</tr>
<tr>
<td>Channel to channel internal isolation voltage</td>
<td>(</td>
<td>\text{VSSA-VSSB}</td>
<td>)</td>
</tr>
<tr>
<td>Junction temperature, (T_J) (^{(2)})</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, (T_{\text{stg}})</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(^{(2)}\) To maintain the recommended operating conditions for \(T_J\), see the Section 6.4.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>(V_{\text{ESD}})</th>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per AEC Q100-002(^{(1)})</td>
<td>±4000</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Charged-device model (CDM), per AEC Q100-011</td>
<td>±1500</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

\(^{(1)}\) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCI Input supply voltage</td>
<td>3</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>Driver output bias supply refer to Vss</td>
<td>8-V UVLO version - UCC21530B-Q1</td>
<td>9.2</td>
<td>25 V</td>
</tr>
<tr>
<td></td>
<td>12-V UVLO version - UCC21530-Q1</td>
<td>14.7</td>
<td>25 V</td>
</tr>
<tr>
<td>Ambient Temperature, (T_A)</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>Junction Temperature, (T_J)</td>
<td>–40</td>
<td>130</td>
<td>°C</td>
</tr>
</tbody>
</table>
6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>UCC21530-Q1</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\text{JA}}$</td>
<td>68.3</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JC(top)}}$</td>
<td>31.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JB}}$</td>
<td>27.6</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{\text{JT}}$</td>
<td>17.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{\text{JB}}$</td>
<td>27</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.

6.5 Power Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$P_D$</td>
<td>1810 mW</td>
</tr>
<tr>
<td>$P_{DI}$</td>
<td>50 mW</td>
</tr>
<tr>
<td>$P_{DA}$, $P_{DB}$</td>
<td>880 mW</td>
</tr>
</tbody>
</table>
6.6 Insulation Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLR</td>
<td>External clearance&lt;sup&gt;(1)&lt;/sup&gt; Shortest pin-to-pin distance through air</td>
<td>&gt; 8</td>
<td>mm</td>
</tr>
<tr>
<td>CPG</td>
<td>External creepage&lt;sup&gt;(1)&lt;/sup&gt; Shortest pin-to-pin distance across the package surface</td>
<td>&gt; 8</td>
<td>mm</td>
</tr>
<tr>
<td>DTI</td>
<td>Distance through insulation Minimum internal gap (internal clearance) of the double insulation (2 × 10.5 µm)</td>
<td>&gt;21</td>
<td>µm</td>
</tr>
<tr>
<td>CTI</td>
<td>Comparative tracking index DIN EN 60112 (VDE 0303-11); IEC 60112</td>
<td>&gt; 600</td>
<td>V</td>
</tr>
<tr>
<td>Material group</td>
<td>According to IEC 60664-1</td>
<td>I</td>
<td></td>
</tr>
<tr>
<td>Overvoltage category per IEC 60664-1</td>
<td>Rated mains voltage ≤ 600 V&lt;sub&gt;RMS&lt;/sub&gt;</td>
<td>I-IV</td>
<td></td>
</tr>
<tr>
<td>DIN V VDE V 0884-11 (VDE V 0884-11): 2017-01&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td>Rated mains voltage ≤ 1000 V&lt;sub&gt;RMS&lt;/sub&gt;</td>
<td>I-III</td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;ORM&lt;/sub&gt;</td>
<td>Maximum repetitive peak isolation voltage AC voltage (bipolar)</td>
<td>2121</td>
<td>V&lt;sub&gt;PK&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;IOWM&lt;/sub&gt;</td>
<td>Maximum working isolation voltage AC voltage (sine wave); time dependent dielectric breakdown (TDDB), test (See Figure 6-1)</td>
<td>1500</td>
<td>V&lt;sub&gt;RMS&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;IOTM&lt;/sub&gt;</td>
<td>Maximum transient isolation voltage V&lt;sub&gt;TEST&lt;/sub&gt; = V&lt;sub&gt;IOTM&lt;/sub&gt;, t = 60 sec (qualification)</td>
<td>8000</td>
<td>V&lt;sub&gt;PK&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;IOSM&lt;/sub&gt;</td>
<td>Maximum surge isolation voltage&lt;sup&gt;(3)&lt;/sup&gt; Test method per IEC 62368-1, 1.2/50 µs waveform, V&lt;sub&gt;TEST&lt;/sub&gt; = 1.6 × V&lt;sub&gt;IOSM&lt;/sub&gt; (qualification)</td>
<td>8000</td>
<td>V&lt;sub&gt;PK&lt;/sub&gt;</td>
</tr>
<tr>
<td>q&lt;sub&gt;pd&lt;/sub&gt;</td>
<td>Apparent charge&lt;sup&gt;(4)&lt;/sup&gt; Method a, After Input/Output safety test subgroup 2/3. V&lt;sub&gt;IN&lt;/sub&gt; = V&lt;sub&gt;IOM&lt;/sub&gt;, t&lt;sub&gt;IN&lt;/sub&gt; = 60s; V&lt;sub&gt;pd(m)&lt;/sub&gt; = 1.2 × V&lt;sub&gt;ORM&lt;/sub&gt; = 2545 V&lt;sub&gt;PK&lt;/sub&gt;, t&lt;sub&gt;m&lt;/sub&gt; = 10s</td>
<td>&lt;5</td>
<td>pC</td>
</tr>
<tr>
<td></td>
<td>Method a, After environmental tests subgroup 1. V&lt;sub&gt;IN&lt;/sub&gt; = V&lt;sub&gt;IOM&lt;/sub&gt;, t&lt;sub&gt;IN&lt;/sub&gt; = 60s; V&lt;sub&gt;pd(m)&lt;/sub&gt; = 1.6 × V&lt;sub&gt;ORM&lt;/sub&gt; = 3394 V&lt;sub&gt;PK&lt;/sub&gt;, t&lt;sub&gt;m&lt;/sub&gt; = 10s</td>
<td>&lt;5</td>
<td>pC</td>
</tr>
<tr>
<td></td>
<td>Method b1; At routine test (100% production) and preconditioning (type test) V&lt;sub&gt;IN&lt;/sub&gt; = 1.2 × V&lt;sub&gt;IOM&lt;/sub&gt;, t&lt;sub&gt;IN&lt;/sub&gt; = 1s; V&lt;sub&gt;pd(m)&lt;/sub&gt; = 1.875 × V&lt;sub&gt;ORM&lt;/sub&gt; = 3977 V&lt;sub&gt;PK&lt;/sub&gt;, t&lt;sub&gt;m&lt;/sub&gt; = 1s</td>
<td>&lt;5</td>
<td>pC</td>
</tr>
<tr>
<td>C&lt;sub&gt;IO&lt;/sub&gt;</td>
<td>Barrier capacitance, input to output&lt;sup&gt;(5)&lt;/sup&gt; V&lt;sub&gt;IO&lt;/sub&gt; = 0.4 sin (2πft), f = 1 MHz</td>
<td>1.2</td>
<td>pF</td>
</tr>
<tr>
<td>R&lt;sub&gt;IO&lt;/sub&gt;</td>
<td>Isolation resistance, input to output&lt;sup&gt;(5)&lt;/sup&gt; V&lt;sub&gt;IO&lt;/sub&gt; = 500 V at T&lt;sub&gt;A&lt;/sub&gt; = 25°C</td>
<td>&gt; 10&lt;sup&gt;12&lt;/sup&gt;</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>V&lt;sub&gt;IO&lt;/sub&gt; = 500 V at 100°C ≤ T&lt;sub&gt;A&lt;/sub&gt; ≤ 125°C</td>
<td>&gt; 10&lt;sup&gt;11&lt;/sup&gt;</td>
<td></td>
</tr>
<tr>
<td></td>
<td>V&lt;sub&gt;IO&lt;/sub&gt; = 500 V at T&lt;sub&gt;S&lt;/sub&gt; = 150°C</td>
<td>&gt; 10&lt;sup&gt;9&lt;/sup&gt;</td>
<td></td>
</tr>
<tr>
<td>Pollution degree</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Climatic category</td>
<td>40/125/21</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**DIN V VDE V 0884-11 (VDE V 0884-11): 2017-01**

1. Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit-board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

2. This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

3. Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

4. Apparent charge is electrical discharge caused by a partial discharge (pd).

5. All pins on each side of the barrier tied together creating a two-pin device.
6.7 Safety-Related Certifications

<table>
<thead>
<tr>
<th>VDE</th>
<th>CSA</th>
<th>UL</th>
<th>CQC</th>
</tr>
</thead>
<tbody>
<tr>
<td>Certified according to DIN V VDE V 0884-11:2017-01 and DIN EN 60950-1 (VDE 0805 Tiel 1):2014-08</td>
<td>Certified according to IEC 60950-1, IEC 62368-1, IEC 61010-1 and IEC 60601-1</td>
<td>Recognized under UL 1577 Component Recognition Program</td>
<td>Certified according to GB 4943.1-2011</td>
</tr>
<tr>
<td>Reinforced Insulation Maximum Transient Isolation voltage, 8000 VPK; Maximum Repetitive Peak Isolation Voltage, 2121 VPK; Maximum Surge Isolation Voltage, 8000 VPK</td>
<td>Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 VRMS maximum working voltage (pollution degree 2, material group I); Basic insulation per CSA 61010-1-12+A1 and IEC 60601-1 Ed.3+A1, 250 VRMS maximum working voltage</td>
<td>Single protection, 5700 V RMS</td>
<td>Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate 660 VRMS maximum working voltage</td>
</tr>
</tbody>
</table>

Certification number: 40040142  
Master contract number: 220991  
File number: E181974  
Certificate number: CQC16001155011

6.8 Safety-Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>SIDE</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
</table>
| $I_S$     | Safety output supply current | $R_{JUA} = 68.3^\circ$C/W, VDDA/B = 15 V, $T_A = 25^\circ$C, $T_J = 150^\circ$C  
See Figure 6-2 | DRIVER A, DRIVER B | 58 | mA |
| $R_{JUA} = 68.3^\circ$C/W, VDDA/B = 25 V, $T_A = 25^\circ$C, $T_J = 150^\circ$C  
See Figure 6-2 | DRIVER A, DRIVER B | 35 | mA |
| $P_S$     | Safety supply power | $R_{JUA} = 68.3^\circ$C/W, $T_A = 25^\circ$C, $T_J = 150^\circ$C  
See Figure 6-3 | INPUT | 50 | mW |
|           |                  | DRIVER A | 880 |
|           |                  | DRIVER B | 880 |
|           |                  | TOTAL | 1810 |
| $T_S$     | Safety temperature(1) |                  | 150 | °C |

(1) The maximum safety temperature, $T_S$, has the same value as the maximum junction temperature, $T_J$, specified for the device. The $I_S$ and $P_S$ parameters represent the safety current and safety power respectively. The maximum limits of $I_S$ and $P_S$ should not be exceeded. These limits vary with the ambient temperature, $T_A$.

The junction-to-air thermal resistance, $R_{JUA}$, in the Section 6.4 table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

$$T_J = T_A + R_{JUA} \times P,$$

where $P$ is the power dissipated in the device.

$$T_J(\text{max}) = T_S = T_A + R_{JUA} \times P_S ,$$

where $T_J(\text{max})$ is the maximum allowed junction temperature.

$$P_S = I_S \times V_I,$$

where $V_I$ is the maximum input voltage.
6.9 Electrical Characteristics

\( V_{\text{VCCI}} = 3.3 \, \text{V or 5 V}, \, 0.1-\mu \text{F capacitor from VCCI to GND}, \, V_{\text{VDDA}} = V_{\text{VDDB}} = 12 \, \text{V or 15V}(1), \, 1-\mu \text{F capacitor from VDDA and VDDB to VSSA and VSSB}, \, \text{DT pin tied to VCCI}, \, C_{L} = 0 \, \text{pF}, \, T_{A} = -40^\circ \text{C to +125^\circ C}, \) (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{\text{VCCI}} )</td>
<td>VCCI quiescent current</td>
<td>( V_{\text{INA}} = 0 , \text{V}, , V_{\text{INB}} = 0 , \text{V} )</td>
<td>1.5</td>
<td>2.0</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VDDA}}, I_{\text{VDDB}} )</td>
<td>VDDA and VDDB quiescent current</td>
<td>( V_{\text{INA}} = 0 , \text{V}, , V_{\text{INB}} = 0 , \text{V} )</td>
<td>1.0</td>
<td>1.8</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VCCI}} )</td>
<td>VCCI per operating current</td>
<td>(f = 500 kHz) current per channel</td>
<td>2.0</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VDDA}}, I_{\text{VDDB}} )</td>
<td>VDDA and VDDB operating current</td>
<td>(f = 500 kHz) current per channel, ( C_{\text{OUT}} = 100 , \text{pF}, , V_{\text{VDDA}}, V_{\text{VDDB}} = 15 , \text{V} )</td>
<td>3.0</td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

**VCCI TO GND UNDERVOLTAGE THRESHOLDS**

| \( V_{\text{VCCI On}} \) | UVLO Rising threshold | 2.55 | 2.7 | 2.85 | V |
| \( V_{\text{VCCI Off}} \) | UVLO Falling threshold | 2.35 | 2.5 | 2.65 | V |
| \( V_{\text{VCCI HYS}} \) | UVLO Threshold hysteresis | 0.2 | | | V |

**UCC21530B-Q1 VDD to VSS UNDERVOLTAGE THRESHOLDS**

| \( V_{\text{VDDA On}}, V_{\text{VDDB On}} \) | UVLO Rising threshold | 8 | 8.5 | 9 | V |
| \( V_{\text{VDDA Off}}, V_{\text{VDDB Off}} \) | UVLO Falling threshold | 7.5 | 8 | 8.5 | V |
| \( V_{\text{VDDA HYS}}, V_{\text{VDDB HYS}} \) | UVLO Threshold hysteresis | 0.5 | | | V |

**UCC21530-Q1 VDD TO VSS UNDERVOLTAGE THRESHOLDS**

| \( V_{\text{VDDA On}}, V_{\text{VDDB On}} \) | UVLO Rising threshold | 12.5 | 13.5 | 14.5 | V |
| \( V_{\text{VDDA Off}}, V_{\text{VDDB Off}} \) | UVLO Falling threshold | 11.5 | 12.5 | 13.5 | V |
| \( V_{\text{VDDA HYS}}, V_{\text{VDDB HYS}} \) | UVLO Threshold hysteresis | 1.0 | | | V |

**INA and INB**

| \( V_{\text{INAH}}, V_{\text{INBH}} \) | Input high threshold voltage | 1.6 | 1.8 | 2 | V |
| \( V_{\text{INAL}}, V_{\text{INBL}} \) | Input low threshold voltage | 0.8 | 1 | 1.2 | V |
| \( V_{\text{INA HYS}}, V_{\text{INB HYS}} \) | Input threshold hysteresis | 0.8 | | | V |
| \( V_{\text{INA}}, V_{\text{INB}} \) | Negative transient, ref to GND, 50 ns pulse | Not production tested, bench test only | –5 | | V |

**EN THRESHOLDS**

| \( V_{\text{ENH}} \) | Enable high voltage | 2.0 | | | V |
| \( V_{\text{ENL}} \) | Enable low voltage | | 0.8 | | V |
V\(_{\text{VCCI}}\) = 3.3 V or 5 V, 0.1-µF capacitor from VCCI to GND, V\(_{\text{VDDA}}\) = V\(_{\text{VDDB}}\) = 12V or 15V\(^{(1)}\), 1-µF capacitor from VDDA and VDDB to VSSA and VSSB, DT pin tied to VCCI, C\(_{L}\) = 0 pF, T\(_{A}\) = −40°C to +125°C, (unless otherwise noted).

### OUTPUT

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>I(<em>{\text{OA+}}, I</em>{\text{OB+}})</td>
<td>Peak output source current (C_{\text{VDD}} = 10 \mu \text{F}, C_{\text{LOAD}} = 0.18 \mu \text{F}, f = 1 \text{ kHz}, \text{bench measurement})</td>
<td>4</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I(<em>{\text{OA−}}, I</em>{\text{OB−}})</td>
<td>Peak output sink current (C_{\text{VDD}} = 10 \mu \text{F}, C_{\text{LOAD}} = 0.18 \mu \text{F}, f = 1 \text{ kHz}, \text{bench measurement})</td>
<td>6</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R(<em>{\text{OHA}}, R</em>{\text{OHB}})</td>
<td>Output resistance at high state (I_{\text{OUT}} = −10 \text{ mA}, T_{\text{A}} = 25°C, R_{\text{OHA}}, R_{\text{OHB}}) do not represent drive pull-up performance. See (t_{\text{RISE}}) in Section 6.10 and Section 8.3.4 for details.</td>
<td>5</td>
<td>(\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R(<em>{\text{OLA}}, R</em>{\text{OLB}})</td>
<td>Output resistance at low state (I_{\text{OUT}} = 10 \text{ mA}, T_{\text{A}} = 25°C)</td>
<td>0.55</td>
<td>(\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V(<em>{\text{OHA}}, V</em>{\text{OHB}})</td>
<td>Output voltage at high state (V_{\text{VDDA}}, V_{\text{VDDB}} = 15 \text{V}, I_{\text{OUT}} = –10 \text{ mA}, T_{\text{A}} = 25°C)</td>
<td>14.95</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V(<em>{\text{OLA}}, V</em>{\text{OLB}})</td>
<td>Output voltage at low state (V_{\text{VDDA}}, V_{\text{VDDB}} = 15 \text{V}, I_{\text{OUT}} = 10 \text{mA}, T_{\text{A}} = 25°C)</td>
<td>5.5</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### DEADTIME AND OVERLAP PROGRAMMING

- Dead time: DT pin tied to VCCI
- Overlap determined by INA INB

### 6.10 Switching Characteristics

\(V_{\text{VCCI}} = 3.3 \text{ V or 5 V}, 0.1-\mu \text{F capacitor from VCCI to GND}, V_{\text{VDDA}} = V_{\text{VDDB}} = 12\text{V or 15V}^{(1)}\), 1-µF capacitor from VDDA and VDDB to VSSA and VSSB, T\(_{A}\) = −40°C to +125°C, (unless otherwise noted).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(t_{\text{RISE}})</td>
<td>Output rise time, 20% to 80% measured points</td>
<td>(C_{\text{OUT}} = 1.8 \text{ nF})</td>
<td>6</td>
<td>16</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{FALL}})</td>
<td>Output fall time, 90% to 10% measured points</td>
<td>(C_{\text{OUT}} = 1.8 \text{ nF})</td>
<td>7</td>
<td>12</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{PWmin}})</td>
<td>Minimum pulse width</td>
<td>Output off for less than minimum, (C_{\text{OUT}} = 0 \text{ pF})</td>
<td>20</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{PDHL}})</td>
<td>Propagation delay from INx to OUTx falling edges</td>
<td></td>
<td>14</td>
<td>19</td>
<td>30</td>
</tr>
<tr>
<td>(t_{\text{PDLH}})</td>
<td>Propagation delay from INx to OUTx rising edges</td>
<td></td>
<td>14</td>
<td>19</td>
<td>30</td>
</tr>
<tr>
<td>(t_{\text{PDW}})</td>
<td>Pulse width distortion</td>
<td>(</td>
<td>t_{\text{PDLH}} – t_{\text{PDHL}}</td>
<td>)</td>
<td>6</td>
</tr>
<tr>
<td>(t_{\text{DM}})</td>
<td>Propagation delays matching between VOUTA, VOUTB</td>
<td>f = 100 kHz</td>
<td>5</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{VCCI\to OUT}})</td>
<td>VCCI Power-up Delay Time: UVLO Rise to OUTA, OUTB, See Figure 7-5</td>
<td>INA or INB tied to VCCI</td>
<td>40</td>
<td></td>
<td>(\mu \text{ s})</td>
</tr>
<tr>
<td>(t_{\text{VDD\to OUT}})</td>
<td>VDDA, VDDB Power-up Delay Time: UVLO Rise to OUTA, OUTB See Figure 7-6</td>
<td>INA or INB tied to VCCI</td>
<td>50</td>
<td></td>
<td>(\mu \text{ s})</td>
</tr>
<tr>
<td>(</td>
<td>\text{CM}_H</td>
<td>)</td>
<td>High-level common-mode transient immunity (See Section 7.6)</td>
<td>Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; (V_{\text{CM}} = 1500 \text{V})</td>
<td>100</td>
</tr>
<tr>
<td>(</td>
<td>\text{CM}_L</td>
<td>)</td>
<td>Low-level common-mode transient immunity (See Section 7.6)</td>
<td>Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; (V_{\text{CM}} = 1500 \text{V})</td>
<td>100</td>
</tr>
</tbody>
</table>
6.11 Insulation Characteristics Curves

Figure 6-1. Reinforced Isolation Capacitor Life Time Projection

Figure 6-2. Thermal Derating Curve for Safety-Related Limiting Current (Current in Each Channel with Both Channels Running Simultaneously)

Figure 6-3. Thermal Derating Curve for Safety-Related Limiting Power
6.12 Typical Characteristics

VDDA = VDDB = 15 V, VCCI = 3.3 V, TA = 25°C, No load. (unless otherwise noted)
Figure 6-10. Rising and Falling Times vs. Load

Figure 6-11. Output Resistance vs. Temperature

Figure 6-12. Propagation Delay vs. Temperature

Figure 6-13. Propagation Delay vs. VCCI

Figure 6-14. Pulse Width Distortion vs. Temperature

Figure 6-15. Propagation Delay Matching (tDM) vs. VDD
**Temperature (°C)**

**Propagation Delay Matching (ns)**

-40 -20 0 20 40 60 80 100 120 140

**Hysteresis (mV)**

-40 -20 0 20 40 60 80 100 120 140

**UVLO Threshold (V)**

-40 -20 0 20 40 60 80 100 120 140

**INA/B Threshold Hysteresis (mV)**

-40 -20 0 20 40 60 80 100 120 140

---

**Figure 6-16. Propagation Delay Matching ($t_{DM}$) vs. Temperature**

**Figure 6-17. 8-V UVLO Hysteresis vs. Temperature**

**Figure 6-18. 8-V UVLO Threshold vs. Temperature**

**Figure 6-19. 12-V UVLO Hysteresis vs. Temperature**

**Figure 6-20. 12-V UVLO Threshold vs. Temperature**

**Figure 6-21. INA/B Hysteresis vs. Temperature**
**Figure 6-22. INA/B Low Threshold**

**Figure 6-23. INA/B High Threshold**

**Figure 6-24. EN Threshold Hysteresis vs. Temperature**

**Figure 6-25. EN Low Threshold**

**Figure 6-26. EN High Threshold**

**Figure 6-27. Dead Time vs. Temperature (with $R_{DT} = 20 \, k\Omega$ and $100 \, k\Omega$)**
Figure 6-28. Dead Time Matching vs. Temperature (with $R_{DT} = 20\, \text{k}\Omega$ and $100\, \text{k}\Omega$)
7 Parameter Measurement Information

7.1 Propagation Delay and Pulse Width Distortion

Figure 7-1 shows how one calculates pulse width distortion ($t_{PWD}$) and delay matching ($t_{DM}$) from the propagation delays of channels A and B. It can be measured by ensuring that both inputs are in phase and disabling the dead time function by shorting the DT Pin to VCC.

![Figure 7-1. Overlapping Inputs, Dead Time Disabled](image)

7.2 Rising and Falling Time

Figure 7-2 shows the criteria for measuring rising ($t_{RISE}$) and falling ($t_{FALL}$) times. For more information on how short rising and falling times are achieved see Section 8.3.4.

![Figure 7-2. Rising and Falling Time Criteria](image)

7.3 Input and Enable Response Time

Figure 7-3 shows the response time of the enable function. For more information, see Section 8.4.1.

![Figure 7-3. Enable Pin Timing](image)
7.4 Programable Dead Time

Tying DT to VCCI disables DT feature and allows the outputs to overlap. Placing a resistor \( R_{DT} \) between DT pin and GND can adjust the dead time. For more details on dead time, refer to Section 8.4.2.

![Figure 7-4. Dead-Time Switching Parameters](image)

7.5 Power-Up UVLO Delay to OUTPUT

Whenever the supply voltage VCCI crosses from below the falling threshold \( V_{VCCI\_OFF} \) to above the rising threshold \( V_{VCCI\_ON} \), and whenever the supply voltage VDDx crosses from below the falling threshold \( V_{VDDx\_OFF} \) to above the rising threshold \( V_{VDDx\_ON} \), there is a delay before the outputs begin responding to the inputs. For VCCI UVLO this delay is defined as \( t_{VCCI\_+\_to\_OUT} \), and is typically 40 µs. For VDDx UVLO this delay is defined as \( t_{VDDx\_+\_to\_OUT} \), and is typically 50 µs. TI recommends allowing some margin before driving input signals, to ensure the driver VCCI and VDD bias supplies are fully activated. Figure 7-5 and Figure 7-6 show the power-up UVLO delay timing diagram for VCCI and VDD.

Whenever the supply voltage VCCI crosses below the falling threshold \( V_{VCCI\_OFF} \), or VDDx crosses below the falling threshold \( V_{VDDx\_OFF} \), the outputs stop responding to the inputs and are held low within 1 µs. This asymmetric delay is designed to ensure safe operation during VCCI or VDDx brownouts.

![Figure 7-5. VCCI Power-Up UVLO Delay](image)  
![Figure 7-6. VDDA/B Power-Up UVLO Delay](image)
7.6 CMTI Testing

*Figure 7-7* is a simplified diagram of the CMTI testing configuration.
8 Detailed Description

8.1 Overview

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC21530-Q1 is a flexible dual gate driver which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors, including SiC MOSFETs. UCC21530-Q1 has many features that allow it to integrate well with control circuitry and protect the transistors it drives such as: resistor-programmable dead time (DT) control, an EN pin, and under voltage lock out (UVLO) for both input and output voltages. The UCC21530-Q1 also holds its outputs low when the inputs are left open or when the input pulse is not wide enough. The driver inputs are CMOS and TTL compatible for interfacing to digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs.

8.2 Functional Block Diagram
8.3 Feature Description
8.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO)

The UCC21530-Q1 has an internal under voltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than $V_{VDD\_ON}$ at device start-up or lower than $V_{VDD\_OFF}$ after start-up, the VDD UVLO feature holds the effected output low, regardless of the status of the input pins (INA and INB).

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in Figure 8-1). In this condition, the upper PMOS is resistively held off by $R_{Hi-Z}$ while the lower NMOS gate is tied to the driver output through $R_{CLAMP}$. In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically less than 1.5V, when no bias power is available.

![Figure 8-1. Simplified Representation of Active Pull Down Feature](image)

The VDD UVLO protection has a hysteresis feature ($V_{VDD\_HYS}$). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly.

The input side of the UCC21530-Q1 also has an internal under voltage lock out (UVLO) protection feature. The device isn’t active unless the voltage, VCCI, is going to exceed $V_{VCCI\_ON}$ on start up. The signal will cease to be delivered once the pin receives a voltage less than $V_{VCCI\_OFF}$. In the same way as the VDD UVLO, there is hysteresis ($V_{VCCI\_HYS}$) to ensure stable operation.

UCC21530-Q1 can withstand an absolute maximum of 30 V for VDD, and 20 V for VCCI.

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>INPUTS</th>
<th>OUTPUTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_ON}$ during device start up</td>
<td>INA</td>
<td>INB</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_ON}$ during device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_ON}$ during device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_ON}$ during device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_OFF}$ after device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_OFF}$ after device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_OFF}$ after device start up</td>
<td>H</td>
<td>H</td>
</tr>
<tr>
<td>VCCI-GND &lt; $V_{VCCI_OFF}$ after device start up</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>INPUT: INx</th>
<th>OUTPUT: OUTx</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDDx-VSSx &lt; $V_{VDD_ON}$ during device start up</td>
<td>L</td>
<td>L</td>
</tr>
<tr>
<td>VDDx-VSSx &lt; $V_{VDD_ON}$ during device start up</td>
<td>H</td>
<td>L</td>
</tr>
</tbody>
</table>
8.3.2 Input and Output Logic Table

Table 8-3. INPUT/OUTPUT Logic Table

Assume VCCI, VDDA, VDDB are powered up. See Section 8.3.1 for more information on UVLO operation modes.

<table>
<thead>
<tr>
<th>INPUTS</th>
<th>EN</th>
<th>OUTPUTS</th>
<th>NOTE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>OUTA</td>
<td>OUTB</td>
</tr>
<tr>
<td>INA</td>
<td>INB</td>
<td>L</td>
<td>L</td>
</tr>
<tr>
<td>L</td>
<td>L</td>
<td>H or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>H or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>H or Left Open</td>
<td>H</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>H or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>H or Left Open</td>
<td>H</td>
</tr>
<tr>
<td>Left Open</td>
<td>Left Open</td>
<td>H or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

(1) "X" means L, H or left open.

8.3.3 Input Stage

The input signal pins (INA and INB) of UCC21530-Q1 are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (Such as those from 3.3-V micro-controllers), since UCC21530-Q1 has a typical high threshold (\( V_{INA/BH} \)) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see Figure 6-22, Figure 6-23). A wide hysteresis (\( V_{INA/B,HYS} \)) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 kΩ (See Section 8.2). However, it is still recommended to ground an input if it is not being used.

Since the input side of UCC21530-Q1 is isolated from the output drivers, the input signal amplitude can be larger or smaller than VDD, provided that it doesn’t exceed the recommended limit. This allows greater flexibility when integrating with control signal sources, and allows the user to choose the most efficient VDD for their chosen gate. That said, the amplitude of any signal applied to INA or INB must never be at a voltage higher than VCCI.
8.3.4 Output Stage

The UCC21530-Q1’s output stages features a pull-up structure which delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional Pull-Up N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a brief boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ($R_{NMOS}$) is approximately 1.47 Ω when activated.

The $R_{OH}$ parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the Pull-Up N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21530-Q1 pull-up stage during this brief turn-on phase is much lower than what is represented by the $R_{OH}$ parameter.

The pull-down structure in UCC21530-Q1 is simply composed of an N-channel MOSFET. The $R_{OL}$ parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21530-Q1 are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out.

Figure 8-2. Output Stage
8.3.5 Diode Structure in UCC21530-Q1

*Figure 8-3* illustrates the multiple diodes involved in the ESD protection components of the UCC21530-Q1. This provides a pictorial representation of the absolute maximum rating for the device.

![Diode Structure Diagram](image-url)

**Figure 8-3. ESD Structure**

8.4 Device Functional Modes

8.4.1 Enable Pin

Setting the EN pin low, i.e. $V_{EN} \leq 0.8\text{V}$, shuts down both outputs simultaneously. Pull the EN pin high (or left open), i.e. $V_{EN} \geq 2.0\text{V}$, allows UCC21530-Q1 to operate normally. The EN pin is quite responsive, as far as propagation delay and other switching parameters are concerned, the delay between EN are OUTA and OUTB is about 40ns. The EN pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is highly recommended to tie EN to VCCI directly to achieve better noise immunity.

8.4.2 Programmable Dead Time (DT) Pin

UCC21530-Q1 allows the user to adjust dead time (DT) in the following ways:

**8.4.2.1 DT Pin Tied to VCC**

Outputs completely match inputs, so no minimum dead time is asserted. This allows outputs to overlap. It is recommended to connect this pin to VCCI directly if it is not used to achieve better noise immunity.

**8.4.2.2 DT Pin Connected to a Programming Resistor between DT and GND Pins**

Program $t_{DT}$ by placing a resistor, $R_{DT}$, between the DT pin and GND. TI recommends bypassing this pin with a ceramic capacitor, 2.2 nF or greater, close to DT pin to achieve better noise immunity. The appropriate $R_{DT}$ value can be determined from:

$$t_{DT} = 10 \times R_{DT} \quad (1)$$

where

- $t_{DT}$ is the programmed dead time, in nanoseconds.
- $R_{DT}$ is the value of resistance between DT pin and GND, in kilo-ohms.

The steady state voltage at the DT pin is about 0.8 V. $R_{DT}$ programs a small current at this pin, which sets the dead time. As the value of $R_{DT}$ increases, the current sourced by the DT pin decreases. The DT pin current will
be less than 10 µA when \( R_{DT} = 100 \, k\Omega \). For larger values of \( R_{DT} \), TI recommends placing \( R_{DT} \) and a ceramic capacitor, 2.2 nF or greater, as close to the DT pin as possible to achieve greater noise immunity and better dead time matching between both channels.

The falling edge of an input signal initiates the programmed dead time for the other signal. The programmed dead time is the minimum enforced duration in which both outputs are held low by the driver. The outputs may also be held low for a duration greater than the programmed dead time, if the INA and INB signals include a dead time duration greater than the programmed minimum. If both inputs are high simultaneously, both outputs will immediately be set low. This feature is used to prevent shoot-through in half-bridge applications, and it does not affect the programmed dead time setting for normal operation. Various driver dead time logic operating conditions are illustrated and explained in Figure 8-4.

**Figure 8-4. Input and Output Logic Relationship With Input Signals**

- **Condition A:** INB goes low, INA goes high. INB sets OUTB low immediately and assigns the programmed dead time to OUTA. OUTA is allowed to go high after the programmed dead time.

- **Condition B:** INB goes high, INA goes low. Now INA sets OUTA low immediately and assigns the programmed dead time to OUTB. OUTB is allowed to go high after the programmed dead time.

- **Condition C:** INB goes low, INA is still low. INB sets OUTB low immediately and assigns the programmed dead time for OUTA. In this case, the input signal's own dead time is longer than the programmed dead time. Thus, when INA goes high, it immediately sets OUTA high.

- **Condition D:** INA goes low, INB is still low. INA sets OUTA low immediately and assigns the programmed dead time to OUTB. INB's own dead time is longer than the programmed dead time. Thus, when INB goes high, it immediately sets OUTB high.

- **Condition E:** INA goes high, while INB and OUTB are still high. To avoid overshoot, INA immediately pulls OUTB low and keeps OUTA low. After some time OUTB goes low and assigns the programmed dead time to OUTA. OUTA is already low. After the programmed dead time, OUTA is allowed to go high.

- **Condition F:** INB goes high, while INA and OUTA are still high. To avoid overshoot, INB immediately pulls OUTA low and keeps OUTB low. After some time OUTA goes low and assigns the programmed dead time to OUTB. OUTA is already low. After the programmed dead time, OUTB is allowed to go high.
9.1 Application Information

The UCC21530-Q1 effectively combines both isolation and buffer-drive functions. The flexible, universal capability of the UCC21530-Q1 (with up to 18-V VCCI and 25-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or SiC MOSFETs. With integrated components, advanced protection features (UVLO, dead time, and enable) and optimized switching performance; the UCC21530-Q1 enables designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

9.2 Typical Application

The circuit in Figure 9-1 shows a reference design with UCC21530-Q1 driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications. This circuit uses two supplies (or single-input-double-output power supply). Power supply V_A+ determines the positive drive output voltage and V_A- determines the negative turn-off voltage. The configuration for channel B is the same as channel A.

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. This solution has two separate power supplies for each driver channel, so it provides flexibility when setting the positive and negative rail voltages.

Figure 9-1. Typical Application Schematic with Dual Power Supplies
9.2.1 Design Requirements

*Table 9-1* lists reference design parameters for the example application: UCC21530-Q1 driving 1000-V SiC-MOSFETs in a high side-low side configuration.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power transistor</td>
<td>C3M0065100K</td>
<td>–</td>
</tr>
<tr>
<td>VCC</td>
<td>5.0</td>
<td>V</td>
</tr>
<tr>
<td>VDD</td>
<td>15</td>
<td>V</td>
</tr>
<tr>
<td>VSS</td>
<td>–4</td>
<td>V</td>
</tr>
<tr>
<td>$R_{ON}$</td>
<td>2.2</td>
<td>Ω</td>
</tr>
<tr>
<td>$R_{OFF}$</td>
<td>0</td>
<td>Ω</td>
</tr>
<tr>
<td>Input signal amplitude</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>Switching frequency ($f_s$)</td>
<td>100</td>
<td>kHz</td>
</tr>
<tr>
<td>DC link voltage</td>
<td>600</td>
<td>V</td>
</tr>
</tbody>
</table>

9.2.2 Detailed Design Procedure

9.2.2.1 Designing INA/INB Input Filter

It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input $R_{IN}$-$C_{IN}$ filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces.

Such a filter should use an $R_{IN}$ in the range of 0 $Ω$ to 100 $Ω$ and a $C_{IN}$ between 10 $pF$ and 100 $pF$. In the example, an $R_{IN} = 51$ $Ω$ and a $C_{IN} = 33$ $pF$ are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

9.2.2.2 Select Dead Time Resistor and Capacitor

From *Equation 1*, a 10-k$Ω$ resistor is selected to set the dead time to 100 ns. A 2.2-nF capacitor is placed in parallel close to the DT pin to improve noise immunity.

9.2.2.3 Gate Driver Output Resistor

The external gate driver resistors, $R_{ON}$/0$R_{OFF}$, are used to:

1. Limit ringing caused by parasitic inductances/capacitances.
2. Limit ringing caused by high voltage/current switching $dv/dt$, $di/dt$, and body-diode reverse recovery.
3. Fine-tune gate drive strength, i.e. peak sink and source current to optimize the switching loss.
4. Reduce electromagnetic interference (EMI).

As mentioned in *Section 8.3.4*, the UCC21530-Q1 has a pull-up structure with a P-channel MOSFET and an additional pull-up N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with:

$$I_{O+} = \min \left(4A, \frac{V_{DD} - V_{SS}}{R_{NMOS} || R_{OH} + R_{ON} + R_{G_{FET\_INT}}} \right)$$

(2)

where

- $R_{ON}$: External turn-on resistance, $R_{ON}$=2.2 $Ω$ in this example;
- $R_{G_{FET\_INT}}$: Power transistor internal gate resistance, found in the power transistor datasheet.
- $I_{O+}$ = Peak source current – The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance.
In this example:

\[
I_{O+} = \frac{V_{DD} - V_{SS}}{R_{NMOS} \parallel R_{ON} + R_{GFET_{int}}} = \frac{15V - (-4V)}{1.47\Omega \parallel 5\Omega + 2.2\Omega + 4.7\Omega} = 2.4\text{A}
\]  

(3)

Therefore, the driver peak source current is 2.4 A for each channel. Similarly, the peak sink current can be calculated with:

\[
I_{O-} = \min\left(6\text{A}, \frac{V_{DD} - V_{SS} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET_{int}}} \right)
\]  

(4)

where

- \(R_{OFF}\): External turn-off resistance, \(R_{OFF}=0\) in this example;
- \(V_{GDF}\): The anti-parallel diode forward voltage drop which is in series with \(R_{OFF}\). The diode in this example is an MSS1P4.
- \(I_{O-}\): Peak sink current – the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.

In this example,

\[
I_{O-} = \frac{V_{DD} - V_{SS} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET_{int}}} = \frac{15V - (-4V) - 0.75V}{0.55\Omega + 0\Omega + 4.7\Omega} = 3.5\text{A}
\]  

(5)

Therefore, the driver peak sink current is 3.5 A for each channel.

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance (\(C_{iss}\)) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period.

9.2.2.4 Estimate Gate Driver Power Loss

The total loss, \(P_G\), in the gate driver subsystem includes the power losses of the UCC21530-Q1 (\(P_{GD}\)) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in \(P_G\) and not discussed in this section.

\(P_{GD}\) is the key power loss which determines the thermal safety-related limits of the UCC21530-Q1, and it can be estimated by calculating losses from several components.

The first component is the static power loss, \(P_{GDQ}\), which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. \(P_{GDQ}\) is measured on the bench with no load connected to OUTA and OUTB at a given \(V_{CCI}, V_{DDA}/V_{DDB}\), switching frequency and ambient temperature. Figure 6-4 shows the per output channel current consumption vs. operating frequency with no load. In this example, \(V_{CCI} = 5\text{ V}\) and \(V_{VDDA}/V_{VSSA} = 19\text{ V}\). The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be \(I_{VCCI} \approx 2.5\text{ mA}\), and \(I_{VDDA} = I_{VDBB} \approx 1.5\text{ mA}\). Therefore, the \(P_{GDQ}\) can be calculated with

\[
P_{GDQ} = V_{VCCI} \times I_{VCCI} + (V_{VDDA} - V_{VSSA}) \times I_{DDA} + (V_{VDBB} - V_{VSSB}) \times I_{DDB} \approx 70\text{mW}
\]  

(6)

The second component is switching operation loss, \(P_{GDO}\), with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching, \(P_{GSW}\), can be estimated with
\[ P_{GSW} = 2 \times (V_{DD} - V_{SS}) \times Q_G \times f_{SW} \]  

(7)

where

- \( Q_G \) is the gate charge of the power transistor.

If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail.

So, for this example application:

\[ P_{GSW} = 2 \times 19V \times 35nC \times 100kHz = 133mW \]  

(8)

\( Q_G \) represents the total gate charge of the power transistor switching 600 V at 20 A, and is subject to change with different testing conditions. The UCC21530-Q1 gate driver loss on the output stage, \( P_{GDO} \), is part of \( P_{GSW} \). \( P_{GDO} \) will be equal to \( P_{GSW} \) if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21530-Q1. If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore, \( P_{GDO} \) is different in these two scenarios.

Case 1 - Linear Pull-Up/Down Resistor:

\[ P_{GDO} = P_{GSW} \times \left( \frac{R_{OH} \parallel R_{NMOS}}{R_{OH} \parallel R_{ON} + R_{GNET \_int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GNET \_int}} \right) \]  

(9)

In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21530-Q1 gate driver loss can be estimated with:

\[ P_{GDO} = 133mW \times \left( \frac{5 \Omega \parallel 1.47 \Omega}{5 \Omega \parallel 1.47 \Omega \parallel 2.2 \Omega + 4.7 \Omega} + \frac{0.55 \Omega}{0.55 \Omega + 0 \Omega + 4.7 \Omega} \right) \approx 33mW \]  

(10)

Case 2 - Nonlinear Pull-Up/Down Resistor:

\[ P_{GDO} = 2 \times f_{SW} \times \left[ 4A \times \int_0^{T_{R \_sys}} (V_{DD} - V_{OUTA/B} (t))dt + 6A \times \int_0^{T_{F \_sys}} (V_{OUTA/B} (t) - V_{SS})dt \right] \]  

(11)

where

- \( V_{OUTA/B}(t) \) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the \( V_{OUTA/B}(t) \) waveform will be linear and the \( T_{R \_sys} \) and \( T_{F \_sys} \) can be easily predicted.

For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the \( P_{GDO} \) will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21530-Q1, \( P_{GD} \), is:

\[ P_{GD} = P_{GDQ} + P_{GDO} \]  

(12)
which is equal to 103 mW in the design example.
9.2.2.5 Estimating Junction Temperature

The junction temperature of the UCC21530-Q1 can be estimated with:

\[
T_J = T_C + \Psi_{JT} \times P_{GD}
\]

(13)

where

- \(T_J\) is the junction temperature.
- \(T_C\) is the UCC21530-Q1 case-top temperature measured with a thermocouple or some other instrument.
- \(\Psi_{JT}\) is the junction-to-top characterization parameter from the Section 6.4 table.

Using the junction-to-top characterization parameter \(\Psi_{JT}\) instead of the junction-to-case thermal resistance \(R_{\Theta JC}\) can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). \(R_{\Theta JC}\) can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of \(R_{\Theta JC}\) will inaccurately estimate the true junction temperature. \(\Psi_{JT}\) is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the Section 9.1 and Semiconductor and IC Package Thermal Metrics application report.

9.2.2.6 Selecting VCCI, VDDA/B Capacitor

Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1-µF X7R capacitor is measured to be only 500 nF when a DC bias of 15 V\(_{DC}\) is applied.

9.2.2.6.1 Selecting a VCCI Capacitor

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 50-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 µF, should be placed in parallel with the MLCC.
9.2.2.7 Other Application Example Circuits

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias.

Instead of using two separate power for generating positive and negative drive voltage Figure 9-2 shows the example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply, $V_A$, is equal to 19 V, the turn-off voltage will be $-3.9$ V and turn-on voltage will be $19 \text{ V} - 3.9 \text{ V} \approx 15 \text{ V}$. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs only one power supply for each driver channel, and there will be steady state power consumption from $R_Z$.

![Negative Bias with Zener Diode on Iso-Bias Power Supply Output](image-url)

Figure 9-2. Negative Bias with Zener Diode on Iso-Bias Power Supply Output
Figure 9-3 shows another example which uses bootstrap to provide power for the channel A, this solution doesn't have negative rail voltage, it is only suitable for circuits with less ringing or the power device has high threshold voltage.

Figure 9-3. Bootstrap Power Supply for the High Side Device
The last example, shown in Figure 9-4, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations:

1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors which favor this solution.

2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits.

Figure 9-4. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path
9.2.3 Application Curves

Figure 9-5 shows a multiple pulses bench test circuit which uses L1 as the inductor load, and a group of control pulses are generated to evaluate driver and SiC MOSFET switching transient under different load conditions. The test conditions are: $V_{\text{DC-Link}} = 600 \, \text{V}$, $V_{CC} = 5 \, \text{V}$, $V_{DD} = 15 \, \text{V}$, $V_{SS} = -4 \, \text{V}$, $f_{SW} = 500 \, \text{kHz}$, $R_{ON} = 5.1 \, \Omega$, $R_{OFF} = 1.0 \, \Omega$. Figure 9-6 shows the turn on and turn off waveforms at around 20 A current.

Channel 1 (Yellow): Gate-source voltage signal on the low side MOSFET.

Channel 2 (Blue): Gate-source voltage signal on the high side MOSFET.

Channel 3 (Pink): Drain-source voltage signal for the low side MOSFET.

Channel 4 (Green): Drain-source current signal for the low side MOSFET.

In Figure 9-6, the gate drive signals on the high and low power transistor have a 100-ns dead time, and both signals are measured with $\geq 500 \, \text{MHz}$ bandwidth probes.
Figure 9-6. SiC MOSFET Switching Waveforms
Power Supply Recommendations

The recommended input supply voltage (VCCI) for UCC21530-Q1 is between 3 V and 18 V. The output bias supply voltage (VDDA/VDDB) range depends on which version of UCC21530-Q1 one is using. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One mustn’t let VDD or VCCI fall below their respective UVLO thresholds (For more information on UVLO see Section 8.3.1). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by UCC21530-Q1. All versions of UCC21530-Q1 have a recommended maximum VDDA/VDDB of 25 V.

A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of between 220 nF and 10 µF for device biasing, and an additional 100-nF capacitor in parallel for high frequency filtering.

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of UCC21530-Q1, this bypass capacitor has a minimum recommended value of 100 nF.
9 Layout

9.1 Layout Guidelines

Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC21530-Q1.

9.1.1 Component Placement Considerations

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSSA (HS) pin in bridge configurations, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized.
- To improve noise immunity when driving the EN pin from a distant micro-controller, TI recommends adding a small bypass capacitor, ≥ 1 nF, between the EN pin and GND.
- If the dead time feature is used, TI recommends placing the programming resistor R_{DT} and bypassing capacitor close to the DT pin of the UCC21530-Q1 to prevent noise from unintentionally coupling to the internal dead time circuit. The capacitor should be ≥ 2.2 nF.

9.1.2 Grounding Considerations

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors.
- Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSB-referenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation.

9.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the isolation performance.
- For half-bridge or high-side/low-side configurations, maximize the clearance distance of the PCB layout between the high and low-side PCB traces.

9.1.4 Thermal Considerations

- A large amount of power may be dissipated by the UCC21530-Q1 if the driving voltage is high, the load is heavy, or the switching frequency is high (refer to Section 9.2.2.4 for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ_{JB}).
- Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority on maximizing the connection to VSSA and VSSB (see Figure 9-2 and Figure 9-3). However, high voltage PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or copper from different high-voltage planes overlap.
9.2 Layout Example

*Figure 9-1* shows a 2-layer PCB layout example with the signals and key components labeled.

![Figure 9-1. Layout Example]

*Figure 9-2* and *Figure 9-3* shows top and bottom layer traces and copper.

---

**Note**

There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.

PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.

---

![Figure 9-2. Top Layer Traces and Copper](image1)

![Figure 9-3. Bottom Layer Traces and Copper](image2)
Figure 9-4 and Figure 9-5 are 3D layout pictures with top view and bottom views.

Note

The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.
10 Device and Documentation Support
10.1 Documentation Support
10.1.1 Related Documentation
For related documentation see the following:
• Isolation Glossary

10.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

10.3 Community Resources
10.4 Trademarks
All trademarks are the property of their respective owners.

Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/Ball material (3)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21530BQDWKQ1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DWK</td>
<td>14</td>
<td>40</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>U21530BQ</td>
<td></td>
</tr>
<tr>
<td>UCC21530BQDWKRQ1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DWK</td>
<td>14</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>U21530BQ</td>
<td></td>
</tr>
<tr>
<td>UCC21530QDWKQ1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DWK</td>
<td>14</td>
<td>40</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>UCC21530Q</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC21530QDWKRQ1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DWK</td>
<td>14</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>UCC21530Q</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substances do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead finish/Ball material** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

### Important Information and Disclaimer:
The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and...
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF UCC21530-Q1 :**

- Catalog : UCC21530

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
5. Reference JEDEC registration MS-013.
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated