UCC28180 Programmable Frequency, Continuous Conduction Mode (CCM), Boost Power Factor Correction (PFC) Controller

1 Features
- 8-Pin Solution (No AC Line Sensing Needed)
- Wide Range Programmable Switching Frequency (18 kHz to 250 kHz for MOSFET and IGBT-based PFC Converters)
- Trimmered Current Loop Circuits for Low iTHD
- Reduced Current Sense Threshold (Minimizes Power Dissipation in Shunt)
- Average Current-Mode Control
- Soft Over Current and Cycle-by-Cycle Peak Current Limit Protection
- Output Overvoltage Protection With Hysteresis Recovery
- Audible Noise Minimization Circuitry
- Open Loop Detection
- Enhance Dynamic Response During Output Overvoltage and Undervoltage Conditions
- Maximum Duty Cycle of 96% (Typical)
- Burst Mode for No Load Regulation
- VCC UVLO, Low ICC Start-Up (< 75 µA)

2 Applications
- Universal AC Input, CCM Boost PFC Converters in 100-W to Few-kW Range
- Server and Desktop Power Supplies
- White Good Appliances (Air Conditioners, Refrigerators)
- Industrial Power Supplies (DIN Rail)
- Flat Panel (PDP, LCD, and LED) TVs

3 Description
The UCC28180 is a flexible and easy-to-use, 8-pin, active Power-Factor Correction (PFC) controller that operates under Continuous Conduction Mode (CCM) to achieve high Power Factor, low current distortion and excellent voltage regulation of boost pre-regulators in AC - DC front-ends. The controller is suitable for universal AC input systems operating in 100-W to few-kW range with the switching frequency programmable between 18 kHz to 250 kHz, to conveniently support both power MOSFET and IGBT switches. An integrated 1.5-A and 2-A (SRC-SNK) peak gate drive output, clamped internally at 15.2 V (typical), enables fast turn-on, turn-off, and easy management of the external power switch without the need for buffer circuits.

Low-distortion wave shaping of the input current using average current mode control is achieved without input line sensing, reducing the external component count. In addition, the controller features reduced current sense thresholds to facilitate the use of small-value shunt resistors for reduced power dissipation, especially important in high-power systems. To enable low current distortion, the controller also features trimmed internal current loop regulation circuits for eliminating associated inaccuracies.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28180</td>
<td>SOIC (8)</td>
<td>4.90 mm × 3.91 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the datasheet.
4 Revision History

Changes from Revision C (April 2016) to Revision D

- Changed the correct page number in the C Revision History of the diode addition to the Functional Block Diagram. ............ 2
- Changed text value of 0.538 to 0.366 to align with Equation 85. Updated change was implemented in the C revision and recorded in the D revision. ................................................................. 31
- Added D4 to Table 2. Updated change was implemented in the C revision and recorded in the D revision. ......................... 37
- Added Receiving Notification of Documentation Updates. ........................................................................................................ 39
- Added Community Resources. ............................................................................................................................................. 39

Changes from Revision B (December 2014) to Revision C

- Added a diode to the Typical Application Schematic image. ........................................................................................................ 1
- Changed ICC Standby current MAX rate from 2.95 mA to 3.47 mA. .......................................................................................... 6
- Changed ISENSE threshold, soft over current (SOC) TYP value from –0.295 V to –0.285 V. ......................................................... 6
- Changed Maximum current under EDR operation MAX rating from –241 µA to –275 µA. ............................................................... 6
- Added a diode to the Functional Block Diagram. .......................................................................................................................... 13
- Added Diode to Soft Overcurrent/Peak-Current Limit image. ................................................................................................. 17
- Added ISENSE Pin section. .................................................................................................................................................. 18
- Added diode to the Design Example Schematic image. .............................................................................................................. 22
- Changed Equation 101 3kHz to 5kHz. ........................................................................................................................................ 32
- Changed Recommended Layout for UCC28180 image. .............................................................................................................. 38

Changes from Revision A (November 2013) to Revision B

- Added ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .......................................................................................................................... 1
5 Description (Continued)
Simple external networks allow for flexible compensation of the current and voltage control loops. In addition, UCC28180 offers an enhanced dynamic response circuit that is based on the voltage feedback signal to deliver improved response under fast load transients, both for output overvoltage and undervoltage conditions. An unique VCOMP discharge circuit provided in UCC28180 is activated whenever the voltage feedback signal exceeds $V_{OVP_L}$ thus allowing a chance for the control loop to stabilize quickly and avoid encountering the overvoltage protection function when PWM shutoff can often cause audible noise. Controlled soft start gradually regulates the input current during start-up and reduces stress on the power switches. Numerous system-level protection features available in the controller include VCC UVLO, peak current limit, soft overcurrent, output open-loop detection, output overvoltage protection and open-pin detection (VISNS). A trimmed internal reference provides accurate protection thresholds and regulation set-point. The user can control low-power standby mode by pulling the VSENSE pin below 0.82 V.
6 Pin Configuration and Functions

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>GATE</td>
<td>8</td>
<td>Gate Drive: Integrated push-pull gate driver for one or more external power MOSFETs. Typical 2.0-A sink and 1.5-A source capability. Output voltage is typically clamped at 15.2 V (typical).</td>
</tr>
<tr>
<td>GND</td>
<td>1</td>
<td>Ground: device ground reference.</td>
</tr>
<tr>
<td>ICOMP</td>
<td>2</td>
<td>Current Loop Compensation: Transconductance current amplifier output. A capacitor connected to GND provides compensation and averaging of the current sense signal in the current control loop. The controller is disabled if the voltage on ICOMP is less than 0.2 V, (ICOMPP protection function).</td>
</tr>
<tr>
<td>ISENSE</td>
<td>3</td>
<td>Inductor Current Sense: Input for the voltage across the external current sense resistor, which represents the instantaneous current through the PFC boost inductor. This voltage is averaged by the current amplifier to eliminate the effects of ripple and noise. Soft Over Current (SOC) limits the average inductor current. Cycle-by-cycle peak current limit (PCL) immediately shuts off the GATE drive if the peak-limit voltage is exceeded. An internal 2.3-µA current source pulls ISENSE above 0.085 V to shut down PFC operation if this pin becomes open-circuited, (ISOP protection function). Use a 220-Ω resistor between this pin and the current sense resistor to limit inrush-surge currents into this pin.</td>
</tr>
<tr>
<td>VCC</td>
<td>7</td>
<td>Device Supply: External bias supply input. Under-Voltage Lockout (UVLO) disables the controller until VCC exceeds a turn-on threshold of 11.5 V. Operation continues until VCC falls below the turn-off (UVLO) threshold of 9.5 V. A ceramic by-pass capacitor of 0.1 µF minimum value should be connected from VCC to GND as close to the device as possible for high-frequency filtering of the VCC voltage.</td>
</tr>
<tr>
<td>VCOMP</td>
<td>5</td>
<td>Voltage Loop Compensation: Transconductance voltage error amplifier output. A resistor-capacitor network connected from this pin to GND provides compensation. VCOMP is held at GND until VCC, and VSENSE exceed their threshold voltages. Once these conditions are satisfied, VCOMP is charged until the VSENSE voltage reaches its nominal regulation level. When Enhanced Dynamic Response (EDR) is engaged, a higher transconductance is applied to VCOMP to reduce the charge or discharge time for faster transient response. Soft Start is programmed by the capacitance on this pin. VCOMP is pulled low when VCC UVLO, OLP/Standby, ICOMPP and ISOP functions are activated.</td>
</tr>
<tr>
<td>FREQ</td>
<td>4</td>
<td>Switching Frequency Setting: This pin allows the setting of the operating switching frequency by connecting a resistor to ground. The programmable frequency range is from 18 kHz to 250 kHz.</td>
</tr>
<tr>
<td>VSENSE</td>
<td>6</td>
<td>Output Voltage Sense: An external resistor-divider network connected from this pin to the PFC output provides feedback sensing for regulation to the internal 5-V reference voltage. A small capacitor from this pin to GND filters high-frequency noise. Standby disables the controller and discharges VCOMP when the voltage at VSENSE drops below the Open-Loop Protection (OLP) threshold of 16.5% VREF (0.82 V). An internal 100-nA current source pulls VSENSE to GND during pin disconnection. Enhanced Dynamic Response (EDR) rapidly returns the output voltage to its normal regulation level when a system line or load step causes VSENSE to rise above 105% or fall below 95% of the reference voltage. Two level Output Over-Voltage Protection (OVP): a 4-kΩ resistor connects VCOMP to ground to rapidly discharge VCOMP when VSENSE exceeds 107% (V_{OVP,L}) of the reference voltage. If VSENSE exceeds 109% (V_{OVP,H}) of the reference voltage, GATE output will be disabled until VSENSE drops below 102% of the reference voltage.</td>
</tr>
</tbody>
</table>
7 Specifications

7.1 Absolute Maximum Ratings (1)

Over operating free-air temperature range, all voltages are with respect to GND (unless otherwise noted). Currents are positive into and negative out of the specified terminal.

<table>
<thead>
<tr>
<th>Parameter Description</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range</td>
<td>VCC, GATE</td>
<td>-0.3</td>
<td>22</td>
</tr>
<tr>
<td></td>
<td>FREQ, VSENSE, VCOMP, ICOMP</td>
<td>-0.3</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>ISENSE</td>
<td>-24</td>
<td>7</td>
</tr>
<tr>
<td>Input current range</td>
<td>VSENSE, ISENSE</td>
<td>-1</td>
<td>1</td>
</tr>
<tr>
<td>Junction temperature, (T_J)</td>
<td>Operating</td>
<td>-55</td>
<td>150</td>
</tr>
<tr>
<td>Lead temperature, (T_{SOl})</td>
<td>Soldering, 10 s</td>
<td>300</td>
<td></td>
</tr>
<tr>
<td>Storage temperature, (T_{stg})</td>
<td>-65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those included under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods of time may affect device reliability.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th>ESD Model</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDAJEDEC JS-001 (1)</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)</td>
<td>±500</td>
<td></td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter Description</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC input voltage from a low-impedance source</td>
<td>VCC_OFF + 1V</td>
<td>21</td>
<td>V</td>
</tr>
<tr>
<td>Operating junction temperature, (T_J)</td>
<td>-40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>Operating frequency</td>
<td>18</td>
<td>250</td>
<td>kHz</td>
</tr>
</tbody>
</table>

7.4 Thermal Information

<table>
<thead>
<tr>
<th>Thermal Metric (1)</th>
<th>UCC28180 D 8 PINS</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(R_{JA}) Junction-to-ambient thermal resistance (2)</td>
<td>116.1</td>
<td>°C/W</td>
</tr>
<tr>
<td>(R_{JCTop}) Junction-to-case (top) thermal resistance (3)</td>
<td>62.2</td>
<td></td>
</tr>
<tr>
<td>(R_{JB}) Junction-to-board thermal resistance (4)</td>
<td>56.4</td>
<td></td>
</tr>
<tr>
<td>(\psi_{JT}) Junction-to-top characterization parameter (5)</td>
<td>14.4</td>
<td></td>
</tr>
<tr>
<td>(\psi_{JB}) Junction-to-board characterization parameter (6)</td>
<td>55.9</td>
<td></td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).
(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
(5) The junction-to-top characterization parameter, \(\psi_{JT}\), estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining \(R_{JA}\), using a procedure described in JESD51-2a (sections 6 and 7).
(6) The junction-to-board characterization parameter, \(\psi_{JB}\), estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining \(R_{JA}\), using a procedure described in JESD51-2a (sections 6 and 7).
### 7.5 Electrical Characteristics

Unless otherwise noted, VCC=15Vdc, 0.1µF from VCC to GND, –40°C ≤ T_J = T_A ≤ +125°C. All voltages are with respect to GND. Currents are positive into and negative out of the specified terminal.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>VCC BIAS SUPPLY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ICCPRESTART</td>
<td>VCC = VCC_OFF – 0.2 V</td>
<td>1.8</td>
<td>2.4</td>
<td>3.47</td>
<td>mA</td>
</tr>
<tr>
<td>ICCSTBY</td>
<td>VSENSE = 0.5 V</td>
<td>5.8</td>
<td>7</td>
<td>8.8</td>
<td>mA</td>
</tr>
<tr>
<td>ICCON (IOUT)</td>
<td>VSENSE = 4.0 V, C_GATE = 4.7 nF</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>UNDER VOLTAGE LOCKOUT (UVLO)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VCCON</td>
<td></td>
<td>10.8</td>
<td>11.5</td>
<td>12.1</td>
<td>V</td>
</tr>
<tr>
<td>VCCOFF</td>
<td></td>
<td>9.1</td>
<td>9.5</td>
<td>10.3</td>
<td>V</td>
</tr>
<tr>
<td><strong>VARIABLE FREQUENCY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fSW</td>
<td>R_FREQ = 130 kΩ</td>
<td>16.3</td>
<td>18</td>
<td>19.8</td>
<td>kHz</td>
</tr>
<tr>
<td>Typical fSW</td>
<td>R_FREQ = 32.7 kΩ</td>
<td>61.75</td>
<td>65</td>
<td>68.25</td>
<td>kHz</td>
</tr>
<tr>
<td>Maximum fSW</td>
<td>R_FREQ = 8.2 kΩ</td>
<td>225</td>
<td>250</td>
<td>275</td>
<td>kHz</td>
</tr>
<tr>
<td><strong>PWM</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D_MIN</td>
<td>VSENSE = 5.1 V, ISENSE = –0.25 V</td>
<td>0%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D_MAX</td>
<td>VSENSE = 4.0 V, R_FREQ = 32.7 Ω</td>
<td>94.8%</td>
<td>96.5%</td>
<td>98%</td>
<td></td>
</tr>
<tr>
<td>tOFF(IN)</td>
<td>VSENSE = 3 V, ICOMP = 0.72 V</td>
<td>450</td>
<td>570</td>
<td>690</td>
<td>ns</td>
</tr>
<tr>
<td><strong>SYSTEM PROTECTION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_SOC</td>
<td>ISENSE threshold, soft over current (SOC)</td>
<td>–0.259</td>
<td>–0.285</td>
<td>–0.312</td>
<td>V</td>
</tr>
<tr>
<td>V_PCL</td>
<td>ISENSE threshold, peak current limit (PCL)</td>
<td>–0.345</td>
<td>–0.4</td>
<td>–0.438</td>
<td>V</td>
</tr>
<tr>
<td>I_SOOP</td>
<td>ISENSE bias current, ISENSE open-pin protection (ISOP)</td>
<td>ISENSE = 0 V</td>
<td>–2.3</td>
<td>–2.95</td>
<td>µA</td>
</tr>
<tr>
<td>I_BOOP</td>
<td>ISENSE threshold, ISENSE open-pin protection (ISOP)</td>
<td>ISENSE = open pin</td>
<td>0.085</td>
<td>0.14</td>
<td></td>
</tr>
<tr>
<td>V_DLP</td>
<td>VSENSE threshold, open loop protection (OLP)</td>
<td>ICOMP = 1 V, ISENSE = 0 V</td>
<td>15.6</td>
<td>16.5</td>
<td>17.6</td>
</tr>
<tr>
<td></td>
<td>Open loop protection (OLP) internal pull-down current</td>
<td>VSENSE = 0.5 V</td>
<td>100</td>
<td>325</td>
<td></td>
</tr>
<tr>
<td>V_UVD</td>
<td>VSENSE threshold, output under-voltage detection (UVD) used for enhanced dynamic response(1)</td>
<td>93.25</td>
<td>95</td>
<td>97</td>
<td>%V_REF</td>
</tr>
<tr>
<td>V_OVD</td>
<td>VSENSE threshold, output over-voltage detection (OVD) used for Enhanced dynamic response(1)</td>
<td>103</td>
<td>105</td>
<td>106.75</td>
<td>%V_REF</td>
</tr>
<tr>
<td>V_OVP_L</td>
<td>Output over-voltage protection low threshold, VCOMP is discharged by a 4kΩ resistor when VSENSE &gt; V_OVP_L</td>
<td>105</td>
<td>107</td>
<td>109</td>
<td>%V_REF</td>
</tr>
<tr>
<td>V_OVP_H</td>
<td>Output over-voltage protection high threshold, PWM shuts off when VSENSE &gt; V_OVP_H</td>
<td>107</td>
<td>109</td>
<td>111</td>
<td>%V_REF</td>
</tr>
<tr>
<td>V_OVP_H(RST)</td>
<td>Output over-voltage protection (V_OVP_H) reset threshold, PWM turns on when VSENSE &lt; V_OVP_H(RST)</td>
<td>100</td>
<td>102</td>
<td>104</td>
<td>%V_REF</td>
</tr>
<tr>
<td></td>
<td>ICOMP threshold, external overload protection</td>
<td>0.2</td>
<td>0.25</td>
<td></td>
<td>%V_REF</td>
</tr>
<tr>
<td><strong>CURRENT LOOP</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>g_m</td>
<td>Transconductance gain</td>
<td>0.75</td>
<td>0.95</td>
<td>1.1</td>
<td>mS</td>
</tr>
<tr>
<td></td>
<td>Output linear range (1)</td>
<td>±50</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>ICOMP voltage during OLP</td>
<td>VSENSE = 0 V</td>
<td>2.7</td>
<td>3</td>
<td>3.3</td>
</tr>
<tr>
<td><strong>VOLTAGE LOOP</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_REF</td>
<td>Reference voltage</td>
<td>T_A = 25°C</td>
<td>4.93</td>
<td>5</td>
<td>5.07</td>
</tr>
<tr>
<td></td>
<td>–40°C ≤ T_A ≤ +125°C</td>
<td>4.87</td>
<td>5</td>
<td>5.15</td>
<td>V</td>
</tr>
<tr>
<td>g_m</td>
<td>Transconductance gain without EDR</td>
<td>–40</td>
<td>–56</td>
<td>–70</td>
<td>µS</td>
</tr>
<tr>
<td>g_m-EDR</td>
<td>Transconductance gain under EDR</td>
<td>–230</td>
<td>–280</td>
<td>–340</td>
<td>µS</td>
</tr>
<tr>
<td></td>
<td>Maximum sink current under normal operation</td>
<td>VSENSE = 5 V, VCOMP = 4 V</td>
<td>23</td>
<td>40</td>
<td>57</td>
</tr>
<tr>
<td></td>
<td>Source current under soft start</td>
<td>VSENSE = 4 V, VCOMP = 4 V</td>
<td>–29</td>
<td>–40</td>
<td>–52</td>
</tr>
<tr>
<td></td>
<td>Maximum current under EDR operation</td>
<td>VSENSE = 4 V, VCOMP = 2.5 V</td>
<td>–200</td>
<td>–200</td>
<td>–275</td>
</tr>
</tbody>
</table>

(1) Not production tested. Characterized by design
### Electrical Characteristics (continued)

Unless otherwise noted, VCC=15Vdc, 0.1µF from VCC to GND, −40°C ≤ Tj = TA ≤ +125°C. All voltages are with respect to GND. Currents are positive into and negative out of the specified terminal.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VSENSE input bias current</td>
<td>VSENSE = 5 V</td>
<td>20</td>
<td>100</td>
<td>250</td>
<td>nA</td>
</tr>
<tr>
<td>VCOMP voltage during OLP</td>
<td>VSENSE = 0.5 V, I\text{VCOMP} = 0.5 mA</td>
<td>0</td>
<td>0.04</td>
<td>0.10</td>
<td>V</td>
</tr>
<tr>
<td>VCOMP rapid discharge current</td>
<td>VCOMP = 2 V, VCC = floating</td>
<td>0.37</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>V\text{PRECHARGE}</td>
<td>VCOMP precharge voltage</td>
<td>0</td>
<td>0.04</td>
<td>0.10</td>
<td>V</td>
</tr>
<tr>
<td>I\text{PRECHARGE}</td>
<td>VCOMP = –100 µA, VSENSE = 4 V</td>
<td>–1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>VSENSE threshold, end-of-soft-start</td>
<td>Initial Start-up</td>
<td>98</td>
<td></td>
<td></td>
<td>%V\text{REF}</td>
</tr>
<tr>
<td>GATE DRIVER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GATE current, peak, sinking(^{(1)})</td>
<td>C\text{GATE} = 4.7 nF</td>
<td>2</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>GATE current, peak, sourcing(^{(1)})</td>
<td>C\text{GATE} = 4.7 nF</td>
<td>–1.5</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>GATE rise time</td>
<td>C\text{GATE} = 4.7 nF, GATE = 2 V to 8 V</td>
<td>8</td>
<td>40</td>
<td>60</td>
<td>ns</td>
</tr>
<tr>
<td>GATE fall time</td>
<td>C\text{GATE} = 4.7 nF, GATE = 8 V to 2 V</td>
<td>8</td>
<td>25</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td>GATE low voltage, no load</td>
<td>I\text{GATE} = 0 A</td>
<td>0</td>
<td>0.01</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>GATE low voltage, sinking</td>
<td>I\text{GATE} = 20 mA</td>
<td>0.04</td>
<td>0.06</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>GATE low voltage, sourcing</td>
<td>I\text{GATE} = –20 mA</td>
<td>–0.04</td>
<td>–0.06</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>GATE low voltage, sinking, OFF</td>
<td>VCC = 5 V, I\text{GATE} = 5 mA</td>
<td>0.1</td>
<td>0.2</td>
<td>0.31</td>
<td>V</td>
</tr>
<tr>
<td>GATE low voltage, sinking, OFF</td>
<td>VCC = 5 V, I\text{GATE} = 20 mA</td>
<td>0.4</td>
<td>0.8</td>
<td>1.4</td>
<td>V</td>
</tr>
<tr>
<td>GATE high voltage</td>
<td>VCC = 20 V, C\text{GATE} = 4.7 nF</td>
<td>14.5</td>
<td>15.2</td>
<td>16.1</td>
<td>V</td>
</tr>
<tr>
<td>GATE high voltage</td>
<td>VCC = 12.2 V, C\text{GATE} = 4.7 nF</td>
<td>10.8</td>
<td>11.2</td>
<td>12</td>
<td>V</td>
</tr>
<tr>
<td>GATE high voltage</td>
<td>VCC = VCC\text{OFF} + 0.2 V, C\text{GATE} = 4.7 nF</td>
<td>8.2</td>
<td>9</td>
<td>10.1</td>
<td>V</td>
</tr>
</tbody>
</table>
7.6 Typical Characteristics

![Switching Frequency vs. Resistor](image)

![Maximum Duty Cycle vs. Switching Frequency](image)

![UVLO Threshold vs. Temperature](image)

![Supply Current vs. Bias Supply Voltage](image)

![Supply Current vs. Temperature](image)

![Pre-Start Supply Current vs. Temperature](image)
Typical Characteristics (continued)

Figure 7. Oscillator Frequency (65 kHz) vs. Temperature

VCC = 15 V  \( F_{SW} = 65 \text{ kHz} \)

Figure 8. Oscillator Frequency (65 kHz) vs. Bias Supply Voltage

\( T_J = 25 \text{ °C} \)  \( F_{SW} = 65 \text{ kHz} \)

Figure 9. Oscillator Frequency (18 kHz) vs. Temperature

\( VCC = 15 \text{ V} \)

Figure 10. Oscillator Frequency (250 kHz) vs. Temperature

\( VCC = 15 \text{ V} \)

Figure 11. Oscillator Frequency (18 kHz) vs. Bias Voltage

\( T_J = 25 \text{ °C} \)

Figure 12. Oscillator Frequency (250 kHz) vs. Bias Voltage

\( T_J = 25 \text{ °C} \)
Typical Characteristics (continued)

**Figure 13. Current Loop Gain vs. Temperature**

**Figure 14. Voltage Loop Gain vs. Temperature**

**Figure 15. Reference Voltage vs. Temperature**

**Figure 16. **$I_{SENSE}$** Threshold Soft Over Current (SOC) vs. Temperature**

**Figure 17. VSENSE Threshold vs. Temperature**

**Figure 18. VSENSE Threshold Open Loop vs. Temperature**
Typical Characteristics (continued)

Figure 19. Minimum Off Time vs. Temperature

- ICOMP = 0.72 V
- VSENSE = 3 V
- FSW = 65 kHz

Figure 20. Gate Drive Rise/Fall Time vs. Temperature

- VCC = 15 V
- CGATE = 4.7 nF
- VGATE = 2 V-8 V

Figure 21. Gate Drive Rise/Fall Time vs. Bias Supply Voltage

- TJ = 25 °C
- CGATE = 4.7 nF
- VGATE = 2 V-8 V

Figure 22. Gate Low Voltage vs. Temperature

- VCC = 15 V
- IGATE = 20 mA
8 Detailed Description

8.1 Overview

The UCC28180 is a boost controller for power factor correction operating at a fixed frequency in continuous conduction mode. The UCC28180 requires few external components to operate as an active PFC pre-regulator.

UCC28180 employs two control loops. An internal error amplifier and 5-V reference provide a slow outer loop to control output voltage. External compensation of this outer loop is applied by means of the VCOMP pin. The inner current loop shapes the average input current to match the sinusoidal input voltage. The inner current loop avoids the need to sense input voltage by exploiting the relationship between input voltage and boost duty-cycle. External compensation of the inner current loop is applied by means of the ICOMP pin.

The operating switching frequency can be programmed from 18 kHz to 250 kHz simply by connecting the FREQ pin to ground through a resistor.

UCC28180 includes a number of protection functions designed to ensure it is reliable, and will provide safe operation under all conditions, including abnormal or fault conditions.
8.2 Functional Block Diagram
8.3 Feature Description

8.3.1 Soft Start

Soft-Start controls the rate of rise of VCOMP in order to obtain a linear control of the increasing duty cycle as a function of time. VCOMP, the output of the voltage loop transconductance amplifier, is pulled low during UVLO, ICOMPP, ISOP and OLP (Open-Loop Protection)/STANDBY. Once the fault condition is released, an initial pre-charge source rapidly charges VCOMP to 1.5 V. After that point, a constant 40 µA of current is sourced into the compensation components causing the voltage on this pin to ramp linearly until the output voltage reaches 85% of its final value. At this point, the sourcing current decreases until the output voltage reaches its final rated voltage. The soft-start time is controlled by the voltage error amplifier compensation capacitor values selected, and is user programmable based on desired loop crossover frequency. Once the output voltage exceeds 98% of rated voltage, soft start is over, the initial pre-charge source is disconnected, and EDR is no longer inhibited.

8.3.2 System Protection

System-level protection features help keep the system within safe operating limits.

8.3.3 VCC Undervoltage LockOut (UVLO)
Feature Description (continued)

During startup, Under-Voltage LockOut (UVLO) keeps the device in the off state until VCC rises above the 11.5-V enable threshold, VCCON. With a typical 1.7 V of hysteresis on UVLO to increase noise immunity, the device turns off when VCC drops to the 9.5-V disable threshold, VCCOFF.

If, during a brief AC-line dropout, the VCC voltage falls below the level necessary to bias the internal FAULT circuitry, the UVLO condition enables a special rapid discharge circuit which continues to discharge the VCOMP capacitors through a low impedance despite a complete lack of VCC. This helps to avoid an excessive current surge should the AC-line return while there is still substantial voltage stored on the VCOMP capacitors. Typically, these capacitors can be discharged to less than 1 V within 150 ms of loss of VCC.

8.3.4 Output Overvoltage Protection (OVP)

There are two levels of OVP: When VSENSE exceeds 107% (VOVP_L) of the reference voltage, a 4-kΩ resistor connects VCOMP to ground to rapidly discharge VCOMP. If VSENSE exceeds 109% (VOVP_H) of the reference voltage, GATE output is disabled until VSENSE drops below 102% of the reference voltage.

8.3.5 Open Loop Protection/Standby (OLP/Standby)

If the output voltage feedback components were to fail and disconnect (open loop) the signal from the VSENSE input, then it is likely that the voltage error amp would increase the GATE output to maximum duty cycle. To prevent this, an internal pull-down forces VSENSE low. If the output voltage falls below 16.5% of its rated voltage, causing VSENSE to fall below 0.82 V, the device is put in standby, a state where the PWM switching is halted and the device is still on but draws standby current below 2.95 mA. This shutdown feature also gives the designer the option of pulling VSENSE low with an external switch (standby function).

8.3.6 ISENSE Open-Pin Protection (ISOP)

If the current feedback components were to fail and disconnect (open loop) the signal to the ISENSE input, then it is likely that the PWM stage would increase the GATE output to maximum duty cycle. To prevent this, an internal pull-up source drives ISENSE above 0.085 V so that a detector forces a state where the PWM switching is halted and the device is still on but draws standby current below 2.95 mA. This shutdown feature avoids continual operation in OVP and severely distorted input current.

8.3.7 ICOMP Open-Pin Protection (ICOMPP)

If the ICOMP pin shorts to ground, then the GATE output increases to maximum duty cycle. To prevent this, once ICOMP pin voltage falls below 0.2 V, the PWM switching is halted and the device is still on but draws standby current below 2.95 mA.

8.3.8 FAULT Protection

VCC UVLO, OLP/Standby, ISOP and ICOMPP functions constitute the fault protection feature in the UCC28180. Under fault protection, VCOMP pin is pulled low and the device is in standby.

8.3.9 Output Overvoltage Detection (OVD), Undervoltage Detection (UVD) and Enhanced Dynamic Response (EDR)

During normal operation, small perturbations on the PFC output voltage rarely exceed ±5% deviation and the normal voltage control loop gain drives the output back into regulation. For large changes in line or load, if the output voltage perturbation exceeds ±5%, an output over-voltage (OVD) or under-voltage (UVD) is detected and Enhanced Dynamic Response (EDR) acts to speed up the slow response of the low-bandwidth voltage loop. During EDR, the transconductance of the voltage error amplifier is increased approximately five times to speed charging or discharging the voltage-loop compensation capacitors to the level required for regulation. EDR is disabled when 5.25 V > VSENSE > 4.75 V. The EDR feature is not activated until soft start is completed. The UVD is disabled during soft over protection (SOC) condition (since UVD and SOC conflict with each other).
8.3.10 Overcurrent Protection

Inductor current is sensed by $R_{\text{ISENSE}}$, a low value resistor in the return path of input rectifier. The other side of the resistor is tied to the system ground. The voltage is sensed on the rectifier side of the sense resistor and is always negative. The voltage at $I_{\text{SENSE}}$ is buffered by a fixed gain of -2.5 to provide a positive internal signal to the current functions. There are two overcurrent protection features; Soft Overcurrent (SOC) protects against an overload on the output and Peak Current Limit (PCL) protects against inductor saturation.
Feature Description (continued)

8.3.11 Soft Overcurrent (SOC)
Soft Overcurrent (SOC) limits the input current. SOC is activated when the current sense voltage on ISENSE reaches –0.285 V. This is a soft control as it does not directly switch off the gate driver. Instead a 4-kΩ resistor connects VCOMP to ground to discharge VCOMP and the control loop is adjusted to reduce the PWM duty cycle. The under-voltage detection (UVD) is disabled during SOC.

8.3.12 Peak Current Limit (PCL)
Peak Current Limit (PCL) operates on a cycle-by-cycle basis. When the current sense voltage on ISENSE reaches –0.4 V, PCL is activated, immediately terminating the active switch cycle. PCL is leading-edge blanked to improve noise immunity against false triggering.

8.3.13 Current Sense Resistor, R<sub>ISENSE</sub>
The current sense resistor, R<sub>ISENSE</sub>, is sized using the minimum threshold value of Soft Over Current (SOC), V<sub>SOC(min)</sub>. To avoid triggering this threshold during normal operation, resulting in a decreased duty-cycle, the resistor is sized for an overload current of 10% more than the peak inductor current,

\[
R_{\text{ISENSE}} \leq \frac{V_{\text{SOC(min)}}}{1.1 I_{\text{L_PEAK(max)}}}
\]

(1)

Since R<sub>ISENSE</sub> "sees" the average input current, worst-case power dissipation occurs at input low-line when input current is at its maximum. Power dissipated by the sense resistor is given by:

\[
P_{\text{RISENSE}} = \left( I_{\text{IN}_\text{RMS(max)}} \right)^2 R_{\text{ISENSE}}
\]

(2)

Peak current limit (PCL) protection turns off the output driver when the voltage across the sense resistor reaches the PCL threshold, V<sub>PCL</sub>. The absolute maximum peak current, I<sub>PCL</sub>, is given by:

\[
I_{\text{PCL}} = \frac{V_{\text{PCL}}}{2.5 R_{\text{ISENSE}}}
\]

(3)
8.3.14 ISENSE Pin

The voltage at the ISENSE pin should be limited between 0 V and −1.1 V. Inrush currents at start-up have the potential to drive the ISENSE pin significantly more negative so a diode clamp should be used between ISENSE and GND to prevent the ISENSE pin going more negative than 1.1 V, (see Figure 26). The diode Vf should be greater than the maximum PCL threshold (−0.438 V) and less than −1.1 V across temperature and component variations.

8.3.15 Gate Driver

The GATE output is designed with a current-optimized structure to directly drive large values of total MOSFET/IGBT gate capacitance at high turn-on and turn-off speeds. An internal clamp limits voltage on the MOSFET gate to 15.2 V (typical). When VCC voltage is below the UVLO level, the GATE output is held in the off state. An external gate drive resistor, $R_{\text{GATE}}$, can be used to limit the rise and fall times and dampen ringing caused by parasitic inductances and capacitances of the gate drive circuit and to reduce EMI. The final value of the resistor depends upon the parasitic elements associated with the layout and other considerations. A 10-kΩ resistor close to the gate of the MOSFET/IGBT, between the gate and ground, discharges stray gate capacitance and helps protect against inadvertent dv/dt-triggered turn-on.

8.3.16 Current Loop

The overall system current loop consists of the current averaging amplifier stage, the pulse width modulator (PWM) stage, the external boost inductor stage and the external current sensing resistor.

8.3.17 ISENSE and ICOMP Functions

The negative polarity signal from the current sense resistor is buffered and inverted at the ISENSE input. The internal positive signal is then averaged by the current amplifier ($g_{\text{mi}}$), whose output is the ICOMP pin. The voltage on ICOMP is proportional to the average inductor current. An external capacitor to GND is applied to the ICOMP pin for current loop compensation and current ripple filtering. The gain of the averaging amplifier is determined by the internal VCOMP voltage. This gain is non-linear to accommodate the world-wide AC-line voltage range.

ICOMP is connected to 3-V internally whenever OVP_H, ISOP, or OLP is triggered.

8.3.18 Pulse Width Modulator

The PWM stage compares the ICOMP signal with a periodic ramp to generate a leading-edge-modulated output signal which is high whenever the ramp voltage exceeds the ICOMP voltage. The slope of the ramp is defined by a non-linear function of the internal VCOMP voltage.
Feature Description (continued)

The PWM output signal always starts low at the beginning of the cycle, triggered by the internal clock. The output stays low for a minimum off-time, $t_{OFF_{min}}$, after which the ramp rises linearly to intersect the ICOMP voltage. The ramp-ICOMP intersection determines $t_{OFF}$, and hence $D_{OFF}$. Since $D_{OFF} = \frac{V_{IN}}{V_{OUT}}$ by the boost-topology equation, and since $V_{IN}$ is sinusoidal in wave-shape, and since ICOMP is proportional to the inductor current, it follows that the control loop forces the inductor current to follow the input voltage wave-shape to maintain boost regulation. Therefore, the average input current is also sinusoidal in wave-shape.

8.3.19 Control Logic

The output of the PWM comparator stage is conveyed to the GATE drive stage, subject to control by various protection functions incorporated into the device. The GATE output duty-cycle may be as high as 98%, but always has a minimum off-time $t_{OFF_{min}}$. Normal duty-cycle operation can be interrupted directly by OVP_H and PCL. UVLO, ISOP, ICOMMP and OLP/Standby also terminate the GATE output pulse, and further inhibit output until the SS operation can begin.

8.3.20 Voltage Loop

The outer control loop of the PFC controller is the voltage loop. This loop consists of the PFC output sensing stage, the voltage error amplifier stage, and the non-linear gain generation.

8.3.21 Output Sensing

A resistor-divider network from the PFC output voltage to GND forms the sensing block for the voltage control loop. The resistor ratio is determined by the desired output voltage and the internal 5-V regulation reference voltage.

The very low bias current at the VSENSE input allows the choice of the highest practicable resistor values for lowest power dissipation and standby current. A small capacitor from VSENSE to GND serves to filter the signal in a high-noise environment. This filter time constant should generally be less than 100 $\mu$s.

8.3.22 Voltage Error Amplifier

The transconduction error amplifier ($g_{mv}$) generates an output current proportional to the difference between the voltage feedback signal at VSENSE and the internal 5-V reference. This output current charges or discharges the compensation network capacitors on the VCOMP pin to establish the proper VCOMP voltage for the system operating conditions. Proper selection of the compensation network components leads to a stable PFC pre-regulator over the entire AC-line range and 0% to 100% load range. The total capacitance also determines the rate-of-rise of the VCOMP voltage at Soft Start, as discussed earlier.
Feature Description (continued)

The amplifier output VCOMP is pulled to GND during any fault or standby condition to discharge the compensation capacitors to an initial zero state. Usually, the large capacitor has a series resistor which delays complete discharge for their respective time constant (which may be several hundred milliseconds). If VCC bias voltage is quickly removed after UVLO, the normal discharge transistor on VCOMP loses drive and the large capacitor could be left with substantial voltage on it, negating the benefit of a subsequent Soft Start. The UCC28180 incorporates a parallel discharge path which operates without VCC bias, to further discharge the compensation network after VCC is removed.

If the output voltage perturbations exceed ±5%, and output over-voltage (OVD) or under-voltage (UVD) is detected, the OVD or UVD function invokes EDR which immediately increases the voltage error amplifier transconductance to about 280 µS. This higher gain facilitates faster charging or discharging the compensation capacitors to the new operating level. When output voltage perturbations greater than 107%V_{REF} appear at the VSENSE input, a 4-kΩ resistor connects VCOMP to ground to quickly reduce VCOMP voltage. When output voltage perturbations are greater than 109%V_{REF}, the GATE output is shut off until VSENSE drops below 102% of regulation.

8.3.23 Non-Linear Gain Generation

The voltage at VCOMP is used to set the current amplifier gain and the PWM ramp slope. This voltage is subject to modification by the SOC function, as discussed earlier.

Together the current gain and the PWM slope adjust to the different system operating conditions (set by the AC-line voltage and output load level) as VCOMP changes, to provide a low-distortion, high-power-factor, input-current wave shape following that of the input voltage.

8.4 Device Functional Modes

This device has no functional modes.
9 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

9.1 Application Information

The UCC28180 is a switch-mode controller used in boost converters for power factor correction operating at a fixed frequency in continuous conduction mode. The UCC28180 requires few external components to operate as an active PFC pre-regulator. The operating switching frequency can be programmed from 18 kHz to 250 kHz simply by connecting the FREQ pin to ground through a resistor.

The internal 5-V reference voltage provides for accurate output voltage regulation over the typical world-wide 85-VAC to 265-VAC mains input range from zero to full output load. The usable system load ranges from 100 W to few kW.

Regulation is accomplished in two loops. The inner current loop shapes the average input current to match the sinusoidal input voltage under continuous inductor current conditions. Under light-load conditions, depending on the boost inductor value, the inductor current may go discontinuous but still meet Class-A/D requirements of IEC 61000-3-2 despite the higher harmonics. The outer voltage loop regulates the PFC output voltage by generating a voltage on VCOMP (dependent upon the line and load conditions) which determines the internal gain parameters for maintaining a low-distortion, steady-state, input-current wave shape.
9.2 Typical Application

Figure 29. Design Example Schematic
Typical Application (continued)

9.2.1 Design Requirements

This example illustrates the design process and component selection for a continuous mode power factor correction boost converter utilizing the UCC28180. The pertinent design equations are shown for a universal input, 360-W PFC converter with an output voltage of 390 V.

Table 1. Design Goal Parameters

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>INPUT CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{IN}} )</td>
<td>Input voltage</td>
<td>85</td>
<td>265</td>
<td>VAC</td>
<td></td>
</tr>
<tr>
<td>( f_{\text{LINE}} )</td>
<td>Input frequency</td>
<td>47</td>
<td>63</td>
<td>Hz</td>
<td></td>
</tr>
<tr>
<td>( I_{\text{IN(peak)}} )</td>
<td>Peak input current ( V_{\text{IN}} = V_{\text{IN(min)}}, I_{\text{OUT}} = I_{\text{OUT(max)}} )</td>
<td>7</td>
<td></td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>OUTPUT CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{OUT}} )</td>
<td>Output voltage ( V_{\text{IN(min)}} \leq V_{\text{IN}} \leq V_{\text{IN(max)}}, f_{\text{LINE(min)}} \leq f_{\text{OUT}} \leq f_{\text{LINE(max)}} )</td>
<td>379</td>
<td>390</td>
<td>402</td>
<td>VDC</td>
</tr>
<tr>
<td>Line Regulation</td>
<td>( V_{\text{IN}} = 115 \text{ VAC}, f_{\text{LINE}} = 60 \text{ Hz}, I_{\text{OUT(min)}} \leq I_{\text{OUT}} \leq I_{\text{OUT(max)}} )</td>
<td>5%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Load Regulation</td>
<td>( V_{\text{IN}} = 230 \text{ VAC}, f_{\text{LINE}} = 60 \text{ Hz}, I_{\text{OUT(min)}} \leq I_{\text{OUT}} \leq I_{\text{OUT(max)}} )</td>
<td>5%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{\text{OUT}} )</td>
<td>Output Load Current ( V_{\text{IN(min)}} \leq V_{\text{IN}} \leq V_{\text{IN(max)}}, f_{\text{LINE(min)}} \leq f_{\text{LINE}} \leq f_{\text{LINE(max)}} )</td>
<td>0</td>
<td>0.923</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>( P_{\text{OUT}} )</td>
<td>Output Power ( V_{\text{IN(min)}} \leq V_{\text{IN}} \leq V_{\text{IN(max)}}, f_{\text{LINE(min)}} \leq f_{\text{LINE}} \leq f_{\text{LINE(max)}} )</td>
<td>0</td>
<td>360</td>
<td>W</td>
<td></td>
</tr>
<tr>
<td>( V_{\text{RIPPLE(SW)}} )</td>
<td>High frequency Output voltage ripple ( V_{\text{IN}} = 115 \text{ VAC}, f_{\text{LINE}} = 60 \text{ Hz}, I_{\text{OUT}} = I_{\text{OUT(max)}} )</td>
<td>2.5</td>
<td>3.9</td>
<td>Vp.p</td>
<td></td>
</tr>
<tr>
<td>( V_{\text{RIPPLE(LINE)}} )</td>
<td>Line frequency Output voltage ripple ( V_{\text{IN}} = 230 \text{ VAC}, f_{\text{LINE}} = 50 \text{ Hz}, I_{\text{OUT}} = I_{\text{OUT(max)}} )</td>
<td>2.5</td>
<td>3.9</td>
<td>Vp.p</td>
<td></td>
</tr>
<tr>
<td>( V_{\text{OUT(OVP)}} )</td>
<td>Output overvoltage protection</td>
<td>425</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{\text{OUT(UVP)}} )</td>
<td>Output undervoltage protection</td>
<td>370</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 1. Design Goal Parameters (continued)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONTROL LOOP CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$f_{SW}$  Switching frequency</td>
<td>$T_J = 25^\circ C$</td>
<td>114</td>
<td>120</td>
<td>126</td>
<td>kHz</td>
</tr>
<tr>
<td>$f_{(CO)}$ Voltage Loop Bandwidth</td>
<td>$V_{IN} = 162 $ VDC, $I_{OUT} = 0.466 $ A</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage Loop Phase Margin</td>
<td>$V_{IN} = 162 $ VDC, $I_{OUT} = 0.466 $ A</td>
<td>68</td>
<td></td>
<td></td>
<td>°</td>
</tr>
<tr>
<td>PF Power Factor</td>
<td>$V_{IN} = 115 $ VAC, $I_{OUT} = I_{OUT(max)}$</td>
<td>0.99</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>THD</td>
<td>$V_{IN} = 115 $ VAC, $f_{LINE} = 60$ Hz, $I_{OUT} = I_{OUT(max)}$</td>
<td>4.3%</td>
<td>10%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage Loop Phase Margin</td>
<td>$V_{IN} = 230 $ VAC, $f_{LINE} = 50$ Hz, $I_{OUT} = I_{OUT(max)}$</td>
<td>4%</td>
<td>10%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>η Full load efficiency</td>
<td>$V_{IN} = 115 $ VAC, $f_{LINE} = 60$ Hz, $I_{OUT} = I_{OUT(max)}$</td>
<td>94%</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

9.2.2 Detailed Design Procedure

9.2.2.1 Current Calculations

The input fuse, bridge rectifier, and input capacitor are selected based upon the input current calculations. First, determine the maximum average output current, $I_{OUT(max)}$:

$$I_{OUT(max)} = \frac{P_{OUT(max)}}{V_{OUT}}$$  \(4\)

$$I_{OUT(max)} = \frac{360 \text{ W}}{390 \text{ V}} \approx 0.923 \text{ A}$$  \(5\)

The maximum input RMS line current, $I_{IN\_RMS(max)}$, is calculated using the parameters from Table 1 and the efficiency and power factor initial assumptions:

$$I_{IN\_RMS(max)} = \frac{P_{OUT(max)}}{\eta V_{IN(min)} PF}$$  \(6\)

$$I_{IN\_RMS(max)} = \frac{360 \text{ W}}{0.94 \times 85 \text{ V} \times 0.99} = 4.551 \text{ A}$$  \(7\)

Based upon the calculated RMS value, the maximum input current, $I_{IN(max)}$, and the maximum average input current, $I_{IN\_AVG(max)}$, assuming the waveform is sinusoidal, can be determined:

$$I_{IN(max)} = \sqrt{2} I_{IN\_RMS(max)}$$  \(8\)

$$I_{IN(max)} = \sqrt{2} \times 4.551 \text{ A} = 6.436 \text{ A}$$  \(9\)

$$I_{IN\_AVG(max)} = \frac{2 I_{IN(max)}}{\pi}$$  \(10\)

$$I_{IN\_AVG(max)} = \frac{2 \times 6.436 \text{ A}}{\pi} = 4.097 \text{ A}$$  \(11\)
9.2.2.2 Switching Frequency

The UCC28180 switching frequency is user programmable with a single resistor on the FREQ pin to ground. For this design, the switching frequency, $f_{SW}$, was chosen to be 120 kHz. Figure 30 (same as Figure 1) could be used to select the suitable resistor to program the switching frequency or the value can be calculated using constant scaling values of $f_{TYP}$ and $R_{TYP}$. In all cases, $f_{TYP}$ is a constant that is equal to 65 kHz, $R_{INT}$ is a constant that is equal to 1 MΩ, and $R_{TYP}$ is a constant that is equal to 32.7 kΩ. Simply applying the calculation below yields the appropriate resistor that should be placed between FREQ and GND:

$$R_{FREQ} = \frac{f_{TYP} \times R_{TYP} \times R_{INT}}{(f_{SW} \times R_{INT}) + (R_{TYP} \times f_{SW}) - (R_{TYP} \times f_{TYP})}$$

$$R_{FREQ} = \frac{65kHz \times 32.7kΩ \times 1MΩ}{(120kHz \times 1MΩ) + (32.7kΩ \times 120kHz) - (32.7kΩ \times 65kHz)} = 17.451kΩ$$

A typical value of 17.8 kΩ for the FREQ resistor results in a switching frequency of 118 kHz.

![Figure 30. Frequency vs. R_{FREQ}](image)

9.2.2.3 Bridge Rectifier

The input bridge rectifier must have an average current capability that exceeds the input average current. Assuming a forward voltage drop, $V_{F\_BRIDGE}$, of 1 V across the rectifier diodes, BR1, the power loss in the input bridge, $P_{BRIDGE}$, can be calculated:

$$P_{BRIDGE} = 2V_{F\_BRIDGE}I_{IN\_AVG(max)}$$

$$P_{BRIDGE} = 2 \times 1V \times 4.097A = 8.195W$$

Heat sinking will be required to maintain operation within the bridge rectifier’s safe operating area.

9.2.2.4 Inductor Ripple Current

The UCC28180 is a Continuous Conduction Mode (CCM) controller but if the chosen inductor allows relatively high-ripple current, the converter will be forced to operate in Discontinuous Mode (DCM) at light loads and at the higher input voltage range. High-inductor ripple current has an impact on the CCM/DCM boundary and results in higher light-load THD, and also affects the choices for the input capacitor, $R_{SENSE}$ and $C_{ICOMP}$ values. Allowing an inductor ripple current, $\Delta I_{RIPPLE}$, of 20% or less will result in CCM operation over the majority of the operating range but requires a boost inductor that has a higher inductance value and the inductor itself will be physically large. As with all converter designs, decisions must be made at the onset in order to optimize performance with size and cost. In this design example, the inductor is sized in such a way as to allow a greater amount of ripple current in order to minimize space with the understanding that the converter operates in DCM at the higher input voltages and at light loads but optimized for a nominal input voltage of 115 VAC at full load. Although specifically defined as a CCM controller, the UCC28180 is shown in this application to meet the overall performance goals while transitioning into DCM at high-line voltage, at a higher load level.
9.2.2.5 Input Capacitor

The input capacitor must be selected based upon the input ripple current and an acceptable high frequency input voltage ripple. Allowing an inductor ripple current, $\Delta I_{\text{RIPPLE}}$, of 40% and a high frequency voltage ripple factor, $\Delta V_{\text{RIPPLE IN}}$, of 7%, the maximum input capacitor value, $C_{\text{IN}}$, is calculated by first determining the input ripple current, $I_{\text{RIPPLE}}$, and the input voltage ripple, $V_{\text{IN RIPPLE}}$:

$$I_{\text{RIPPLE}} = \Delta I_{\text{RIPPLE}} I_{\text{IN (max)}}$$  \hspace{1cm} (16)

$$\Delta I_{\text{RIPPLE}} = 0.4$$  \hspace{1cm} (17)

$$I_{\text{RIPPLE}} = 0.4 \times 6.436 \text{ A} = 2.575 \text{ A}$$  \hspace{1cm} (18)

$$V_{\text{IN RIPPLE}} = \Delta V_{\text{RIPPLE IN}} V_{\text{IN RECTIFIED (min)}}$$  \hspace{1cm} (19)

$$\Delta V_{\text{RIPPLE IN}} = 0.07$$  \hspace{1cm} (20)

$$V_{\text{IN RECTIFIED}} = \sqrt{2} V_{\text{IN}}$$  \hspace{1cm} (21)

$$V_{\text{IN RECTIFIED}} = \sqrt{2} \times 85 \text{ V} = 120 \text{ V}$$  \hspace{1cm} (22)

$$V_{\text{IN RIPPLE}} = 0.07 \times 120 \text{ V} = 8.415 \text{ V}$$  \hspace{1cm} (23)

The recommended value for the input x-capacitor can now be calculated:

$$C_{\text{IN}} = \frac{I_{\text{RIPPLE}}}{8f_{\text{SW}} V_{\text{IN RIPPLE}}}$$  \hspace{1cm} (24)

$$C_{\text{IN}} = \frac{2.575 \text{ A}}{8 \times 118 \text{ kHz} \times 8.415 \text{ V}} = 0.324 \mu\text{F}$$  \hspace{1cm} (25)

A standard value 0.33-µF Y2/X2 film capacitor is used.

9.2.2.6 Boost Inductor

Based upon the allowable inductor ripple current discussed above, the boost inductor, $L_{\text{BST}}$, is selected after determining the maximum inductor peak current, $I_{\text{L PEAK}}$:

$$I_{\text{L PEAK (max)}} = I_{\text{IN (max)}} + \frac{I_{\text{RIPPLE}}}{2}$$  \hspace{1cm} (26)

$$I_{\text{L PEAK (max)}} = 6.436 \text{ A} + \frac{2.575 \text{ A}}{2} = 7.724 \text{ A}$$  \hspace{1cm} (27)

The minimum value of the boost inductor is calculated based upon the acceptable ripple current, $I_{\text{RIPPLE}}$, at a worst case duty cycle of 0.5:

$$L_{\text{BST (min)}} \geq \frac{V_{\text{OUT}} D (1 - D)}{f_{\text{SW}} I_{\text{RIPPLE}}}$$  \hspace{1cm} (28)

$$L_{\text{BST (min)}} \geq \frac{390 \text{ V} 	imes 0.5 (1 - 0.5)}{118 \text{ kHz} 	imes 2.575 \text{ A}} \geq 321 \mu\text{H}$$  \hspace{1cm} (29)

The recommended minimum value for the boost inductor assuming a 40% ripple current is 321 µH; the actual value of the boost inductor that will be used is 327 µH. With this actual value used, the actual resultant inductor current ripple will be:

$$L_{\text{BST}} = 327 \mu\text{H}$$  \hspace{1cm} (30)

$$I_{\text{RIPPLE (actual)}} = \frac{V_{\text{OUT}} D (1 - D)}{f_{\text{SW}} L_{\text{BST}}}$$  \hspace{1cm} (31)

$$I_{\text{RIPPLE (actual)}} = \frac{390 \text{ V} \times 0.5 (1 - 0.5)}{118 \text{ kHz} \times 327 \mu\text{H}} = 2.527 \text{ A}$$  \hspace{1cm} (32)

$$I_{\text{L PEAK (max)}} = 6.436 \text{ A} + \frac{2.527 \text{ A}}{2} = 7.7 \text{ A}$$  \hspace{1cm} (33)
The duty cycle is a function of the rectified input voltage and will be continuously changing over the half line cycle. The duty cycle, $DUTY_{(\text{max})}$, can be calculated at the peak of the minimum input voltage:

$$DUTY_{(\text{max})} = \frac{V_{\text{OUT}} - V_{\text{IN\_RECTIFIED(\text{min})}}}{V_{\text{OUT}}}$$

$$V_{\text{IN\_RECTIFIED(\text{min})}} = \sqrt{2} \times 85\,V = 120\,V$$

$$DUTY_{(\text{max})} = \frac{390\,V - 120\,V}{390\,V} = 0.692$$ (36)

### 9.2.2.7 Boost Diode

The diode losses are estimated based upon the forward voltage drop, $V_F$, at 125°C and the reverse recovery charge, $Q_{RR}$, of the diode. Using a silicon carbide Schottky diode, although more expensive, will essentially eliminate the reverse recovery losses and result in less power dissipation:

$$P_{\text{DIODE}} = V_{F\_125^\circ C}^{1\text{OUT(max)}} + 0.5f_{\text{SW}}V_{\text{OUT}}Q_{\text{RR}}$$

$$V_{F\_125^\circ C} = 1V$$

$$Q_{RR} = 0\,nC$$

$$P_{\text{DIODE}} = (1V \times 0.923\,A) + (0.5 \times 119kHz \times 390\,V \times 0nC) = 0.923\,W$$

(40)

This output diode should have a blocking voltage that exceeds the output over voltage of the converter and be attached to an appropriately sized heat sink.

### 9.2.2.8 Switching Element

The MOSFET/IGBT switch will be driven by a GATE output that is clamped at 15.2 V for VCC bias voltages greater than 15.2 V. An external gate drive resistor is recommended to limit the rise time and to dampen any ringing caused by the parasitic inductances and capacitances of the gate drive circuit; this will also help in meeting any EMI requirements of the converter. The design example uses a 3.3-Ω resistor; the final value of any design is dependent upon the parasitic elements associated with the layout of the design. To facilitate a fast turn off, a standard 40-V, 1-A Schottky diode is placed anti-parallel with the gate drive resistor. A 10-kΩ resistor is placed between the gate of the MOSFET/IGBT and ground to discharge the gate capacitance and protect from inadvertent dv/dt triggered turn-on.

The conduction losses of the switch MOSFET, in this design are estimated using the $R_{DS(on)}$ at 125°C, found in the device data sheet, and the calculated drain to source RMS current, $I_{DS\_RMS}$:

$$P_{\text{COND}} = I_{DS\_RMS}^2R_{DS(on)125^\circ C}$$

$$R_{DS(on)125^\circ C} = 0.35\,\Omega$$

(41)

$$I_{DS\_RMS} = \frac{P_{\text{OUT(max)}}}{V_{\text{IN\_RECTIFIED(\text{min})}}} \sqrt{2 - \frac{16V_{\text{IN\_RECTIFIED(\text{min})}}}{3\pi V_{\text{OUT}}}}$$

$$I_{DS\_RMS} = \frac{360\,W}{120\,V} \sqrt{2 - \frac{16 \times 120\,V}{3\pi \times 390\,V}} = 3.639\,A$$

(43)

$$P_{\text{COND}} = 3.639\,A^2 \times 0.35\,\Omega = 4.636\,W$$

(45)

The switching losses are estimated using the rise time, $t_r$, and fall time, $t_f$, of the MOSFET gate, and the output capacitance losses.

$$t_r = 5\,ns$$

$$t_f = 4.5\,ns$$

$$C_{OSS} = 780\,pF$$

$$P_{SW} = f_{SW} \left[ 0.5V_{\text{OUT}}I_{\text{IN(max)}}(t_r + t_f) + 0.5C_{OSS}V_{\text{OUT}}^2 \right]$$

$$P_{SW} = 118kHz \left[ 0.5 \times 390\,V \times 6.436A(5ns + 4.5ns) + 0.5 \times 780pF \times 390\,V^2 \right] = 8.407\,W$$

(47)
Total FET losses
\[ P_{\text{COND}} + P_{\text{SW}} = 4.636 \, \text{W} + 8.407 \, \text{W} = 13.042 \, \text{W} \]  \hspace{1cm} (49)

The MOSFET requires an appropriately sized heat sink.

### 9.2.2.9 Sense Resistor

To accommodate the gain of the non-linear power limit, the sense resistor, \( R_{\text{SENSE}} \), is sized such that it triggers the soft over current at 10% higher than the maximum peak inductor current using the minimum soft over current threshold of the ISENSE pin, \( V_{\text{SOC}} \), of ISENSE equal to 0.265 V.

\[
R_{\text{SENSE}} = \frac{V_{\text{SOC(min)}}}{I_{\text{PEAK(max)}} \times 1.1} \quad (50)
\]

\[
R_{\text{SENSE}} = \frac{0.259 \, \text{V}}{7.7 \, \text{A} \times 1.1} = 0.032 \, \Omega \quad (51)
\]

The power dissipated across the sense resistor, \( P_{\text{RSENSE}} \), must be calculated:

\[
P_{\text{RSENSE}} = I_{\text{N RMS(max)}}^2 R_{\text{SENSE}} \quad (52)
\]

\[
P_{\text{RSENSE}} = 4.551 \, \text{A}^2 \times 0.032 \, \Omega = 0.663 \, \text{W} \quad (53)
\]

The peak current limit, PCL, protection feature is triggered when current through the sense resistor results in the voltage across \( R_{\text{SENSE}} \) to be equal to the \( V_{\text{PCL}} \) threshold. For a worst case analysis, the maximum \( V_{\text{PCL}} \) threshold is used:

\[
I_{\text{PCL}} = \frac{V_{\text{PCL(max)}}}{R_{\text{SENSE}}} \quad (54)
\]

\[
I_{\text{PCL}} = \frac{0.438 \, \text{V}}{0.032 \, \Omega} = 13.688 \, \text{A} \quad (55)
\]

To protect the device from inrush current, a standard 220-\( \Omega \) resistor, \( R_{\text{ISENSE}} \), is placed in series with the ISENSE pin. A 1000-pF capacitor is placed close to the device to improve noise immunity on the ISENSE pin.

### 9.2.2.10 Output Capacitor

The output capacitor, \( C_{\text{OUT}} \), is sized to meet holdup requirements of the converter. Assuming the downstream converters require the output of the PFC stage to never fall below 300 V, \( V_{\text{OUT HOLDUP(min)}} \), during one line cycle, \( t_{\text{HOLDUP}} = 1/f_{\text{LINE(min)}} \), the minimum calculated value for the capacitor is:

\[
C_{\text{OUT(min)}} \geq \frac{2P_{\text{OUT(max)}} t_{\text{HOLDUP}}}{V_{\text{OUT}}^2 - V_{\text{OUT HOLDUP(min)}}^2} \quad (56)
\]

\[
C_{\text{OUT(min)}} \geq \frac{2 \times 360 \, \text{W} \times 21.28 \, \text{ms}}{390 \, \text{V}^2 - 300 \, \text{V}^2} \geq 247 \, \mu\text{F} \quad (57)
\]

It is advisable to de-rate this capacitor value by 10%; the actual capacitor used is 270 \( \mu \)F.

Verifying that the maximum peak-to-peak output ripple voltage will be less than 5% of the output voltage ensures that the ripple voltage will not trigger the output over-voltage or output under-voltage protection features of the controller. If the output ripple voltage is greater than 5% of the regulated output voltage, a larger output capacitor is required. The maximum peak-to-peak ripple voltage, occurring at twice the line frequency, and the ripple current of the output capacitor is calculated:

\[
V_{\text{OUT_RIPPLE(pp)}} < 0.05 V_{\text{OUT}} \quad (58)
\]

\[
V_{\text{OUT_RIPPLE(pp)}} < 0.05 \times 390 \, \text{V} = 19.5 \, V_{\text{PP}} \quad (59)
\]

\[
V_{\text{OUT_RIPPLE(pp)}} = \frac{I_{\text{OUT}}}{2\pi(2f_{\text{LINE(min)}})C_{\text{OUT}}} \quad (60)
\]

\[
V_{\text{OUT_RIPPLE(pp)}} = \frac{0.923 \, \text{A}}{2\pi(2 \times 47 \, \text{Hz}) \times 270 \, \mu\text{F}} = 5.789 \, \text{V} \quad (61)
\]
The required ripple current rating at twice the line frequency is equal to:

\[ I_{\text{COUT \_ 2fline}} = \frac{I_{\text{OUT\_max}}}{\sqrt{2}} \]  
\[ I_{\text{COUT \_ 2fline}} = \frac{0.923 \text{ A}}{\sqrt{2}} = 0.653 \text{ A} \]

(62)

(63)

There is a high frequency ripple current through the output capacitor:

\[ I_{\text{COUT \_ HF}} = \frac{16 V_{\text{OUT}}}{3\pi V_{\text{IN\_RECTIFIED\_min}}} - 1.5 \]
\[ I_{\text{COUT \_ HF}} = 0.923 A \frac{16 \times 390 V}{3\pi \times 120 V} - 1.5 = 1.848 \text{ A} \]

(64)

(65)

The total ripple current in the output capacitor is the combination of both and the output capacitor must be selected accordingly:

\[ I_{\text{COUT \_ RMS\_total}} = \sqrt{I_{\text{COUT \_ 2fline}}^2 + I_{\text{COUT \_ HF}}^2} \]
\[ I_{\text{COUT \_ RMS\_total}} = \sqrt{0.653 \text{ A}^2 + 1.848 \text{ A}^2} = 1.96 \text{ A} \]

(66)

(67)

9.2.2.11 Output Voltage Set Point

For low power dissipation and minimal contribution to the voltage set point, it is recommended to use 1 MΩ for the top voltage feedback divider resistor, \( R_{FB1} \). Multiple resistors in series are used due to the maximum allowable voltage across each. Using the internal 5-V reference, \( V_{\text{REF}} \), the bottom divider resistor, \( R_{FB2} \), is selected to meet the output voltage design goals.

\[ R_{FB2} = \frac{V_{\text{REF}} R_{FB1}}{V_{\text{OUT}} - V_{\text{REF}}} \]
\[ R_{FB2} = \frac{5 \text{ V} \times 1 \text{ MΩ}}{390 \text{ V} - 5 \text{ V}} = 13.04 \text{ kΩ} \]

(68)

(69)

A standard value 13-kΩ resistor for \( R_{FB2} \) results in a nominal output voltage set point of 391 V.

An output over voltage is detected when the output voltage exceeds its nominal set-point level by 5%, as measured when the voltage at VSENSE is 105% of the reference voltage, \( V_{\text{REF}} \). At this threshold, the enhanced dynamic response (EDR) is triggered and the non-linear gain to the voltage error amplifier will increase the transconductance to VCOMP and quickly return the output to its normal regulated value. This EDR threshold occurs when the output voltage reaches the \( V_{\text{OUT\_ovd}} \) level:

\[ V_{\text{OVD}} = 1.05 V_{\text{REF}} = 1.05 \times 5 \text{ V} = 5.25 \text{ V} \]

(70)

\[ V_{\text{OUT\_ovd}} = V_{\text{OVD}} \left( \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \right) \]

(71)

\[ V_{\text{OUT\_ovd}} = 5.25 \text{ V} \times \left( \frac{1 \text{ MΩ} + 13 \text{ kΩ}}{13 \text{ kΩ}} \right) = 410.7 \text{ V} \]

(72)

In the event of an extreme output over voltage event, the GATE output will be disabled if the output voltage exceeds its nominal set-point value by 9%. The output voltage, \( V_{\text{OUT\_ovp}} \), at which this protection feature is triggered is calculated as follows:

\[ V_{\text{OUT\_ovp}} = 1.09 \times V_{\text{REF}} \left( \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \right) = 426.4 \text{ V} \]

(73)

An output under voltage is detected when the output voltage falls below 5% below its nominal set-point as measured when the voltage at VSENSE is 95% of the reference voltage, \( V_{\text{REF}} \):

\[ V_{\text{UVD}} = 0.95 V_{\text{REF}} = 0.95 \times 5 \text{ V} = 4.75 \text{ V} \]

(74)
\[ V_{\text{OUT(uvp)}} = V_{\text{UVD}} \left( \frac{R_{\text{FB1}} + R_{\text{FB2}}}{R_{\text{FB2}}} \right) \]  
\[ V_{\text{OUT(uvp)}} = 4.75 \, \text{V} \times \left( \frac{1 \, \text{M} \Omega + 13 \, \text{k} \Omega}{13 \, \text{k} \Omega} \right) = 371.6 \, \text{V} \]  

(75)  

(76)

A small capacitor on VSENSE must be added to filter out noise. Limit the value of the filter capacitor such that the RC time constant is limited to approximately 10 \, \mu s so as not to significantly reduce the control response time to output voltage deviations.

\[ C_{\text{VSENSE}} = \frac{10 \, \mu \text{s}}{R_{\text{FB2}}} = 769 \, \text{pF} \]  

(77)

The closest standard value of 820 pF was used on VSENSE for a time constant of 10.66 \, \mu s.

### 9.2.2.12 Loop Compensation

The current loop is compensated first by determining the product of the internal loop variables, M_1M_2, using the internal controller constants K_1 and K_{FQ}. Compensation is optimized maximum load and nominal input voltage, 115 V_{AC} is used for the nominal line voltage for this design:

\[ M_1M_2 = \frac{I_{\text{OUT(max)}}}{2.5R_{\text{SENSE}}} \frac{K_1}{\etaV_{\text{IN}_{\text{RMS}}}K_{FQ}} \]  

\[ K_{FQ} = \frac{1}{t_{SW}} \]  

(78)

\[ K_{FQ} = \frac{1}{118 \, \text{kHz}} = 8.475 \, \mu \text{s} \]  

\[ K_1 = 7 \]  

(79)

\[ M_1M_2 = \frac{0.923 \, \text{A} \times 390 \, \text{V}^2 \times 2.5 \times 0.032 \, \Omega \times 7}{0.92 \times 115 \, \text{V}^2 \times 8.475 \, \mu \text{s}} = 0.751 \, \text{V/\mu s} \]  

(80)

The VCOMP operating point is found on the following chart, M_1M_2 vs. VCOMP. Once the M_1M_2 result is calculated above, find the resultant VCOMP voltage at that operating point to calculate the individual M_1 and M_2 components.

---

**Figure 31. M1M2 vs. VCOMP**

For the given M_1M_2 of 0.751 V/\mu s, the VCOMP approximately equal to 3 V, as shown in Figure 31.

The individual loop factors, M_1 which is the current loop gain factor, and M_2 which is the voltage loop PWM ramp slope, are calculated using the following conditions:

The M_1 non-linear current loop gain factor follows the following identities:
In this example, according to the chart in Figure 31, VCOMP is approximately equal to 3 V, so M1 is calculated to be approximately equal to 0.366:

\[
M_1 = 0.313 \times 2.45 - 0.401 = 0.366
\]  

(85)

The \( M_2 \) non-linear PWM ramp slope will obey the following relationships:

\[
M_2 = 0 \frac{V}{\mu s} \quad \text{if } V_{\text{COMP}} \leq 0.5 \text{ V}
\]  

(86)

\[
M_2 = \frac{f_{\text{SW}}}{65 \text{ kHz}} \times 0.1223 \times (V_{\text{COMP}} - 0.5)^2 \frac{V}{\mu s} \quad \text{if } 0.5 \text{ V} \leq V_{\text{COMP}} \leq 4.6 \text{ V}
\]  

(87)

\[
M_2 = \frac{f_{\text{SW}}}{65 \text{ kHz}} \times 2.056 \frac{V}{\mu s} \quad \text{if } 4.6 \text{ V} \leq V_{\text{COMP}} \leq 5 \text{ V}
\]  

(88)

In this example, with VCOMP approximately equal to 3 V, \( M_2 \) equals 1.388 V/\( \mu \)s:

\[
M_2 = \frac{118 \text{ kHz}}{65 \text{ kHz}} \times 0.1223 \times (3 - 0.5)^2 \frac{V}{\mu s} = 1.388 \frac{V}{\mu s}
\]  

(89)

Verify that the product of the individual gain factors, \( M_1 \) and \( M_2 \), is approximately equal to the \( M_1 M_2 \) factor determined above, if not, iterate the VCOMP value and recalculate \( M_1 M_2 \)

\[
M_1 \times M_2 = 0.538 \times 1.388 \frac{V}{\mu s} = 0.747 \frac{V}{\mu s}
\]  

(90)

The product of \( M_1 \) and \( M_2 \) is within 1% of the \( M_1 M_2 \) factor previously calculated:

\[
0.747 \frac{V}{\mu s} \approx 0.751 \frac{V}{\mu s}
\]  

(91)

If more accuracy was desired, iteration results in a VCOMP value of 3.004 V where \( M_1 M_2 \) and \( M_1 \times M_2 \) are both equal to 0.751 V/\( \mu \)s.

The non-linear gain variable, \( M_3 \), can now be calculated:

\[
M_3 = 0 \quad \text{if } V_{\text{COMP}} < 5 \text{ V}
\]  

(93)

\[
M_3 = \frac{f_{\text{SW}}}{65 \text{ kHz}} \times \frac{V}{\mu s} \times (0.0166 \times V_{\text{COMP}} - 0.0083) \quad \text{if } 0.5 \text{ V} < V_{\text{COMP}} < 1 \text{ V}
\]  

(94)

\[
M_3 = \frac{f_{\text{SW}}}{65 \text{ kHz}} \times \frac{V}{\mu s} \times (0.0572 \times V_{\text{COMP}}^2 - 0.0597 \times V_{\text{COMP}} + 0.0155) \quad \text{if } 1 \text{ V} < V_{\text{COMP}} < 2 \text{ V}
\]  

(95)

\[
M_3 = \frac{f_{\text{SW}}}{65 \text{ kHz}} \times \frac{V}{\mu s} \times (0.1148 \times V_{\text{COMP}}^2 - 0.1746 \times V_{\text{COMP}} + 0.0586) \quad \text{if } 2 \text{ V} < V_{\text{COMP}} < 4.5 \text{ V}
\]  

(96)

\[
M_3 = \frac{f_{\text{SW}}}{65 \text{ kHz}} \times \frac{V}{\mu s} \times (0.1148 \times V_{\text{COMP}}^2 - 0.1746 \times V_{\text{COMP}} + 0.0586) \quad \text{if } 4.5 \text{ V} < V_{\text{COMP}} < 4.6 \text{ V}
\]  

(97)

\[
M_3 = 0 \quad \text{if } 4.6 \text{ V} < V_{\text{COMP}} < 5 \text{ V}
\]  

(98)

In this example, using 3.004 V for VCOMP for a more precise calculation, \( M_3 \) calculates to 1.035 V/\( \mu \)s:

\[
M_3 = \frac{118 \text{ kHz}}{65 \text{ kHz}} \times \frac{V}{\mu s} \times (0.1148 \times 3.004^2 - 0.1746 \times 3.004 + 0.0586) = 1.035 \frac{V}{\mu s}
\]  

(99)
For designs that allow a high inductor ripple current, the current averaging pole, which functions to flatten out the ripple current on the input of the PWM comparator, should be at least decade before the converter switching frequency. Analysis on the completed converter may be needed to determine the ideal compensation pole for the current averaging circuit as too large of a capacitor on ICOMP will add phase lag and increase $i_{\text{THD}}$ where as too small of an $I_{\text{COMP}}$ capacitor will result in not enough averaging and an unstable current averaging loop. The frequency of the current averaging pole, $f_{\text{AVG}}$, is chosen to be at approximately 5 kHz for this design as the current ripple factor, $\Delta I_{\text{RIPPLE}}$, was chosen at the onset of the design process to be 40%, which is large enough to force DCM operation and result in relatively high inductor ripple current. The required capacitor on $I_{\text{COMP}}$, $C_{\text{ICOMP}}$, for this is determined using the transconductance gain, $g_{\text{mi}}$, of the internal current amplifier:

$$C_{\text{ICOMP}} = \frac{g_{\text{mi}} \times M_1}{K_1 2\pi f_{\text{AVG}}}$$  \hspace{1cm} (100)

$$C_{\text{ICOMP}} = \frac{0.95 \text{mS} \times 0.538}{7 \times 2 \times \pi \times 5 \text{kHz}} = 2330 \text{pF}$$  \hspace{1cm} (101)

A standard value 2700-pF capacitor for $C_{\text{ICOMP}}$ results in a current averaging pole frequency of 4.314 kHz.

$$f_{\text{AVG}} = \frac{g_{\text{mi}} \times M_1}{K_1 \times 2 \times \pi \times 2700 \text{pF}} = 4.314 \text{kHz}$$  \hspace{1cm} (102)

The transfer function of the current loop can be plotted:

$$G_{\text{CL}}(f) = \frac{K_1 2.5 R_{\text{SENSE}} V_{\text{OUT}}}{K_{\text{FB}} M_1 M_2 L_{\text{BST}}} \times \frac{1}{s(f) + \frac{s(f)^2 K_C C_{\text{ICOMP}}}{g_{\text{mi}} \times M_1}}$$  \hspace{1cm} (103)

$$G_{\text{CLdB}}(f) = 20 \log \left( |G_{\text{CL}}(f)| \right)$$  \hspace{1cm} (104)

![Figure 32. Bode Plot of the Current Averaging Circuit](image)

The voltage transfer function, $G_{\text{VL}}$, contains the product of the voltage feedback gain, $G_{\text{FB}}$, and the gain from the pulse width modulator to the power stage, $G_{\text{PWM PS}}$, which includes the pulse width modulator to power stage pole, $f_{\text{PWM PS}}$. The plotted result is shown in **Figure 32**.

$$G_{\text{FB}} = \frac{R_{\text{FB2}}}{R_{\text{FB1}} + R_{\text{FB2}}}$$

$$G_{\text{FB}} = \frac{13 \text{k}\Omega}{1 \text{M}\Omega + 13 \text{k}\Omega} = 0.013$$  \hspace{1cm} (105)
\[ f_{\text{PWM-PS}} = \frac{1}{2\pi} \frac{K_{1}2.5R_{\text{SENSE}}V_{\text{OUT}}^{3}C_{\text{OUT}}}{K_{\text{FQ}}M_{1}M_{2}V_{\text{IN(nom)}}} \]

\[ f_{\text{PWM-PS}} = \frac{1}{2\pi} \frac{7 \times 2.5 \times 0.032\Omega \times 390V^{3} \times 270\mu\text{F}}{8.475\mu\text{s} \times 0.539 \times 1.392V} \times 115V^{2} = 1.479\text{Hz} \]

\[ G_{\text{PWM-PS}}(f) = \frac{M_{1}V_{\text{OUT}}}{M_{1}M_{2} \times 1V} \frac{1}{\frac{s(f)}{2\pi f_{\text{PWM-PS}}}} \]

\[ G_{\text{VL}}(f) = G_{\text{FB}}G_{\text{PWM-PS}}(f) \]

\[ G_{\text{VLdb}}(f) = 20\log\left(G_{\text{VL}}(f)\right) \]

---

**Figure 33. Bode Plot of the Open Voltage Loop without Error Amplifier**

The voltage error amplifier is compensated with a zero, \( f_{\text{ZERO}} \), at the \( f_{\text{PWM-PS}} \) pole and a pole, \( f_{\text{POLE}} \), placed at 20 Hz to reject high frequency noise and roll off the gain amplitude. The overall voltage loop crossover, \( f_{v} \), is desired to be at 10 Hz. The compensation components of the voltage error amplifier are selected accordingly.

\[ f_{\text{ZERO}} = \frac{1}{2\pi R_{\text{VCOMP}}C_{\text{VCOMP}}} \]

\[ f_{\text{POLE}} = \frac{1}{2\pi \frac{R_{\text{VCOMP}}C_{\text{VCOMP}}C_{\text{VCOMP-\text{P}}}}{C_{\text{VCOMP}} + C_{\text{VCOMP-\text{P}}}}} \]

\[ G_{\text{EA}}(f) = g_{\text{mv}} \left[ \frac{1 + s(f)R_{\text{VCOMP}}C_{\text{VCOMP}}}{\left(C_{\text{VCOMP}} + C_{\text{VCOMP-\text{P}}}ight)s(f) \left(1 + s(f)\frac{R_{\text{VCOMP}}C_{\text{VCOMP}}C_{\text{VCOMP-\text{P}}}}{C_{\text{VCOMP}} + C_{\text{VCOMP-\text{P}}}}\right)} \right] \]

From Figure 33, the gain of the voltage transfer function at 10 Hz is approximately 0.081 dB. Estimating that the parallel capacitor, \( C_{\text{VCOMP-\text{P}}} \), is much smaller than the series capacitor, \( C_{\text{VCOMP}} \), the unity gain will be at \( f_{v} \), and the zero will be at \( f_{\text{PWM-PS}} \), the series compensation capacitor is determined:

\[ f_{v} = 10\text{Hz} \]
The capacitor for VCOMP must have a voltage rating that is greater than the absolute maximum voltage rating of the VCOMP pin, which is 7 V. The readily available standard value capacitor that is rated for at least 10 V in the package size that would fit the application was 4.7 µF and this is the value used for C\textsubscript{VCOMP} in this design example.

\[ R_{\text{VCOMP}} \text{ is calculated using the actual } C_{\text{VCOMP}} \text{ capacitor value.} \]

\[ C_{\text{VCOMP}} = 4.7 \mu F \]  
\[ R_{\text{VCOMP}} = \frac{1}{2\pi f_{\text{ZERO}} C_{\text{VCOMP}}} \]  
\[ R_{\text{VCOMP}} = \frac{1}{2 \times \pi \times 1.479 \text{Hz} \times 4.7 \mu F} = 22.89 \text{k}\Omega \]

A 22.6-kΩ resistor is used for R\text{VCOMP}.

\[ C_{\text{VCOMP}_P} = \frac{C_{\text{VCOMP}}}{2\pi f_{\text{POLE}} R_{\text{VCOMP}} C_{\text{VCOMP}} - 1} \]

\[ C_{\text{VCOMP}_P} = \frac{4.7 \mu F}{2 \times \pi \times 20 \text{Hz} \times 22.6 \text{k}\Omega \times 4.7 \mu F - 1} = 0.381 \mu F \]

A 0.47-µF capacitor is used for C\text{VCOMP}_P.

The total closed loop transfer function, G\textsubscript{VL_total}, contains the combined stages and is plotted in Figure 34.

\[ G_{\text{VL_total}}(f) = G_{\text{FB}}(f) G_{\text{PWM_PS}}(f) G_{\text{EA}}(f) \]

\[ G_{\text{VL_totaldB}}(f) = 20 \log \left| G_{\text{VL_total}}(f) \right| \]
9.2.3 Application Curve

Figure 35. UCC28180EVM-573 Efficiency (As a Function of Line Voltage and Load Current)

Figure 36. UCC28180EVM-573 Power Factor (As a Function of Line Voltage and Load Current)

Figure 37. UCC28180EVM-573 Total Harmonic Distortion (As a Function of Line Voltage and Load Current)

Figure 38. UCC28180EVM-573 Current Harmonics, (230-V_{AC}, 50-Hz Input, Full Load, Without the Fundamental)

Figure 39. UCC28180EVM-573 Current Harmonics, (115-V_{AC}, 60-Hz Input, Full Load, Without the Fundamental)
10 Power Supply Recommendations

10.1 Bias Supply

The UCC28180 operates from an external bias supply. It is recommended that the device be powered from a regulated auxiliary supply. (This device is not intended to be used from a bootstrap bias supply. A bootstrap bias supply is fed from the input high voltage through a resistor with sufficient capacitance on VCC to hold up the voltage on VCC until current can be supplied from a bias winding on the boost inductor. For that reason, the minimal hysteresis on VCC would require an unreasonable value of hold-up capacitance.)

During normal operation, when the output is regulated, current drawn by the device includes the nominal run current plus the current supplied to the gate of the external boost switch. Decoupling of the bias supply must take switching current into account in order to keep ripple voltage on VCC to a minimum. A ceramic capacitor of 0.1-µF minimum value from VCC to GND with short, wide traces is recommended.

![Device Supply States Diagram](image)

**Figure 40. Device Supply States**

The device's bias operates in several states. During startup, VCC Under-Voltage LockOut (UVLO) sets the minimum operational DC input voltage of the controller. There are two UVLO thresholds. When the UVLO turn-on threshold is exceeded, the PFC controller turns ON. If the VCC voltage falls below the UVLO turn-off threshold, the PFC controller turns off. During UVLO, current drawn by the device is minimal. After the device turns on, Soft Start (SS) is initiated and the boost inductor current is ramped up in a controlled manner to reduce the stress on the external components and avoids output voltage overshoot. During soft start and after the output is in regulation, the device draws its normal run current. If any of several fault conditions are encountered or if the device is put in standby with an external signal, the device draws a reduced standby current.

11 Layout

11.1 Layout Guidelines

As with all PWM controllers, the effectiveness of the filter capacitors on the signal pins depends upon the integrity of the ground return. Separating the high di/dt induced noise on the power ground from the low current quiet signal ground is required for adequate noise immunity. Even with a signal layer PCB design, the pin out of the UCC28180 is ideally suited to minimize noise on the small signal traces. As shown in Figure 41, the capacitors on VSENSE, VCOMP, ISENSE, ICOMP, and FREQ (if used) must be all be returned directly to the portion of the ground plane that is the quiet signal GND and not in high-current return path of the converter, shown as power GND. The trace from the FREQ pin to the frequency programming resistor should be as short as possible. It is recommended that the compensation components on ICOMP and VCOMP are located as close as possible to the UCC28180. Placement of these components should take precedence, paying close attention to keeping their traces away from high noise areas. The bypass capacitors on VCC must be located physically close the VCC and GND pins of the UCC28180 but should not be in the immediate path of the signal return.
Layout Guidelines (continued)

Other layout considerations should include keeping the switch node as short as possible, with a wide trace to reduce induced ringing caused by parasitic inductance. Every effort should be made to avoid noise from the switch node from corrupting the small signal traces with adequate clearance and ground shielding. As some compromises must be made due to limitation of PCB layers or space constraints, traces that must be made long, such as the signal from the current sense resistor shown in Figure 41, should be as wide as possible, avoid long narrow traces.

Table 2. Layout Component Description for Figure 41

<table>
<thead>
<tr>
<th>REFERENCE DESIGNATOR</th>
<th>LAYOUT COMPONENTS</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>U1</td>
<td>Controller, UCC28180</td>
<td></td>
</tr>
<tr>
<td>Q1</td>
<td>Main switch</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>Boost diode</td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>RGATE</td>
<td></td>
</tr>
<tr>
<td>R7</td>
<td>Pull-down resistor on GATE</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>Turn-off diode on GATE</td>
<td></td>
</tr>
<tr>
<td>D4</td>
<td>ISENSE pin diode</td>
<td></td>
</tr>
<tr>
<td>C11, C12</td>
<td>VCC bypass capacitors</td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>ICOMP compensation, $C_{ICOMP}$</td>
<td></td>
</tr>
<tr>
<td>R1, C6</td>
<td>Placeholders for additional ICOMP compensation, if needed</td>
<td></td>
</tr>
<tr>
<td>C8</td>
<td>ISENSE filter, $C_{ISENSE}$</td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>ISENSE inrush current limiting resistor, $R_{SENSE}$</td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>Frequency programming resistor, $R_{FREQ}$</td>
<td></td>
</tr>
<tr>
<td>C9</td>
<td>Placeholder for FREQ filter, if needed</td>
<td></td>
</tr>
<tr>
<td>R6, C13, C14</td>
<td>VCOMP compensation components, $R_{VCOMP}$, $C_{VCOMP}$, $C_{VCOMP,P}$, $C_{VCOMP_S}$</td>
<td></td>
</tr>
<tr>
<td>C15</td>
<td>VSENSE filter, $C_{VSENSE}$</td>
<td></td>
</tr>
<tr>
<td>R11, R12</td>
<td>$R_{FB1}$ on VSENSE</td>
<td></td>
</tr>
<tr>
<td>R13</td>
<td>$R_{FB2}$ on VSENSE</td>
<td></td>
</tr>
</tbody>
</table>
11.2 Layout Example

Figure 41. Recommended Layout for UCC28180
12 Device and Documentation Support

12.1 Documentation Support

12.1.1 Related Documentation

These references, additional design tools, and links to additional references, including design software and models may be found on the web at http://www.power.ti.com under Technical Documents.

- Design Spreadsheet, *UCC28180 Design Calculator*, SLUC506

12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** *TI’s Engineer-to-Engineer (E2E) Community*. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI’s Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

12.4 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

12.5 Electrostatic Discharge Caution

⚠️ These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

12.6 Glossary

**SLYZ022 — TI Glossary.**

This glossary lists and explains terms, acronyms, and definitions.

13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/ Ball material</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28180D</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>U28180</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC28180DR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>U28180</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- ** OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.**: The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION

REEL DIMENSIONS

TAPE DIMENSIONS

| A0 | Dimension designed to accommodate the component width |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

Pocket Quadrants

Sprocket Holes

User Direction of Feed

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28180DR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
## TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28180DR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>340.5</td>
<td>338.1</td>
<td>20.6</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
**TUBE**

- **T** - Tube height
- **W** - Tube width
- **L** - Tube length
- **B** - Alignment groove width

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Name</th>
<th>Package Type</th>
<th>Pins</th>
<th>SPQ</th>
<th>L (mm)</th>
<th>W (mm)</th>
<th>T (µm)</th>
<th>B (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28180D</td>
<td>D</td>
<td>SOIC</td>
<td>8</td>
<td>75</td>
<td>507</td>
<td>8</td>
<td>3940</td>
<td>4.32</td>
</tr>
</tbody>
</table>
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated