1 Features

- Programmable-output turnon delay
- Adaptive delay set
- Bidirectional oscillator synchronization
- Voltage-mode, peak current-mode, or average current-mode control
- Programmable soft start, soft stop, and chip disable via a single pin
- 0% to 100% duty-cycle control
- 7-MHz error amplifier
- Operation to 1 MHz
- Typical 5-mA operating current at 500 kHz
- Very low 150-μA current during UVLO

2 Applications

- Phase-shifted full-bridge converters
- Off-line, telecom, datacom, and servers
- Distributed power architecture
- High-density power modules

3 Description

The UCC3895 is a phase-shift PWM controller that implements control of a full-bridge power stage by phase shifting the switching of one half-bridge with respect to the other. The device allows constant frequency pulse-width modulation in conjunction with resonant zero-voltage switching to provide high efficiency at high frequencies. The part is used either as a voltage-mode or current-mode controller.

While the UCC3895 maintains the functionality of the UC3875/6/7/8 family and UC3879, it improves on that controller family with additional features such as enhanced control logic, adaptive delay set, and shutdown capability. Because the device is built using the BCDMOS process, it operates with dramatically less supply current than its bipolar counterparts. The UCC3895 operates with a maximum clock frequency of 1 MHz.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>CDIP (20)</td>
<td>24.20 mm × 6.92 mm</td>
<td></td>
</tr>
<tr>
<td>LCCC (20)</td>
<td>8.89 mm × 8.89 mm</td>
<td></td>
</tr>
<tr>
<td>SOIC (20)</td>
<td>12.80 mm × 7.50 mm</td>
<td></td>
</tr>
<tr>
<td>PDIP (20)</td>
<td>24.33 mm × 6.35 mm</td>
<td></td>
</tr>
<tr>
<td>TSSOP (20)</td>
<td>6.50 mm × 4.40 mm</td>
<td></td>
</tr>
<tr>
<td>PLCC (20)</td>
<td>8.96 mm × 8.96 mm</td>
<td></td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.
4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision P (June 2013) to Revision Q

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ........................................... 1
- Changed UCC1895 $V_{OL\:MAX}$, From 250 mV : To 300 mV in Electrical Characteristics ........................................... 8
- Changed UCC1895 RAMP sink current MIN, From 12 mA : To 10 mA in Electrical Characteristics ................................. 8
- Changed the $F_{SW}$ note in the Detailed Design Procedure section ............................................................................ 23
- Changed the voltage drop across the $R_{DS(on)}$ from 0.5-V to 4.5-V forward voltage drop in the output rectifiers .......... 23
- Added Output Voltage Setpoint section ....................................................................................................................... 34
- Added Setting the Switching Frequency section ........................................................................................................ 36
- Added Soft Start section .................................................................................................................................................. 36
- Added Setting the Switching Delays section ................................................................................................................ 36
- Added Setting the Slope Compensation section ........................................................................................................ 38

Changes from Revision O (April 2010) to Revision P

- Added The CS input connects to text to the beginning of the CS Detailed Pin Description ............................................ 14
- Added second paragraph to detailed REF Pin Description and included the UCC1895 at the end of the first paragraph to differentiate capacitance capabilities of the devices ............................................................................. 16
- Changed UCC3895 Timing Diagram in the Application Information section to reflect the maximum duty cycle conditions 19

Changes from Revision N (May 2009) to Revision O

- Changed REF pin description from “Do not use more than 1.0 μF of total capacitance on this pin.” to “Do not use more than 4.7 μF of total capacitance on this pin.” ............................................................. 16
5 Pin Configuration and Functions

PW AND DW PACKAGE DRAWINGS (TOP VIEW)

<table>
<thead>
<tr>
<th>EAN</th>
<th>1</th>
<th>20</th>
<th>EAP</th>
</tr>
</thead>
<tbody>
<tr>
<td>EAOUT</td>
<td>2</td>
<td>19</td>
<td>SS/DISB</td>
</tr>
<tr>
<td>RAMP</td>
<td>3</td>
<td>18</td>
<td>OUTA</td>
</tr>
<tr>
<td>REF</td>
<td>4</td>
<td>17</td>
<td>OUTB</td>
</tr>
<tr>
<td>GND</td>
<td>5</td>
<td>16</td>
<td>PGND</td>
</tr>
<tr>
<td>SYNC</td>
<td>6</td>
<td>15</td>
<td>VDD</td>
</tr>
<tr>
<td>CT</td>
<td>7</td>
<td>14</td>
<td>OUTC</td>
</tr>
<tr>
<td>RT</td>
<td>8</td>
<td>13</td>
<td>OUTD</td>
</tr>
<tr>
<td>DELAB</td>
<td>9</td>
<td>12</td>
<td>CS</td>
</tr>
<tr>
<td>DELCD</td>
<td>10</td>
<td>11</td>
<td>ADS</td>
</tr>
</tbody>
</table>

N AND J PACKAGE DRAWINGS (TOP VIEW)

<table>
<thead>
<tr>
<th>EAN</th>
<th>1</th>
<th>20</th>
<th>EAP</th>
</tr>
</thead>
<tbody>
<tr>
<td>EAOUT</td>
<td>2</td>
<td>19</td>
<td>SS/DISB</td>
</tr>
<tr>
<td>RAMP</td>
<td>3</td>
<td>18</td>
<td>OUTA</td>
</tr>
<tr>
<td>REF</td>
<td>4</td>
<td>17</td>
<td>OUTB</td>
</tr>
<tr>
<td>GND</td>
<td>5</td>
<td>16</td>
<td>PGND</td>
</tr>
<tr>
<td>SYNC</td>
<td>6</td>
<td>15</td>
<td>VDD</td>
</tr>
<tr>
<td>CT</td>
<td>7</td>
<td>14</td>
<td>OUTC</td>
</tr>
<tr>
<td>RT</td>
<td>8</td>
<td>13</td>
<td>OUTD</td>
</tr>
<tr>
<td>DELAB</td>
<td>9</td>
<td>12</td>
<td>CS</td>
</tr>
<tr>
<td>DELCD</td>
<td>10</td>
<td>11</td>
<td>ADS</td>
</tr>
</tbody>
</table>

FN AND FK PACKAGE DRAWINGS (TOP VIEW)

<table>
<thead>
<tr>
<th>EAN</th>
</tr>
</thead>
<tbody>
<tr>
<td>EAOUT</td>
</tr>
<tr>
<td>RAMP</td>
</tr>
<tr>
<td>EAP</td>
</tr>
<tr>
<td>SS/DISB</td>
</tr>
<tr>
<td>REF</td>
</tr>
<tr>
<td>GND</td>
</tr>
<tr>
<td>SYNC</td>
</tr>
<tr>
<td>CT</td>
</tr>
<tr>
<td>RT</td>
</tr>
<tr>
<td>DELAB</td>
</tr>
<tr>
<td>DELCD</td>
</tr>
<tr>
<td>OUTD</td>
</tr>
<tr>
<td>CS</td>
</tr>
<tr>
<td>ADS</td>
</tr>
<tr>
<td>PW AND DW PACKAGE (TOP VIEW)</td>
</tr>
<tr>
<td>N AND J PACKAGE DRAWINGS (TOP VIEW)</td>
</tr>
<tr>
<td>FN AND FK PACKAGE DRAWINGS (TOP VIEW)</td>
</tr>
</tbody>
</table>
### Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>DESCRIPTION</td>
</tr>
<tr>
<td>ADS</td>
<td>11</td>
<td>I</td>
</tr>
<tr>
<td>CS</td>
<td>12</td>
<td>I</td>
</tr>
<tr>
<td>CT</td>
<td>7</td>
<td>I</td>
</tr>
<tr>
<td>DELAB</td>
<td>9</td>
<td>I</td>
</tr>
<tr>
<td>DELCD</td>
<td>10</td>
<td>I</td>
</tr>
<tr>
<td>EAOUT</td>
<td>2</td>
<td>I/O</td>
</tr>
<tr>
<td>EAP</td>
<td>20</td>
<td>I</td>
</tr>
<tr>
<td>EAN</td>
<td>1</td>
<td>I</td>
</tr>
<tr>
<td>GND</td>
<td>5</td>
<td>—</td>
</tr>
<tr>
<td>OUTA</td>
<td>18</td>
<td>O</td>
</tr>
<tr>
<td>OUTB</td>
<td>17</td>
<td>O</td>
</tr>
<tr>
<td>OUTC</td>
<td>14</td>
<td>O</td>
</tr>
<tr>
<td>OUTD</td>
<td>13</td>
<td>O</td>
</tr>
<tr>
<td>PGND</td>
<td>16</td>
<td>—</td>
</tr>
<tr>
<td>RAMP</td>
<td>3</td>
<td>I</td>
</tr>
<tr>
<td>REF</td>
<td>4</td>
<td>O</td>
</tr>
<tr>
<td>RT</td>
<td>8</td>
<td>I</td>
</tr>
<tr>
<td>SS/DISB</td>
<td>19</td>
<td>I</td>
</tr>
<tr>
<td>SYNC</td>
<td>6</td>
<td>I/O</td>
</tr>
<tr>
<td>VDD</td>
<td>15</td>
<td>I</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>17</td>
<td>17</td>
<td>V</td>
</tr>
<tr>
<td>Output current</td>
<td>100</td>
<td>100</td>
<td>mA</td>
</tr>
<tr>
<td>Reference current</td>
<td>15</td>
<td>15</td>
<td>mA</td>
</tr>
<tr>
<td>Supply current</td>
<td>30</td>
<td>30</td>
<td>mA</td>
</tr>
<tr>
<td>Analog inputs</td>
<td>–0.3</td>
<td>REF+0.3</td>
<td>V</td>
</tr>
<tr>
<td>Drive outputs</td>
<td>–0.3</td>
<td>VCC+0.3</td>
<td>V</td>
</tr>
<tr>
<td>Power dissipation at $T_A = 25°C$</td>
<td>650</td>
<td>650</td>
<td>mW</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>1</td>
<td>W</td>
</tr>
<tr>
<td>$T_J$ Junction temperature</td>
<td>–55</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>$T_{stg}$ Storage temperature</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{(ESD)}$ Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)</td>
<td>±1000</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(2)</td>
<td>±1000</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)(1)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$ Supply voltage</td>
<td>10</td>
<td>16.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{DD}$ Supply voltage bypass capacitor(2)</td>
<td>10 × $C_{REF}$</td>
<td>µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{REF}$ Reference bypass capacitor (UCC1895)(3)</td>
<td>0.1</td>
<td>1</td>
<td>µF</td>
<td></td>
</tr>
<tr>
<td>$C_{REF}$ Reference bypass capacitor (UCC2895, UCC3895)(3)</td>
<td>0.1</td>
<td>4.7</td>
<td>µF</td>
<td></td>
</tr>
<tr>
<td>$C_T$ Timing capacitor (for 500-kHz switching frequency)</td>
<td>220</td>
<td>pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_T$ Timing resistor (for 500-kHz switching frequency)</td>
<td>82</td>
<td>kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{DEL_{AB}}, R_{DEL_{CD}}$ Delay resistor</td>
<td>2.5</td>
<td>40</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>$T_J$ Operating junction temperature(4)</td>
<td>–55</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

(1) TI recommends that there be a single point grounded between GND and PGND directly under the device. There must be a separate ground plane associated with the GND pin and all components associated with pins 1 through 12, plus 19 and 20, be located over this ground plane. Any connections associated with these pins to ground must be connected to this ground plane.
(2) The $V_{DD}$ capacitor must be a low ESR, ESL ceramic capacitor located directly across the VDD and PGND pins. A larger bulk capacitor must be located as physically close as possible to the $V_{DD}$ pins.
(3) The $V_{REF}$ capacitor must be a low ESR, ESL ceramic capacitor located directly across the REF and GND pins. If a larger capacitor is desired for the $V_{REF}$ then it must be located near the $V_{REF}$ pin and connected to the $V_{REF}$ pin with a resistor of 51 kΩ or greater. The bulk capacitor on $V_{DD}$ must be a factor of 10 greater than the total $V_{REF}$ capacitance.
(4) TI does not recommended that the device operate under conditions beyond those specified in this table for extended periods of time.
### 6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>UCC1895</th>
<th>UCC2895</th>
<th>UCC3895</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>J (CDIP)</td>
<td>FK (LCCC)</td>
<td>DW (SOIC)</td>
</tr>
<tr>
<td>20 PINS</td>
<td>20 PINS</td>
<td>20 PINS</td>
<td>20 PINS</td>
</tr>
<tr>
<td>$R_{JJA}$</td>
<td>Junction-to-ambient thermal resistance</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>$R_{JUC\text{(top)}}$</td>
<td>Junction-to-case (top) thermal resistance</td>
<td>34.2</td>
<td>31.2</td>
</tr>
<tr>
<td>$R_{JUB}$</td>
<td>Junction-to-board thermal resistance</td>
<td>48.9</td>
<td>30.9</td>
</tr>
<tr>
<td>$\psi_{JT}$</td>
<td>Junction-to-top characterization parameter</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>$\psi_{JB}$</td>
<td>Junction-to-board characterization parameter</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>$R_{JUC\text{(bot)}}$</td>
<td>Junction-to-case (bottom) thermal resistance</td>
<td>8.9</td>
<td>3.3</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

$V_{DD} = 12$ V, $R_T = 82 \, \Omega$, $C_T = 220$ pF, $R_{DELAB} = 10 \, \Omega$, $R_{DELCDO} = 10 \, \Omega$, $C_{REF} = 0.1 \, \mu$F, $C_{VDD} = 0.1 \, \mu$F and no load on the outputs, $T_A = T_J$, $T_A = 0°C$ to $70°C$ for UCC3895x, $T_A = -40°C$ to $85°C$ for UCC2895x and $T_A = -55°C$ to $125°C$ for the UCC1895x (unless otherwise noted).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$UVLO$ (UNDERVOLTAGE LOCKOUT)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$UVLO_{\text{(on)}}$</td>
<td>Start-up voltage threshold</td>
<td>10.2</td>
<td>11</td>
<td>11.8</td>
<td>V</td>
</tr>
<tr>
<td>$UVLO_{\text{(off)}}$</td>
<td>Minimum operating voltage after start-up</td>
<td>8.2</td>
<td>9</td>
<td>9.8</td>
<td>V</td>
</tr>
<tr>
<td>$UVLO_{\text{(hys)}}$</td>
<td>Hysteresis</td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>V</td>
</tr>
<tr>
<td>SUPPLY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{START}$</td>
<td>Start-up current</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{DD}$</td>
<td>Operating current</td>
<td>VDD = 8 V</td>
<td>150</td>
<td>250</td>
<td>mA</td>
</tr>
<tr>
<td>$V_{DD\text{ CLAMP}}$</td>
<td>VDD clamp voltage</td>
<td>IDD = 10 mA</td>
<td>16.5</td>
<td>17.5</td>
<td>18.5</td>
</tr>
<tr>
<td>VOLTAGE REFERENCE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{REF}$</td>
<td>Output voltage</td>
<td>$T_J = 25°C$</td>
<td>4.94</td>
<td>5</td>
<td>5.06</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$10 , V &lt; VDD &lt; V_{DD\text{ CLAMP}}$, $0 , mA &lt; I_{REF} &lt; 5 , mA$, temperature</td>
<td>4.85</td>
<td>5</td>
<td>5.15</td>
</tr>
<tr>
<td>$I_{SC}$</td>
<td>Short circuit current</td>
<td>REF = 0 V, $T_J = 25°C$</td>
<td>10</td>
<td>20</td>
<td>mA</td>
</tr>
<tr>
<td>ERROR AMPLIFIER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Common-mode input voltage range</td>
<td></td>
<td>$-0.1$</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IO}$</td>
<td>Offset voltage</td>
<td></td>
<td>$-7$</td>
<td>7</td>
<td>mV</td>
</tr>
<tr>
<td>$I_{IBIAS}$</td>
<td>Input bias current (EAP, EAN)</td>
<td></td>
<td>$-1$</td>
<td>1</td>
<td>µA</td>
</tr>
<tr>
<td>$E_{AOUT \text{ VOH}}$</td>
<td>High-level output voltage</td>
<td>EAP – EAN = 500 mV, $I_{EAO\text{UT}} =-0.5 , mA$</td>
<td>4</td>
<td>4.5</td>
<td>5</td>
</tr>
<tr>
<td>$E_{AOUT \text{ VOL}}$</td>
<td>Low-level output voltage</td>
<td>EAP – EAN = 500 mV, $I_{EAO\text{UT}} = 0.5 , mA$</td>
<td>0</td>
<td>0.2</td>
<td>0.4</td>
</tr>
<tr>
<td>$I_{SOURCE}$</td>
<td>Error amplifier output source current</td>
<td>EAP = EAN = 500 mV, $E_{AOUT} = 2.5 , V$</td>
<td>1</td>
<td>1.5</td>
<td></td>
</tr>
<tr>
<td>$I_{SINK}$</td>
<td>Error amplifier output sink current</td>
<td>EAP = EAN = 500 mV, $E_{AOUT} = 2.5 , V$</td>
<td>2.5</td>
<td>4.5</td>
<td></td>
</tr>
<tr>
<td>$A_{VOL}$</td>
<td>Open-loop dc gain</td>
<td></td>
<td>75</td>
<td>85</td>
<td>dB</td>
</tr>
<tr>
<td>GBW</td>
<td>Unity gain bandwidth(1)</td>
<td></td>
<td>5</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>Slew rate(1)</td>
<td></td>
<td>1 V &lt; EAN &lt; 0 V, EAP = 500 mV, 0.5 V &lt; $E_{AOUT} &lt; 3 , V$</td>
<td></td>
<td>1.5</td>
<td>2.2</td>
</tr>
<tr>
<td>No-load comparator turn-off threshold</td>
<td></td>
<td></td>
<td></td>
<td>0.45</td>
<td>0.5</td>
</tr>
<tr>
<td>No-load comparator turn-on threshold</td>
<td></td>
<td></td>
<td></td>
<td>0.55</td>
<td>0.6</td>
</tr>
</tbody>
</table>

(1) Ensured by design. Not production tested.
Electrical Characteristics (continued)

$V_{DD} = 12 \, \text{V}, \, R_T = 82 \, \text{k}\Omega, \, C_T = 220 \, \text{pF}, \, R_{\text{DELAB}} = 10 \, \text{k}\Omega, \, R_{\text{DELCD}} = 10 \, \text{k}\Omega, \, C_{\text{REF}} = 0.1 \, \mu\text{F}, \, C_{VDD} = 0.1 \, \mu\text{F}$ and no load on the outputs, $T_A = T_J$, $T_A = 0^\circ \text{C}$ to $70^\circ \text{C}$ for UCC3895x, $T_A = -40^\circ \text{C}$ to $85^\circ \text{C}$ for UCC2895x and $T_A = -55^\circ \text{C}$ to $125^\circ \text{C}$ for the UCC1895x (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>No-load comparator hysteresis</td>
<td></td>
<td>0.035</td>
<td>0.1</td>
<td>0.165</td>
<td>V</td>
</tr>
<tr>
<td>OSCILLATOR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{OSC}}$ Frequency</td>
<td>$T_J = 25^\circ \text{C}$</td>
<td>473</td>
<td>500</td>
<td>527</td>
<td>kHz</td>
</tr>
<tr>
<td>Frequency total variation</td>
<td>Over line, temperature</td>
<td>2.5%</td>
<td>5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{IH, SYNC}}$</td>
<td>SYNC input threshold, SYNC</td>
<td>2.05</td>
<td>2.1</td>
<td>2.4</td>
<td>V</td>
</tr>
<tr>
<td>$I_{\text{CH, SYNC}}$ High-level output voltage, SYNC</td>
<td>$I_{\text{SYNC}} = -400 , \mu\text{A}, , V_{\text{CT}} = 2.6 , \text{V}$</td>
<td>4.1</td>
<td>4.5</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td>$I_{\text{CL, SYNC}}$ Low-level output voltage, SYNC</td>
<td>$I_{\text{SYNC}} = 100 , \mu\text{A}, , V_{\text{CT}} = 0 , \text{V}$</td>
<td>0</td>
<td>0.5</td>
<td>1</td>
<td>V</td>
</tr>
<tr>
<td>Sync output pulse width</td>
<td>$\text{LOAD}_{\text{SYNC}} = 3.9 , \text{k}\Omega$ and $30 , \text{pF}$ in parallel</td>
<td>85</td>
<td>135</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$V_{RT}$</td>
<td>Timing resistor voltage</td>
<td>2.9</td>
<td>3</td>
<td>3.1</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{CT(peak)}}$ Timing capacitor peak voltage</td>
<td>2.25</td>
<td>2.35</td>
<td>2.55</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{CT(valley)}}$ Timing capacitor valley voltage</td>
<td>0</td>
<td>0.2</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>CURRENT SENSE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{CS(bias)}}$ Current sense bias current</td>
<td>$0 , \text{V} &lt; \text{CS} &lt; 2.5 , \text{V}, , 0 , \text{V} , \text{ADS} &lt; 2.5 , \text{V}$</td>
<td>-4.5</td>
<td>20</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Peak current threshold</td>
<td></td>
<td>1.9</td>
<td>2</td>
<td>2.1</td>
<td>V</td>
</tr>
<tr>
<td>Overcurrent threshold</td>
<td></td>
<td>2.4</td>
<td>2.5</td>
<td>2.6</td>
<td>V</td>
</tr>
<tr>
<td>Current sense to output delay</td>
<td>$0 , \text{V} \leq \text{CS} \leq 2.3 , \text{V}, , \text{DELAB} = \text{DELCD} = \text{REF}$</td>
<td>75</td>
<td>110</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>SOFT START/SHUTDOWN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{SOURCE}}$ Soft-start source current</td>
<td>SS/DISB = 3.0 , \text{V}, , \text{CS} = 1.9 , \text{V}$</td>
<td>-40</td>
<td>-35</td>
<td>-30</td>
<td>µA</td>
</tr>
<tr>
<td>$I_{\text{SINK}}$ Soft-start sink current</td>
<td>SS/DISB = 3.0 , \text{V}, , \text{CS} = 2.6 , \text{V}$</td>
<td>325</td>
<td>350</td>
<td>375</td>
<td>µA</td>
</tr>
<tr>
<td>Soft-start/disable comparator threshold</td>
<td></td>
<td>0.44</td>
<td>0.5</td>
<td>0.56</td>
<td>V</td>
</tr>
<tr>
<td>ADAPTIVE DELAY SET (ADS)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DELAB/DELCD output voltage</td>
<td>ADS = CS = 0 , \text{V}$</td>
<td>0.45</td>
<td>0.5</td>
<td>0.55</td>
<td>V</td>
</tr>
<tr>
<td>$I_{\text{DELAY}}$ Output delay$^{(1)(2)}$</td>
<td>ADS = 0 , \text{V}, , \text{CS} = 2 , \text{V}$</td>
<td>1.9</td>
<td>2</td>
<td>2.1</td>
<td>V</td>
</tr>
<tr>
<td>ADS bias current</td>
<td>$0 , \text{V} &lt; \text{ADS} &lt; 2.5 , \text{V}, , 0 , \text{V} &lt; \text{CS} &lt; 2.5 , \text{V}$</td>
<td>-20</td>
<td>20</td>
<td></td>
<td>µA</td>
</tr>
</tbody>
</table>

(2) Output delay is measured between OUTA and OUTB, or OUTC and OUTD. Output delay is defined as shown below where: $t_{\text{f(OUTA)}} = \text{falling edge of OUTA signal}$, $t_{\text{r(OUTB)}} = \text{rising edge of OUTB signal}$ (see Figure 1 and Figure 2).
Electrical Characteristics (continued)

\[ V_{DD} = 12 \text{ V}, R_T = 82 \text{ kΩ}, C_T = 220 \text{ pF}, R_{DELAB} = 10 \text{ kΩ}, R_{DELCD} = 10 \text{ kΩ}, C_{REF} = 0.1 \mu\text{F}, C_{VDD} = 0.1 \mu\text{F} \text{ and no load on the outputs, } T_A = T_J, T_A = 0^\circ \text{C to 70}^\circ \text{C for UCC3895x, } T_A = -40^\circ \text{C to 85}^\circ \text{C for UCC2895x and } T_A = -55^\circ \text{C to 125}^\circ \text{C for the UCC1895x (unless otherwise noted)} \]

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>OUTPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{OH} )</td>
<td>High-level output voltage (all outputs)</td>
<td>( I_{OUT} = -10 \text{ mA, VDD to output} )</td>
<td>250</td>
<td>400</td>
<td>mV</td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>Low-level output voltage (all outputs)</td>
<td>( I_{OUT} = 10 \text{ mA} )</td>
<td>UCC1895</td>
<td>150</td>
<td>300</td>
</tr>
<tr>
<td></td>
<td></td>
<td>UCC2895, UCC3895</td>
<td>150</td>
<td>250</td>
<td></td>
</tr>
<tr>
<td>( t_R )</td>
<td>Rise time (^{(1)})</td>
<td>( C_{LOAD} = 100 \text{ pF} )</td>
<td>20</td>
<td>35</td>
<td>ns</td>
</tr>
<tr>
<td>( t_F )</td>
<td>Fall time (^{(1)})</td>
<td>( C_{LOAD} = 100 \text{ pF} )</td>
<td>20</td>
<td>35</td>
<td>ns</td>
</tr>
</tbody>
</table>

PWM COMPARATOR

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>EAOUT to RAMP input offset voltage</td>
<td>RAMP = 0 V, DELAB = DELCD = REF</td>
<td>0.72</td>
<td>0.85</td>
<td>1.05</td>
<td>V</td>
</tr>
<tr>
<td>Minimum phase shift (^{(3)}) ((OUTA to OUTC, OUTB to OUTD))</td>
<td>RAMP = 0 V, EAOUT = 650 mV</td>
<td>0.0%</td>
<td>0.85%</td>
<td>1.4%</td>
<td></td>
</tr>
<tr>
<td>( t_{DELAY} )</td>
<td>Delay (^{(2)}) ((RAMP to OUTC, RAMP to OUTD))</td>
<td>0 V &lt; RAMP &lt; 2.5 V, EAOUT = 1.2 V, DELAB = DELCD = REF</td>
<td>70</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td>( I_{(bias)} )</td>
<td>RAMP bias current</td>
<td>RAMP &lt; 5 V, CT = 2.2 V</td>
<td>-5</td>
<td>5</td>
<td>( \mu\text{A} )</td>
</tr>
<tr>
<td>( I_{(sink)} )</td>
<td>RAMP sink current</td>
<td>RAMP = 5 V, CT = 2.6 V</td>
<td>UCC1895</td>
<td>10</td>
<td>19</td>
</tr>
<tr>
<td></td>
<td></td>
<td>UCC2895, UCC3895</td>
<td>12</td>
<td>19</td>
<td></td>
</tr>
</tbody>
</table>

\(^{(3)}\) Minimum phase shift is defined as:

\[ \Phi = 180 \times \frac{t_{(OUTC)} - t_{(OUTA)}}{t_{PERIOD}} \text{ or } \Phi = 180 \times \frac{t_{(OUTC)} - t_{(OUTB)}}{t_{PERIOD}} \]

where

- \( t_{(OUTA)} \) = falling edge of OUTA signal
- \( t_{(OUTB)} \) = falling edge of OUTB signal
- \( t_{(OUTC)} \) = falling edge of OUTC signal
- \( t_{(OUTD)} \) = falling edge of OUTD signal
- \( t_{PERIOD} \) = period of OUTA or OUTB signal

\[ t_{PERIOD} \]

\[ t_{DELAY} = t_{(OUTA)} - t_{(OUTC)} \]

Figure 1. Same Applies to OUTB and OUTD
\[ \text{DELAY} = t_{R(OUTB)} - t_{f(OUTA)} \]

Figure 2. Same Applies to OUTC and OUTD
6.6 Typical Characteristics

Figure 3. Output Delay (tDELAY) vs Delay Resistance (RDEL)

Figure 4. Oscillator Frequency (fSW) vs Timing Capacitance (CT)

Figure 5. EAOUT to Ramp Offset (VOFFSET) vs Temperature (TA)

Figure 6. Amplifier Gain and Phase Margin vs Frequency (fOSC)

Figure 7. Input Current (IDD) vs Oscillator Frequency (fOSC)

Figure 8. Input Current (IDD) vs Oscillator Frequency (fOSC)
7 Detailed Description

7.1 Overview

The UCC3895 device combines all the functions necessary to control a phase-shifted full bridge power stage in a 20-pin package. It includes all the outputs needed to drive the four switches in the full-bridge circuit. The dead times between the upper and lower switches in the full bridge may be set using the DELAB and DELCD inputs. Further, this dead time may be dynamically adjusted according to the load level using the ADS pin allowing the user to optimize the dead time for their particular power circuit and to achieve ZVS over the entire operating range. At light loads a no-load comparator forces cycle skipping to maintain output voltage regulation. At higher-power levels, two or more UCC3895 devices may be easily synchronized for parallel operation. The SS/DISB input may be used to set the length of the soft-start process and to turn the controller on and off. The controller may be used in Voltage mode or Current mode control and cycle-by-cycle current limiting is provided in both modes. The switching frequency may be set over a wide range making this device suited to both IGBT and MOSFET based designs.

7.2 Functional Block Diagrams

![Figure 9. Simplified Application Diagram](image)

Copyright © 2017, Texas Instruments Incorporated
Figure 10. Block Diagram
Figure 11. Oscillator Block Diagram

Figure 12. Adaptive Delay Set Block Diagram
7.3 Feature Description

7.3.1 ADS (Adaptive Delay Set)

This function sets the ratio between the maximum and minimum programmed output-delay dead time. When the ADS pin is directly connected to the CS pin, no delay modulation occurs. The maximum delay modulation occurs when ADS is grounded. In this case, delay time is four-times longer when CS = 0 than when CS = 2 V (the peak-current threshold), ADS changes the output voltage on the delay pins DELAB and DELCD by Equation 1.

\[ V_{\text{DEL}} = \left[ 0.75 \times (V_{\text{CS}} - V_{\text{ADS}}) \right] + 0.5 \text{ V} \]

where
- \( V_{\text{CS}} \) and \( V_{\text{ADS}} \) are in volts

ADS must be limited to between 0 V and 2.5 V and must be less-than or equal-to CS. DELAB and DELCD are clamped to a minimum of 0.5 V.

7.3.2 CS (Current Sense)

The CS input connects to the inverting input of the current-sense comparator and the non-inverting input of the overcurrent comparator and the ADS amplifier. The current sense signal is used for cycle-by-cycle current limiting in peak current-mode control, and for overcurrent protection in all cases with a secondary threshold for output shutdown. An output disable initiated by an overcurrent fault also results in a restart cycle, called soft stop, with full soft start.

7.3.3 CT (Oscillator Timing Capacitor)

The UCC3895 oscillator charges CT via a programmed current. The waveform on \( C_T \) is a sawtooth, with a peak voltage of 2.35 V. The approximate oscillator period is calculated by Equation 2.

\[ t_{\text{OSC}} = \frac{5 \times R_T \times C_T}{48} + 120 \text{ ns} \]

where
- \( C_T \) is in Farads
- \( R_T \) is in Ohms
- \( t_{\text{OSC}} \) is in seconds
- \( C_T \) can range from 100 to 880 pF
Feature Description (continued)

**NOTE**
A large $C_T$ and a small $R_T$ combination results in extended fall times on the $C_T$ waveform. The increased fall time increases the SYNC pulse width, hence limiting the maximum phase shift between OUTA, OUTB and OUTC, OUTD outputs, which limits the maximum duty cycle of the converter (see Figure 11).

7.3.4 DELAB and DELCD (Delay Programming Between Complementary Outputs)

DELAB programs the dead time between switching of OUTA and OUTB. DELCD programs the dead time between OUTC and OUTD. This delay is introduced between complementary outputs in the same leg of the external bridge. The UCC3895 allows the user to select the delay, in which the resonant switching of the external power stages takes place. Separate delays are provided for the two half-bridges to accommodate differences in resonant-capacitor charging currents. The delay in each stage is set according to Equation 3.

$$t_{\text{DELAY}} = \frac{25 \times 10^{-12}}{V_{\text{DEL}}} \times R_{\text{DEL}} + 25 \text{ ns}$$

where
- $V_{\text{DEL}}$ is in volts
- $R_{\text{DEL}}$ is in Ohms
- $t_{\text{DELAY}}$ is in seconds

(3)

DELAB and DELCD source about 1-mA maximum. Choose the delay resistors so that this maximum is not exceeded. Programmable output delay is defeated by tying DELAB and, or, DELCD to REF. For an optimum performance keep stray capacitance on these pins at less than 10 pF.

7.3.5 EAOUT, EAP, and EAN (Error Amplifier)

EAOUT connects internally to the non-inverting input of the PWM comparator and the no-load comparator. EAOUT is internally clamped to the soft-start voltage. The no-load comparator shuts down the output stages when EAOUT falls below 500 mV, and allows the outputs to turn on again when EAOUT rises above 600 mV.

EAP is the non-inverting and the EAN is the inverting input to the error amplifier.

7.3.6 OUTA, OUTB, OUTC, and OUTD (Output MOSFET Drivers)

The four outputs are 100-mA complementary MOS drivers, and are optimized to drive MOSFET driver circuits. OUTA and OUTB are fully complementary, (assuming no programming delay) and operate near 50% duty cycle and one-half the oscillator frequency. OUTA and OUTB are intended to drive one half-bridge circuit in an external power stage. OUTC and OUTD drive the other half-bridge and have the same characteristics as OUTA and OUTB. OUTC is phase shifted with respect to OUTA, and OUTD is phase shifted with respect to OUTB.

**NOTE**
Changing the phase relationship of OUTC and OUTD with respect to OUTA and OUTB requires other than the nominal 50% duty ratio on OUTC and OUTD during those transients.

7.3.7 PGND (Power Ground)

To keep output switching noise from critical analog circuits, the UCC3895 has two different ground connections. PGND is the ground connection for the high-current output stages. Both GND and PGND must be electrically tied together. Also, because PGND carries high current, board traces must be low impedance.

7.3.8 RAMP (Inverting Input of the PWM Comparator)

This pin receives either the $C_T$ waveform in voltage and average current-mode controls, or the current signal (plus slope compensation) in peak current-mode control.
Feature Description (continued)

7.3.9 REF (Voltage Reference)

The 5-V ± 1.2% reference supplies power to internal circuitry, and also supplies up to 5 mA to external loads. The reference is shutdown during undervoltage lockout but is operational during all other disable modes. For best performance, bypass with a 0.1-μF low-ESR low-ESL capacitor to GND. To ensure the stability of the internal reference, do not use more than 1 μF of total capacitance on this pin for the UCC1895. For the UCC2895 and the UCC3895, this capacitance increases as per the limits defined in the Recommended Operating Conditions of this specification.

7.3.10 RT (Oscillator Timing Resistor)

The oscillator in the UCC3895 operates by charging an external timing capacitor, \( C_T \), with a fixed current programmed by \( R_T \). \( R_T \) current is calculated with Equation 4.

\[
I_{RT} (A) = \frac{3 \text{ V}}{R_T (\Omega)}
\]  
(4)

\( R_T \) ranges from 40 kΩ to 120 kΩ. Soft-start charging and discharging currents are also programmed by \( I_{RT} \) (Refer to Figure 11).

7.3.11 GND (Analog Ground)

This pin is the chip ground for all internal circuits except the output stages.

7.3.12 SS/DISB (Soft Start/Disable)

This pin combines two independent functions.

Disable Mode: A rapid shutdown of the chip is accomplished by externally forcing SS/DISB below 0.5 V, externally forcing REF below 4 V, or if VDD drops below the undervoltage lockout threshold. In the case of REF being pulled below 4 V or an undervoltage condition, SS/DISB is actively pulled to ground via an internal MOSFET switch. If an overcurrent fault is sensed (CS = 2.5 V), a soft stop is initiated. In this mode, SS/DISB sinks a constant current of \((10 \times I_{RT})\). The soft stop continues until SS/DISB falls below 0.5 V. When any of these faults are detected, all outputs are forced to ground immediately.

NOTE

If SS/DISB is forced below 0.5 V, the pin starts to source current equal to \( I_{RT} \). The only time the part switches into low \( I_{DD} \) current mode, though, is when the part is in undervoltage lockout.

Soft Start Mode: After a fault or disable condition has passed, VDD is above the start threshold, and, or, SS/DISB falls below 0.5 V during a soft stop, SS/DISB switches to a soft-start mode. The pin then sources current, equal to \( I_{RT} \). A user-selected resistor/capacitor combination on SS/DISB determines the soft-start time constant.

NOTE

SS/DISB actively clamps the EAOUT pin voltage to approximately the SS/DISB pin voltage during soft-start, soft-stop, and disable conditions.
Feature Description (continued)

7.3.13 SYNC (Oscillator Synchronization)
This pin is bidirectional (refer to Figure 11). When used as an output, SYNC is used as a clock, which is the same as the internal clock of the device. When used as an input, SYNC overrides the internal oscillator of the chip and acts as the clock signal. This bidirectional feature allows synchronization of multiple power supplies. Also, the SYNC signal internally discharge the $C_T$ capacitor and any filter capacitors that are present on the RAMP pin. The internal SYNC circuitry is level sensitive, with an input-low threshold of 1.9 V, and an input-high threshold of 2.1 V. A resistor as small as 3.9 kΩ may be tied between SYNC and GND to reduce the sync pulse width.

7.3.14 VDD (Chip Supply)
This is the input pin to the chip. VDD must be bypassed with a minimum of 1-μF low ESR, low ESL capacitor to ground. The addition of a 10-μF low ESR, low ESL between VDD and PGND is recommended.

7.4 Device Functional Modes
The UCC3895 has a number of operational modes. These modes are described in detail in Feature Description section.

- Current mode - The UCC3895 device may be operated in current mode control. The CS pin is connected to the current sense signal plus slope compensation. The RAMP pin is connected to the CS pin.
- Voltage mode - The UCC3895 may be operated in voltage mode control. The RAMP pin is connected to the signal at CT.
- Light load mode - Under light load conditions the signal at the EAOUT pin can fall below the threshold of the No-Load-Comparator. When this happens the UCC3895 maintains output regulation by skipping cycles.
- Synchronized mode - Multiple UCC3895 devices may be synchronised to each other or to an external clock signal.
- Disable mode - The device will stop if the EN/DISB pin is pulled below 0.5 V.
- Soft-start mode - This mode protects the power stage from excessive stresses during the start-up process.

7.5 Programming

7.5.1 Programming DELAB, DELCD and the Adaptive Delay Set
The UCC3895 allows the user to set the delay between switch commands within each leg of the full-bridge power circuit according to Equation 5.

$$t_{\text{DELAY}} = \frac{(25 \times 10^{-12}) \times R_{\text{DEL}}}{V_{\text{DEL}}} + 25\,\text{ns}$$

(5)

From Equation 5 $V_{\text{DEL}}$ is determined in conjunction with the desire to use (or not) the ADS feature from Equation 6.

$$V_{\text{DEL}} = [0.75 \times (V_{\text{CS}} - V_{\text{ADS}})] + 0.5\,\text{V}$$

(6)

Figure 14 illustrates the resistors needed to program the delay periods and the ADS function.
Programming (continued)

The ADS allows the user to vary the delay times between switch commands within each of the two legs of the converter. The delay-time modulation is implemented by connecting ADS (pin 11) to CS, GND, or a resistive divider from CS through ADS to GND to set $V_{ADS}$ as shown in Figure 14. From Equation 6 for $V_{DEL}$, if ADS is tied to GND then $V_{DEL}$ rises in direct proportion to $V_{CS}$, causing a decrease in $t_{DELAY}$ as the load increases. In this condition, the maximum value of $V_{DEL}$ is 2 V.

If ADS is connected to a resistive divider between CS and GND, the term $(V_{CS} - V_{ADS})$ becomes smaller, reducing the level of $V_{DEL}$. This reduction decreases the amount of delay modulation. In the limit of ADS tied to CS, $V_{DEL} = 0.5$ V and no delay modulation occurs. Figure 15 graphically shows the delay time versus load for varying adaptive delay set feature voltages ($V_{ADS}$).

In the case of maximum delay modulation (ADS = GND), when the circuit goes from light load to heavy load, the variation of $V_{DEL}$ is from 0.5 to 2 V. This change causes the delay times to vary by a 4:1 ratio as the load is changed.

The ability to program an adaptive delay is a desirable feature because the optimum delay time is a function of the current flowing in the primary winding of the transformer, and changes by a factor of 10:1 or more as circuit loading changes. Reference 7 (see the Related Documentation section) describes the many interrelated factors for choosing the optimum delay times for the most efficient power conversion, and illustrates an external circuit to enable ADS using the UC3879. Implementing this adaptive feature is simplified in the UCC3895 controller, giving the user the ability to tailor the delay times to suit a particular application with a minimum of external parts.
Programming (continued)

Figure 15. Delay Time Under Varying ADS Voltages

Figure 16. UCC3895 Timing Diagram

No Output Delay Shown, COMP to RAMP offset not included.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

A simplified electrical diagram of this converter is shown in Figure 18. The controller device is located on the primary side of converter to allow easy bias power generation.

The power stage includes primary side MOSFETs, QA, QB, QC and QD. Diode rectification is used here for simplicity but synchronous rectification is also possible and is described in application notes SLUU109 Using the UCC3895 in a Direct Control Driven Synchronous Rectifier Applications and SLUA287 Control Driven Synchronous Rectifiers In Phase Shifted Full Bridge Converters. The centre-tapped rectifier scheme with L-C output filter is a popular choice for the 12-V output converters in server power supplies.

The major waveforms of the phase-shifted converter during normal operation are shown in Figure 17. The upper four waveforms show the output drive signals of the controller. Current, I_PPR, is the current flowing through the primary winding of the power transformer. The bottom two waveforms show the voltage at the output inductor, V_OUT, and the current through the output inductor, I_OUT. ZVS is an important feature for high input voltage converters in reducing switching losses associated with the internal parasitic capacitances of power switches and transformers. The controller ensures ZVS conditions over the entire load current range by adjusting the delay time between the primary MOSFETs switching in the same leg in accordance to the load variation. At light loads the output of the error amplifier (EAOUT) will drop below the threshold of the No-Load Comparator and the controller will enter a pulse skipping mode.
Application Information (continued)

Figure 17. Major Waveforms of Phase-Shifted Converter
8.2 Typical Application

A typical application for the UCC3895 device is a controller for a phase-shifted full-bridge converter that converts a 390-V\(_{DC}\) input to a regulated 12-V output.

![Figure 18. UCC3895 Typical Application](image)

8.2.1 Design Requirements

Table 1 lists the requirements for this application.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Characteristics</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{IN})</td>
<td>DC input voltage range</td>
<td>370</td>
<td>390</td>
<td>410</td>
<td>V</td>
</tr>
<tr>
<td>(I_{IN(max)})</td>
<td>Maximum input current (V_{IN} = 370) (V_{DC}) to (410) (V_{DC})</td>
<td>2</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Characteristics</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{OUT})</td>
<td>Output voltage (V_{IN} = 370) (V_{DC}) to (410) (V_{DC})</td>
<td>11.4</td>
<td>12</td>
<td>12.6</td>
<td>V</td>
</tr>
<tr>
<td>(I_{OUT})</td>
<td>Output current (V_{IN} = 370) (V_{DC}) to (410) (V_{DC})</td>
<td>50</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output voltage transient</td>
<td>90% load step</td>
<td>600</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(P_{OUT})</td>
<td>Continuous output power (V_{IN} = 370) (V_{DC}) to (410) (V_{DC})</td>
<td>600</td>
<td>W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Load regulation</td>
<td>(V_{IN} = 370) (V_{DC}) to (410) (V_{DC}), (I_{OUT} = 5) A to (50) A</td>
<td>140</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Line regulation</td>
<td>(V_{IN} = 370) (V_{DC}) to (410) (V_{DC}), (I_{OUT} = 5) A to (50) A</td>
<td>140</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output ripple voltage</td>
<td>(V_{IN} = 370) (V_{DC}) to (410) (V_{DC}), (I_{OUT} = 5) A to (50) A</td>
<td>200</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>System</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(F_{SW})</td>
<td>Switching frequency</td>
<td>100</td>
<td>kHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full-load efficiency</td>
<td>(V_{IN} = 370) (V_{DC}) to (410) (V_{DC}), (P_{OUT} = 500) W</td>
<td>92%</td>
<td>93%</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
8.2.2 Detailed Design Procedure

The phase-shifted full-bridge converter topology is well suited to high-power server applications. This is because the phase-shifted, full-bridge converter can obtain zero-voltage switching on the primary side of the converter, reducing switching losses and EMI and increasing overall efficiency. This is a review of the design of a 600-W, phase-shifted, full-bridge converter for one of these power systems using TI's UCC3895 device. The review is based on typical values. In a production design, the values may need to be modified for worst-case conditions.

\[ F_{SW} \text{ refers to the switching frequency applied to the power transformer. The oscillator on the UCC2895 is set to } 2 \times F_{SW}. \text{ The output inductor also experiences a switching frequency which is } 2 \times F_{SW}. \]

8.2.2.1 Power Loss Budget

To meet the efficiency goal a power loss budget needs to be set.

\[ P_{BUDGET} = P_{OUT} \times \left(1 - \frac{\eta}{100}\right) \approx 52W \]  

(7)

8.2.2.2 Preliminary Transformer Calculations (T1)

Transformer turns ratio (a1):

\[ a1 = \frac{N_p}{N_s} \]  

(8)

The voltage drop across the R_{DS(on)} of the primary side FETs is negligible. We assume a 0.5-V forward voltage drop in the output rectifiers.

\[ V_f = 0.45V \]  

(9)

Select transformer turns based on 70% duty cycle (D_{MAX}) at minimum specified input voltage. This will give some room for dropout if a PFC front end is used.

\[ a1 = \frac{V_{INMIN} \times D_{MAX}}{V_{OUT} - V_f} \approx 21 \]  

(10)

(11)

Turns ratio rounded to the nearest whole turn.

\[ a1 = 21 \]  

(12)

Calculated typical duty cycle (D_{TYP}) based on average input voltage.

\[ D_{TYP} = \frac{(V_{OUT} + V_f) \times a1}{V_{IN}} \approx 0.66 \]  

(13)

Output inductor peak-to-peak ripple current is set to 20% of the output current.

\[ \Delta I_{OUT} = \frac{P_{OUT} \times 0.2}{V_{OUT}} = 10\ A \]  

(14)
Care must be taken in selecting the correct amount of magnetizing inductance ($L_{MAG}$). The following equations calculate the minimum magnetizing inductance of the primary of the transformer (T1) to ensure the converter operates in current-mode control. As $L_{MAG}$ reduces, the increasing magnetizing current becomes an increasing proportion of the signal at the CS pin. If the magnetizing current increases enough it can swamp out the current sense signal across $R_{CS}$ and the converter will operate increasingly as if it were in voltage mode control rather than current mode.

$$L_{MAG} \geq \frac{V_{IN} \times (1-D_{TYP})}{\Delta I_{OUT} \times 0.5} \times 2 \times F_{SW} \approx 2.78 \text{mH}$$  \hfill (15)

Figure 19 shows the transformer primary and secondary currents during normal operation.
Calculate T1 secondary RMS current ($I_{SRMS}$):

\[
I_{PS} = \frac{P_{OUT}}{V_{OUT}} + \frac{\Delta I_{LOUT}}{2} \approx 55 \text{ A}
\]

(16)

\[
I_{MS} = \frac{P_{OUT}}{V_{OUT}} - \frac{\Delta I_{LOUT}}{2} \approx 45 \text{ A}
\]

(17)

\[
I_{MS2} = I_{PS} - \frac{\Delta I_{LOUT}}{2} \approx 50 \text{ A}
\]

(18)

Secondary RMS current ($I_{SRMS1}$) when energy is being delivered to the secondary: (OUTA = OUTD = HI or OUTB = OUTC = HI).

\[
I_{SRMS1} = \sqrt{\left(\frac{D_{MAX}}{2}\right) \left[I_{PS} \times I_{MS} + \left(\frac{I_{PS} - I_{MS}}{3}\right)^2\right]} \approx 29.6 \text{ A}
\]

(19)

Secondary RMS current ($I_{SRMS2}$) during freewheeling period: (OUTA = OUTC = HI or OUTB = OUTD = HI).

\[
I_{SRMS2} = \sqrt{\left(\frac{1-D_{MAX}}{2}\right) \left[I_{PS} \times I_{MS2} + \left(\frac{I_{PS} - I_{MS2}}{3}\right)^2\right]} \approx 20.3 \text{ A}
\]

(20)

Secondary RMS current ($I_{SRMS3}$) caused by the negative current in the opposing winding during freewheeling period, please refer to Figure 19.

\[
I_{SRMS3} = \frac{\Delta I_{LOUT}}{2} \sqrt{\left(\frac{1-D_{MAX}}{2 \times 3}\right)} \approx 1.1 \text{ A}
\]

(21)

Total secondary RMS current ($I_{SRMS}$):

\[
I_{SRMS} = \sqrt{I_{SRMS1}^2 + I_{SRMS2}^2 + I_{SRMS3}^2} \approx 36.0 \text{ A}
\]

(22)

Calculate T1 Primary RMS Current ($I_{PRMS}$):

\[
\Delta I_{LMAG} = \frac{V_{INMIN} \times D_{MAX}}{L_{MAG} \times 2 \times F_{SW}} \approx 0.47 \text{ A}
\]

(23)

\[
I_{PP} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} + \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{a1} + \Delta I_{LMAG} \approx 3.3 \text{ A}
\]

(24)

\[
I_{MP} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} - \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{a1} + \Delta I_{LMAG} \approx 2.8 \text{ A}
\]

(25)

\[
I_{PRMS1} = \left(\frac{D_{MAX}}{2}\right) \left[I_{PP} \times I_{MP} + \left(\frac{I_{PP} - I_{MP}}{3}\right)^2\right] \approx 2.5 \text{ A}
\]

(26)

\[
I_{MP2} = I_{PP} - \left(\frac{\Delta I_{LOUT}}{2}\right) \frac{1}{a1} \approx 3.0 \text{ A}
\]

(27)
T1 Primary RMS ($I_{PRMS1}$) current when energy is being delivered to the secondary.

$$I_{PRMS1} = \sqrt{\left(D_{MAX}\right)^2 I_{PP} \times I_{MP} + \left(I_{PP} - I_{MP}\right)^2} \approx 2.5 \text{ A}$$  \hspace{1cm} (28)

T1 Primary RMS ($I_{PRMS2}$) current when the converter is free wheeling.

$$I_{PRMS2} = \sqrt{\left(1 - D_{MAX}\right)^2 I_{PP} \times I_{MP2} + \left(I_{PP} - I_{MP2}\right)^2} \approx 1.7 \text{ A}$$  \hspace{1cm} (29)

Total T1 primary RMS current ($I_{PRMS}$):

$$I_{PRMS} = \sqrt{I_{PRMS1}^2 + I_{PRMS2}^2} \approx 3.1 \text{ A}$$  \hspace{1cm} (30)

We select a transformer with the following specifications:

a1 = 21

$$L_{MAG} = 2.8 \text{ mH}$$  \hspace{1cm} (31)

Transformer Primary DC resistance:

$$DCR_p = 0.215 \Omega$$  \hspace{1cm} (32)

Transformer Secondary DC resistance:

$$DCR_s = 0.58 \Omega$$  \hspace{1cm} (33)

Estimated transformer core losses ($P_{T1}$) are twice the copper loss.

NOTE
This is just an estimate and the total losses may vary based on magnetic design.

$$P_{T1} \approx 2 \times \left(I_{PRMS}^2 \times DCR_p + 2 \times I_{SRMS}^2 \times DCR_s\right) \approx 7.0 \text{ W}$$  \hspace{1cm} (35)

Calculate remaining power budget:

$$P_{BUDGET} = P_{BUDGET} - P_{T1} \approx 45 \text{ W}$$  \hspace{1cm} (36)
8.2.2.3 QA, QB, QC, QD FET Selection

In this design to meet efficiency and voltage requirements 20 A, 650 V, CoolMOS FETs from Infineon are chosen for QA..QD.

FET drain to source on resistance:

\[ R_{\text{ds(on)}} = 0.220 \Omega \]  

(37)

FET Specified \( C_{\text{OSS}} \):

\[ C_{\text{OSS, QA, Spec}} = 780 \text{ pF} \]  

(38)

Voltage across drain-to-source \( (V_{\text{dsQA}}) \) where \( C_{\text{OSS}} \) was measured, data sheet parameter:

\[ V_{\text{dsQA}} = 25 \text{ V} \]  

(39)

Calculate average \( C_{\text{OSS}} \) [2]:

\[ C_{\text{OSS, QA, Avg}} = C_{\text{OSS, QA, Spec}} \frac{V_{\text{dsQA}}}{V_{\text{INMAX}}} \approx 193 \text{ pF} \]  

(40)

QA FET gate charge:

\[ Q_{\text{A, gate}} = 15 \text{ nC} \]  

(41)

Voltage applied to FET gate to activate FET:

\[ V_{\text{g}} = 12 \text{ V} \]  

(42)

Calculate QA losses \( (P_{\text{QA}}) \) based on \( R_{\text{ds(on)}} \) and gate charge \( Q_{\text{A, gate}} \):

\[ P_{\text{QA}} = I_{\text{PRMS}}^2 R_{\text{DS(on)}} + 2 \times Q_{\text{A, gate}} \times V_{\text{g}} \times f_{\text{SW}} \approx 2.1 \text{ W} \]  

(43)

Recalculate power budget:

\[ P_{\text{BUDGET}} = P_{\text{BUDGET}} - 4 \times P_{\text{QA}} \approx 36.6 \text{ W} \]  

(44)
8.2.2.4 Selecting $L_S$

Calculating the value of the shim inductor ($L_S$) is based on the amount of energy required to achieve zero voltage switching. This inductor needs to be able to deplete the energy from the parasitic capacitance at the switch node. The following equation selects $L_S$ to achieve ZVS at 100% load down to 50% load based on the primary FET's average total $C_{OSS}$ at the switch node.

\[
L_S \geq 2 \times C_{OSS,QA,AVG} \times \left( \frac{V_{INMAX}}{I_{PP} - \frac{2 \times \Delta I_{LOUT}}{2 \times a1}} \right)^2 - L_{LK} \approx 26 \mu H
\]

\[
L_S = 26 \mu H
\]

Typical shim inductor DC resistance:

\[
DCR_{LS} = 27 m\Omega
\]

Estimate $L_S$ power loss ($P_{LS}$) and readjust remaining power budget:

\[
P_{LS} = 2 \times I_{PRMS}^2 \times DCR_{LS} \approx 0.5 W
\]

\[
P_{BUDGET} = P_{BUDGET} - P_{LS} \approx 36.1 W
\]

8.2.2.5 Selecting Diodes $D_B$ and $D_C$

There is a potential for high voltage ringing on the secondary rectifiers, caused by the difference in current between the transformer and the shim inductor when the transformer comes out of freewheeling. Diodes $D_B$ and $D_C$ provide a path for this current and prevent any ringing by clamping the transformer primary to the primary side power rails. Normally these diodes do not dissipate much power but they should be sized to carry the full primary current. The worst case power dissipated in these diodes is:

\[
P = 0.5 \times L_S \times I_{PRMS}^2 \times F_{SW}
\]

The diodes should be ultra-fast types and rated for the input voltage of the converter – $V_{IN}$ (410 VDC in this case).

A MURS360 part is suitable at this power level.
8.2.2.6 Output Inductor Selection \((L_{\text{OUT}})\)

Inductor \(L_{\text{OUT}}\) is designed for 20\% inductor ripple current \((\Delta I_{\text{LOUT}})\):

\[
\Delta I_{\text{LOUT}} = \frac{P_{\text{OUT}} \times 0.2}{V_{\text{OUT}}} = \frac{600 \, \text{W} \times 0.2}{12 \, \text{V}} \approx 10 \, \text{A}
\]  
(51)

\[
L_{\text{OUT}} = \frac{V_{\text{OUT}} \times (1 - D_{\text{TYP}})}{\Delta I_{\text{LOUT}} \times 2 \times f_{\text{SW}}} \approx 2 \, \mu\text{H}
\]  
(52)

Calculate output inductor RMS current \((I_{\text{LOUT,RMS}})\):

\[
I_{\text{LOUT,RMS}} = \sqrt{\left(\frac{P_{\text{OUT}}}{V_{\text{OUT}}}\right)^2 + \left(\frac{\Delta I_{\text{LOUT}}}{\sqrt{3}}\right)^2} = 50.3 \, \text{A}
\]  
(53)

\[
L_{\text{OUT}} = 2 \, \mu\text{H}
\]  
(54)

Typical output inductor DC resistance:

\[
\text{DCR}_{\text{LOUT}} = 750 \, \mu\Omega
\]  
(55)

Estimate output inductor losses \((P_{\text{LOUT}})\) and recalculate power budget. Note \(P_{\text{LOUT}}\) is an estimate of inductor losses that is twice the copper loss. Note this may vary based on magnetic manufactures. It is advisable to double check the magnetic loss with the magnetic manufacture.

\[
P_{\text{LOUT}} = 2 \times I_{\text{LOUT,RMS}}^2 \times \text{DCR}_{\text{LOUT}} \approx 3.8 \, \text{W}
\]  
(56)

\[
P_{\text{BUDGET}} = P_{\text{BUDGET}} - P_{\text{LOUT}} \approx 32.8 \, \text{W}
\]  
(57)
8.2.2.7 Output Capacitance ($C_{OUT}$)

The output capacitor is selected based on holdup and transient ($V_{TRAN}$) load requirements.

Time it takes $L_{OUT}$ to change 90% of its full load current:

$$t_{HU} = \frac{V_{OUT}}{V_{OUT}} = 7.5 \mu s$$

(58)

During load transients most of the current will immediately go through the capacitors equivalent series resistance ($ESR_{COUT}$). The following equations are used to select $ESR_{COUT}$ and $C_{OUT}$ based on a 90% load step in current. The ESR is selected for 90% of the allowable transient voltage ($V_{TRAN}$), while the output capacitance ($C_{OUT}$) is selected for 10% of $V_{TRAN}$.

$$ESR_{COUT} \leq \frac{V_{TRAN} \times 0.9}{P_{OUT} \times 0.9} = 12 \text{m} \Omega$$

(59)

$$C_{OUT} \geq \frac{P_{OUT} \times 0.9 \times t_{HU}}{V_{TRAN} \times 0.1} \approx 5.6 \text{mF}$$

(60)

Before selecting the output capacitor, the output capacitor RMS current ($I_{COUT\_RMS}$) must be calculated.

$$I_{COUT\_RMS} = \frac{\Delta I_{OUT}}{\sqrt{3}} \approx 5.8 \text{A}$$

(61)

To meet the design requirements five 1500-µF, aluminum electrolytic capacitors are chosen for the design from United Chemi-Con™, part number EKY-160ELL152MJ30S. These capacitors have an ESR of 31 mΩ.

Number of output capacitors:

$$n = 5$$

(62)

Total output capacitance:

$$C_{OUT} = 1500 \ \mu \text{F} \times n \approx 7500 \ \mu \text{F}$$

(63)

Effective output capacitance ESR:

$$ESR_{COUT} = \frac{31 \text{m} \Omega}{n} = 6.2 \text{m} \Omega$$

(64)

Calculate output capacitor loss ($P_{COUT}$):

$$P_{COUT} = I_{COUT\_RMS}^2 \times ESR_{COUT} \approx 0.21 \text{W}$$

(65)

Recalculate remaining Power Budget:

$$P_{BUDGET} = P_{BUDGET} - P_{COUT} \approx 32.6 \text{W}$$

(66)

8.2.2.8 Select Rectifier Diodes

Selecting the rectifier diodes begins with determining the voltage and current ratings necessary. In this case the peak diode reverse voltage is given by:

$$V_r = 2 \times \frac{V_{IN\_MAX}}{a1} \approx 38 \text{V}$$

(67)

The average output diode current is given by:

$$I_r = \frac{I_{OUT\_avg}}{2} \approx 30 \text{A}$$

(68)
For this design we select dual 40-A, 45-V Schottky diodes type STPS40L45CT. This is a dual diode and we connect both of the diodes in parallel for current sharing. Each diode in the package will carry approximately half of the $I_f$ calculated above, or about 15 A. The forward voltage drop of these diodes at maximum output current will be typically 0.45 V.

The power loss in the output rectifiers is dominated by the $V_fI_f$ product.

The loss in each dual diode package is given by:
\[ P_{\text{Diode}} = V_f \times I_f \approx 13.5 \text{W} \quad \text{(69)} \]

The device will require a heatsink to keep its junction temperature at a reasonable level.

The heatsink thermal resistance will have to be less than:
\[ R_{\text{TH_HSK,D}} = \frac{T_{j,\text{max}} - T_A}{P_{\text{Diode}}} - R_{\text{TH,JC}} \approx 4.5^{\circ}\text{C/W} \quad \text{(70)} \]

where $T_{j,\text{max}} = 125^{\circ}\text{C}$, $T_A = 50^{\circ}\text{C}$, and $R_{\text{TH,JC}} = 0.8^{\circ}\text{C/W}$.

A typical heatsink with this thermal resistance would have dimensions 63.5 mm × 42 mm × 25 mm.

Recalculate the power budget.
\[ P_{\text{BUDGET}} = P_{\text{BUDGET}} - 2 \times P_{\text{Diode}} \approx 5.6 \text{W} \quad \text{(71)} \]
8.2.2.9 Input Capacitance (C_{IN})

The input voltage in this design is 390 V_{DC}, which is generally fed by the output of a PFC boost pre-regulator. The input capacitance is generally selected based on holdup and ripple requirements.

\[ f_R = \frac{1}{2\pi \sqrt{L_s \times (2 \times C_{\text{OSS\_QA\_AVG}})}} \]  \hspace{1cm} (72)

Estimated delay time:
\[ t_{\text{DELAY}} = \frac{2}{f_R \times 4} \approx 314\text{ns} \]  \hspace{1cm} (73)

Effective duty cycle clamp (D_{CLAMP}):
\[ D_{\text{CLAMP}} = \left( \frac{1}{2 \times f_{\text{SW}}} - t_{\text{DELAY}} \right) \times 2 \times f_{\text{SW}} = 94\% \]  \hspace{1cm} (74)

\( V_{\text{DROP}} \) is the minimum input voltage where the converter can still maintain output regulation. The converter’s input voltage would only drop down this low during a brownout or line-drop condition if this converter was following a PFC pre-regulator.
\[ V_{\text{DROP}} = \frac{a_1 \times (V_{\text{OUT}} + V_f)}{D_{\text{CLAMP}}} \approx 278\text{V} \]  \hspace{1cm} (75)

\( C_{\text{IN}} \) calculated based on one line cycle of holdup:
\[ C_{\text{IN}} \geq \frac{2 \times P_{\text{OUT}} \times \frac{1}{60\text{Hz}}}{(V_{\text{IN}}^2 - V_{\text{DROP}}^2)} \approx 364\mu\text{F} \]  \hspace{1cm} (76)

Calculate high frequency input capacitor RMS current (I_{CINRMS}).
\[ I_{\text{CINRMS}} = \sqrt{I_{\text{PRMS}}^2 - \left( \frac{P_{\text{OUT}}}{V_{\text{INMIN}} \times a_1} \right)^2} = 1.8\text{A} \]  \hspace{1cm} (77)

To meet the input capacitance and RMS current requirements for this design a 330-µF capacitor was chosen from Panasonic part number EETHC2W331EA.
\[ C_{\text{IN}} = 330\mu\text{F} \]  \hspace{1cm} (78)

This capacitor has a high frequency (ESR_{CIN}) of 150 mΩ, measured with an impedance analyzer at 200 kHz.
\[ \text{ESR}_{\text{CIN}} = 0.150\Omega \]  \hspace{1cm} (79)

Estimate C_{IN} power dissipation (P_{CIN}):
\[ P_{\text{CIN}} = I_{\text{CINRMS}}^2 \times \text{ESR}_{\text{CIN}} = 0.5\text{W} \]  \hspace{1cm} (80)

Recalculate remaining power budget:
\[ P_{\text{BUDGET}} = P_{\text{BUDGET}} - P_{\text{CIN}} \approx 5.0\text{W} \]  \hspace{1cm} (81)

There is roughly 5.0 W left in the power budget left for the current sensing network, and biasing the control device and all resistors supporting the control device.
8.2.2.10 Current Sense Network (CT, $R_{CS}$, $R_R$, $D_A$)

The CT chosen for this design has a turns ratio ($CT_{RAT}$) of 100:1.

$$CT_{RAT} = \frac{I_p}{I_s} = 100$$  \hspace{1cm} (82)

Calculate nominal peak current ($I_{P1}$) at $V_{INMIN}$:

Peak primary current:

$$I_{P1} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} + \frac{\Delta I_{OUT}}{2}\right) \frac{1}{a1} + \frac{V_{INMIN} \times D_{MAX}}{L_{MAG} \times 2 \times \sigma} \approx 3.3 \text{ A}$$  \hspace{1cm} (83)

The CS pin voltage where peak current limit will trip.

$$V_p = 2 \text{ V}$$  \hspace{1cm} (84)

Calculate current sense resistor ($R_{CS}$) and leave 300 mV for slope compensation. Include a 1.1 factor for margin:

$$R_{CS} = \frac{V_p - 0.3 \text{ V}}{I_{P1} \times 1.1} \approx 47 \Omega$$  \hspace{1cm} (85)

Select a standard resistor for $R_{CS}$:

$$R_{CS} = 47 \Omega$$  \hspace{1cm} (86)

Estimate power loss for $R_{CS}$:

$$P_{RCS} = \left(\frac{I_{PRMS1}}{CT_{RAT}}\right)^2 \times R_{CS} \approx 0.03 \text{ W}$$  \hspace{1cm} (87)

Calculate maximum reverse voltage ($V_{DA}$) on $D_A$:

$$V_{DA} = V_p \frac{D_{CLAMP}}{1 - D_{CLAMP}} \approx 29.8 \text{ V}$$  \hspace{1cm} (88)

Estimate $D_A$ power loss ($P_{DA}$):

$$P_{DA} = \frac{P_{OUT} \times 0.6 \text{ V}}{V_{INMIN} \times \eta \times CT_{RAT}} \approx 0.01 \text{ W}$$  \hspace{1cm} (89)

Calculate reset resistor $R_R$:

Resistor $R_R$ is used to reset the current sense transformer CT.

$$R_R = 100 \times R_{CS} = 4.7 \text{ k\Omega}$$  \hspace{1cm} (90)
Resistor \( R_{LF} \) and capacitor \( C_{LF} \) form a low pass filter for the current sense signal (Pin 15). For this design we chose the following values. This filter has a low frequency pole \( (f_{LFP}) \) at 482 kHz. This should work for most applications but may be adjusted to suit individual layouts and EMI present in the design.

\[
R_{LF} = 1k\Omega \\
C_{LF} = 330 \text{pF} \\
f_{LFP} = \frac{1}{2\pi f R_{LF} C_{LF}} = 482 \text{kHz}
\]

The UCC3895 REF output (Pin 4) needs a high frequency bypass capacitor to filter out high frequency noise. The maximum amount of capacitance allowed is given in the Recommended Operating Conditions.

\[
C_{REF} = 1 \mu\text{F}
\]

The voltage amplifier reference voltage (Pin 2, EA+) can be set with a voltage divider (R1, R2), for this design example, the error amplifier reference voltage (V1) will be set to 2.5 V. Select a standard resistor value for R1 and then calculate resistor value R2.

\[
V_{REF} = 5 \text{V}
\]

Set voltage amplifier reference voltage:

\[
V1 = 2.5 \text{V} \\
R1 = 2.37 \text{k}\Omega \\
R2 = \frac{R1 \times (V_{REF} - V1)}{V1} = 2.37 \text{k}\Omega
\]

Voltage divider formed by resistor R3 and R4 are chosen to set the DC output voltage \( (V_{OUT}) \) at Pin 3 (EA–).

Select a standard resistor for R3:

\[
R3 = 2.37 \text{k}\Omega
\]

Calculate R4:

\[
R4 = \frac{R3 \times (V_{OUT} - V1)}{V1} \approx 9 \text{k}\Omega
\]

Then choose a standard resistor for R4:

\[
R4 = \frac{R3 \times (V_{OUT} - V1)}{V1} \approx 9.09 \text{k}\Omega
\]

8.2.2.10.1 Output Voltage Setpoint

Peak current mode control is chosen for this design and a TL431 (U1) acts as the output voltage error amplifier. It has a 2.5-V internal reference and we want to regulate \( V_{OUT} \) to 12 V. We set \( R_B \), the lower resistor of the output voltage divider chain to 10 k\Ω. \( R_A \) the upper resistor is given by:

\[
R_A = R_B \left( \frac{V_{OUT}}{V_{REF}} - 1 \right) = 38 \text{ k}\Omega
\]

It is possible, but not necessary, to add a small resistor, \( R_{LOOP} \), in series with the feedback network as a signal injection point for loop stability tests, \( R_{LOOP} \).

The output of U1 is transferred across the isolation barrier by the optocoupler U2 and fed into the EAP pin of the UCC3895 as a current demand signal. The UCC2895 internal error amplifier is configured as a voltage follower by connecting EAN to EAOUT.
8.2.2.10.2 Voltage Loop Compensation

We choose a standard configuration for a TL431 / optocoupler based feedback network. Type 2 loop compensation is appropriate for a design using peak current mode control. First we set the DC operating points for the TL431 (U1) and the optocoupler (U2).

We assume that the optocoupler (U2) has a current transfer ratio (CTR) of 1 and choose to operate it at a maximum LED current, I_F of 10 mA. R_D is then given by:

\[ R_D = \frac{V_{OUT} - V_F - V_{k, MIN}}{I_F} \approx 820 \ \Omega \]  

(103)

We set the parallel combination of R_G and R_F to 2.4 kΩ for a nominal 10-dB gain for output perturbations via the direct path from R_D to the optocoupler diode. This path exists in parallel with the path through R_A and the TL431. The direct path is important at frequencies where the gain of the TL431 integrator has fallen to 0 dB.

R_G and R_F form a potential divider whose function is to keep the EAP pin within the upper limit of its common mode input range (V_{CM, MAX} = 3.6 V) when there is no current in the photo-transistor. R_G is connected to VREF and this constraint on the voltage at the EAP pin gives:

\[ R_G = R_F \frac{V_{REF}}{V_{CM, MAX}} - 1 = 0.39 \ R_F \]  

(104)

Since we know the parallel value of R_F and R_G and their ratio (R_F/R_G), we calculate R_F as follows:

\[ R_F = R_F || R_G \frac{1.39}{0.39} \approx 8.6 k\Omega \]  

(105)

and

\[ R_G = 0.39 \ R_F = 3.3 \ k\Omega \]  

(106)

At low frequencies the gain is dominated by the response of the TL431 error amplifier which is configured as a pure integrator. The TL431 has a typical open loop gain of about 60 dB at DC, which decreases at the normal –20 dB per decade. Its gain will be 0 dB when the impedance of CE falls to that of RA. Even though the TL431 gain has fallen to 0 dB, the system still has 10-dB gain due to the direct path through RD.

We put the zero due to capacitor C_E and resistor R_A at the desired 0-dB gain frequency of 2 kHz. Since R_A is already selected from V_{OUT} setpoint considerations we calculate C_E as follows:

\[ C_E = \frac{1}{2\pi 2000Hz38k\Omega} \approx 22 \ nF \]  

(107)

The optocoupler has a 10-dB response through the direct path, to perturbations on V_{OUT}. At higher frequencies the capacitance at the collector of the optocoupler (C_F) forms a pole with the resistor in series with the optocoupler LED. The gain then rolls off in half a decade to reach 0 dB. With C_F = 68 nF this pole is at about 2.8 kHz.

Having chosen the component values in the feedback path around the TL431 we can draw a Bode Plot of the V_{OUT} to EAP transfer function G_C\(_F\)(f).

The control to output transfer function of the power train is approximated by:

\[ G_{CO}(f) = \frac{\Delta V_{OUT}}{\Delta V_C} \approx a_1 \times CT_{RAT} \times \frac{R_{LOAD}}{R_{CS}} \times \frac{1 + s \ ESR_{COUT} \times C_{OUT}}{1 + s \ R_{LOAD} \times C_{OUT}} \times \frac{1}{1 + \frac{s}{s_{PP}} + \left(\frac{s}{s_{PP}}\right)^2} \]

where

- \( s = 2\pi f \) is the complex frequency
- \( s_{PP} \) is \( F_{SW} / 2 = 50 \) kHz in this case
- The overall loop response is then given by \( G_C(f) \). \( G_C(0) \). (108)

This loop response has a crossover frequency of 7.5 kHz. TI recommends that you check the loop stability of the final design with load transient tests and by checking that the gain and phase margins are sufficient. R_LOOP provides a convenient point to inject signals for loop gain and phase measurements. The feedback network may need to be adjusted to achieve satisfactory performance.
8.2.2.10.3 Setting the Switching Frequency

In this design we set the UCC2895 oscillator frequency to 200 kHz to give a switching frequency \( F_{SW} \) of 100 kHz at the transformer primary. We set \( R_T = 82 \, \text{k} \Omega \), within the limits given in the \( RT \) (Oscillator Timing Resistor) section and rearrange Equation 2 to find the needed value of \( C_T \).

\[
C_T = \frac{48 \times [t_{\text{OSC}} - 120\,\text{ns}]}{5 \times R_T} \approx 560 \, \text{pF}
\]  

(109)

This value is within the limits for \( C_T \) in the \( CT \) (Oscillator Timing Capacitor) section.

8.2.2.10.4 Soft Start

\[
I_{R_T} = \frac{3 \, V}{R_T} \approx 36 \, \mu A
\]  

(110)

The UCC3895 has a soft-start function to reduce component stresses during the start-up phase. For this design we set the soft-start time to 50 ms. This time is controlled by the value of the capacitor \( C_{SS} \) at the SS/DISB pin and the charging current set by \( R_T \) (Equation 4).

\[
C_{SS} = I_{R_T} \times t_{SS} = \frac{3 \, V}{R_T} \times 3.6 \, V \approx 470 \, \text{nF}
\]  

(111)

8.2.2.10.5 Setting the Switching Delays

Higher power designs will benefit from the adaptive delays provided by the ADS pin but that feature is not used in this example. Setting \( RADSH = 0 \, \Omega \) defeats the adaptive delay and a fixed value for \( t_{DELAB} \) and \( t_{DELCD} \) is used. If it is planned to use the adaptive delay feature then the resistor \( RADS \) should be included in the layout but not populated until delay optimisation is being done on actual hardware.

![Figure 20. UCC3895 Adaptive Delays](image)

We set the delay times as follows. The resonant frequency of the shim inductor \( L_S \) with the stray capacitance at the switched node is given by:

\[
t_R = \frac{1}{2\pi \sqrt{L_S \times 2 \times C_{OSS\_AVG}}} \approx 1.6 \, \text{MHz}
\]  

(112)

Set the initial \( t_{AB\_SET} \) and \( t_{CD\_SET} \) values to half the resonant period

\[
t_{DELAY} = 314 \, \text{ns}
\]  

(113)

The resistors \( R_{AB} \) and \( R_{CD} \) are given by a modified version of Equation 5 and Equation 6.

\[
R_{AB} = R_{CD} = \frac{(t_{DELAY} - 25 \, \text{ns}) \times 0.5 \, V}{25 \times 10^{-12}} \approx 5.6 \, k\Omega
\]  

(114)
It is important to recognize that the delay times set by $R_{AB}$ and $R_{CD}$ are those measured at the device pins. Propagation delays mean that the delay times seen at the primary of the transformer will be different and this is the reason why the delays have to be optimized on actual hardware. Once the prototype is up and running it is recommended that you fine tune $t_{ABSET}$ and $t_{CDSET}$ at light load. Refer to Figure 21 and Figure 22. It is easier to achieve ZVS at the drain of QD than at the drain of QA because the output inductor current reflected in the transformer primary is greater at QD and QC turn-off than it is at QA and QB turn-off.

![Figure 21. $t_{ABSET}$ to Achieve Valley Switching at Light Loads](image-url)

Set $t_{ABSET}$ at resonant tank Peak and Valley

$t_{ABSET} = t_1 - t_0$

$t_{CDSET} = t_4 - t_3$

Miller Plateau

$t_{MILLER} = t_2 - t_1$

$t_{MILLER} = t_5 - t_4$
8.2.2.10.6 Setting the Slope Compensation

Slope compensation is necessary to stabilise a converter operating in peak current mode at duty cycles greater than 50%. The optimum slope compensation ramp should be half the inductor current ramp downslope during the off time. This slope is calculated as follows:

\[
m_e = 0.5 \times \frac{V_{\text{OUT}} \times R_{\text{CS}}}{L_{\text{OUT}} \times a1 \times CT_{\text{RAT}}} = 67 \text{ mV} \mu\text{s}^{-1}
\]

(115)

The magnetizing current of the power transformer provides part of the compensating ramp and is calculated as follows. The \(V_{\text{IN}} \times D_{\text{TYP}}\) factor takes account of the fact that the slope of the magnetizing current is less at lower input voltages.

\[
m_{\text{MAG}} = \frac{V_{\text{IN}} \times D_{\text{TYP}} \times R_{\text{CS}}}{L_{\text{MAG}} \times CT_{\text{RAT}}} \approx 43 \text{ mV} \mu\text{s}^{-1}
\]

(116)

The added slope compensation ramp is then:

\[
m_{\text{SUM}} = m_e - m_{\text{MAG}} \approx 24 \text{ mV} \mu\text{s}^{-1}
\]

(117)

The resistor \(R_{\text{SC}}\) sets the added slope compensation ramp, \(m_{\text{SUM}}\), and is chosen as follows:

\[
R_{\text{SC}} = R_{\text{LF}} \times \frac{8 \times I_{\text{RT}}}{m_{\text{MAG}} \times C_T} = 21 \text{ k}\Omega
\]

(118)

A small AC coupling capacitor is used in the emitter of Q1 to eliminate the need for offset biasing circuitry. \(C_C = 1 \text{ nF}\).

The resistor \(R_{\text{EL}}\) is a DC load resistor for the emitter of Q1. It should have the same value as \(R_{\text{SC}}\).
A small capacitor at the RAMP pin input helps suppress high frequency noise, we set $C_{\text{RAMP}} = 56 \text{ pF}$. Transistor Q1 is a small signal NPN type.

In peak current mode control the RAMP pin receives the current sense signal, plus the slope compensation ramp, through the 510-Ω resistor $R_{\text{RCS}}$. The 10-kΩ resistor $R_{\text{RB}}$ provides approximately 250-mV offset bias. The value of this resistor may be adjusted up or down to alter the point at which the internal no load comparator trips.

Figure 23. Daughter Board Schematic
Figure 24. Power Stage Schematic
8.2.3 Application Curves

Figure 25. Full Bridge Gate Drives and Primary Switched Nodes

VIN = 390 V
IOUT = 5 A

Figure 26. Gate Drive Signals at DMAX

VIN = 390 V
IOUT = 5 A

Operating at Dmax

Figure 27. Gate Drive Signals D = 72%

VIN = 390 V
IOUT = 10 A

Figure 28. Typical Start-up (Into 50% Full Load)

VIN = 390 V
IOUT = 10 A
9 Power Supply Recommendations

The UCC3895 device should be operated from a $V_{DD}$ rail within the limits given in the Recommended Operating Conditions of this data sheet. To avoid the possibility that the device might stop switching, $V_{DD}$ must not be allowed to fall into the UVLO(off) range. In order to minimize power dissipation in the device, $V_{DD}$ should not be unnecessarily high. Keeping $V_{DD}$ at 12 V is a good compromise between these competing constraints. The gate drive outputs from the UCC3895 device deliver large-current pulses into their loads. This indicates the need for a low-ESR decoupling capacitor to be connected as directly as possible between the $V_{DD}$ and PGND terminals.

TI recommends ceramic capacitors with stable dielectric characteristics over temperature, such as X7R. Avoid capacitors which have a large drop in capacitance with applied DC voltage bias. For example, use a part that has a low-voltage co-efficient of capacitance. The recommended decoupling capacitance is 1 μF, X7R, with at least a 25-V rating with a 0.1-μF NPO capacitor in parallel.

10 Layout

10.1 Layout Guidelines

In order to increase the reliability and robustness of the design, it is recommended that the following layout guidelines are followed.

- EAN pin - This is the inverting input to the error amplifier. It is a high impedance pin and is susceptible to noise pickup. Keep tracks from this pin as short as possible.
- EAP pin - This is the non-inverting input to the error amplifier. It is a high impedance pin and is susceptible to noise pickup. Keep tracks from this pin as short as possible.
- EAOUT - Keep tracks from this pin as short as possible.
- RAMP, CT, RT, DELAB, DELCD and ADS pins - The components connected to these pins are used to set important operating parameters. Keep these components close to the IC and provide short, low impedance return connections to the GND pin.
- REF pin - Decouple this pin to GND with a good quality ceramic capacitor. A 1-μF, X7R, 25-V capacitor is recommended. Keep REF PCB tracks as far away as possible from sources of switching noise.
- SYNC pin - This pin is essentially a digital I/O port. If it is unused, then it may be left open circuit. If Synchronisation is used, then route the incoming Synchronisation signal as far away from noise sensitive input pins as possible.
- CS pin - This connection is arguably the most important single connection in the entire PSU system. Avoid running the CS signal traces near to sources of high dv/dt. Provide a simple RC filter as close as possible to the pin to help filter out leading edge noise spikes which will occur at the beginning of each switching cycle.
- SS/DISB pin - Keep tracks from this pin as short as possible. If the Enable signal is coming from a remote source then avoid running it close to any source of high dv/dt (MOSFET Drain connections for example) and add a simple RC filter at the SS/DISB pin.
- OUTA, OUTB, OUTC, and OUTD pins - These are the gate drive output pins and will have a high dv/dt rate associated with their rising and falling edges. Keep the tracks from these pins as far away from noise sensitive input pins as possible. Ensure that the return currents from these outputs do not cause voltage changes in the analog ground connections to noise sensitive input pins.
- VDD pin - This pin must be decoupled to PGND using ceramic capacitors as detailed in the Power Supply Recommendations section. Keep this capacitor as close to the VDD and PGND pins as possible.
- GND pin - This pin provides the analog ground reference to the controller. Use this pin to provide a return path for the components at the RAMP, REF, CT, RT, DELAB, DELCD, ADS, CS, and SS/DISB pins. Use a Ground Plane to minimise the impedance of the ground connection and to reduce noise pickup. It is important to have a low impedance connection from GND to PGND.
- PGND pin - This pin provides the ground reference to the controller. This pin should be used to return the currents from the OUTX and SYNC pins. Use a Ground Plane to minimise the impedance of the ground connection and to reduce noise pickup.

An ideal ground plane provides an equipotential surface to which the controller ground pins can be connected. However, real ground planes have a non-zero impedance and having separate ground planes for analog and driver circuits is an easy way to prevent the analog ground from being disturbed by driver return currents. A single ground plane may be used if care is taken to ensure that the driver return currents are kept away from the part of the ground plane used for analog connections.
10.2 Layout Example

Further layout information for this device is given in application report SLUA501.

Figure 29. Suggested PCB Layout
11 Device and Documentation Support

11.1 Documentation Support

11.1.1 Related Documentation

See the following for related documentation:

1. UCC2895 Layout and Grounding Recommendations, (SLUA501).
3. M. Dennis, A Comparison Between the BiCMOS UCC3895 Phase Shift Controller and the UC3875, Application Note (SLUA246).
8. UC3875 Phase Shift Resonant Controller, Data Sheet (SLUS229).
9. UC3879 Phase Shift Resonant Controller, Data Sheet (SLUS230).
13. Control Driven Synchronous Rectifiers In Phase Shifted Full Bridge Converters, Application Note (SLUA287).

11.1.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC1895</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>UCC2895</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>UCC3895</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.3 Community Resource

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

11.4 Trademarks

E2E is a trademark of Texas Instruments.
11.4 Trademarks (continued)
United Chemi-Con is a trademark of United Chemi-Con. All other trademarks are the property of their respective owners.

11.5 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.6 Glossary

SLYZ022 — Ti Glossary.
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead finish/ Ball material</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC1895J</td>
<td>ACTIVE</td>
<td>CDIP</td>
<td>J</td>
<td>20</td>
<td>1</td>
<td>Non-RoHS &amp; Green</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>UCC1895J</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC1895L</td>
<td>ACTIVE</td>
<td>LCCC</td>
<td>FK</td>
<td>20</td>
<td>1</td>
<td>Non-RoHS &amp; Green</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>UCC1895L</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895DW</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>25</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>UCC2895DW</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895DG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>25</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>UCC2895DG4</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895DWR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>UCC2895DWR</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895DWRG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>UCC2895DWRG4</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895N</td>
<td>ACTIVE</td>
<td>PDIP</td>
<td>N</td>
<td>20</td>
<td>18</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU N / A for Pkg Type</td>
<td>-40 to 85</td>
<td>UCC2895N</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895PW</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>70</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>UCC2895PW</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC2895PWTR</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>UCC2895PWTR</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895DW</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>25</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895DW</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895DG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>25</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895DG4</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895DWR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895DWR</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895DWRG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895DWRG4</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895N</td>
<td>ACTIVE</td>
<td>PDIP</td>
<td>N</td>
<td>20</td>
<td>18</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU N / A for Pkg Type</td>
<td>0 to 70</td>
<td>UCC3895N</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895NG4</td>
<td>ACTIVE</td>
<td>PDIP</td>
<td>N</td>
<td>20</td>
<td>18</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU N / A for Pkg Type</td>
<td>0 to 70</td>
<td>UCC3895NG4</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895PW</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>70</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895PW</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895PWTR</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895PWTR</td>
<td>Samples</td>
</tr>
<tr>
<td>UCC3895PWTRG4</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>2000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>0 to 70</td>
<td>UCC3895PWTRG4</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
**ACTIVE:** Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF UCC1895, UCC2895, UCC3895:
- Catalog: UCC3895
- Automotive: UCC2895-Q1
- Enhanced Product: UCC2895-EP
- Military: UCC1895
NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product - Supports Defense, Aerospace and Medical Applications
- Military - QML certified for Military and Defense Applications
### TAPE AND REEL INFORMATION

**REEL DIMENSIONS**

**TAPE DIMENSIONS**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC2895PWTR</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td></td>
<td>330.0</td>
<td>16.4</td>
<td>6.95</td>
<td>7.1</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
<tr>
<td>UCC3895DWTR</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>2000</td>
<td>330.0</td>
<td>24.4</td>
<td>10.8</td>
<td>13.3</td>
<td>2.7</td>
<td>12.0</td>
<td>24.0</td>
<td>Q1</td>
</tr>
<tr>
<td>UCC3895PWTR</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>2000</td>
<td>330.0</td>
<td>16.4</td>
<td>6.95</td>
<td>7.1</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*
<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC2895PWTR</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>2000</td>
<td>853.0</td>
<td>449.0</td>
<td>35.0</td>
</tr>
<tr>
<td>UCC3895DWTR</td>
<td>SOIC</td>
<td>DW</td>
<td>20</td>
<td>2000</td>
<td>350.0</td>
<td>350.0</td>
<td>43.0</td>
</tr>
<tr>
<td>UCC3895PWTR</td>
<td>TSSOP</td>
<td>PW</td>
<td>20</td>
<td>2000</td>
<td>367.0</td>
<td>367.0</td>
<td>38.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
J (R-GDIP-T**)

CERAMIC DUAL IN-LINE PACKAGE

14 LEADS SHOWN

<table>
<thead>
<tr>
<th>PINS **</th>
<th>14</th>
<th>16</th>
<th>18</th>
<th>20</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIM A</td>
<td>0.300 (7.62)</td>
<td>0.300 (7.62)</td>
<td>0.300 (7.62)</td>
<td>0.300 (7.62)</td>
</tr>
<tr>
<td>B MAX</td>
<td>0.785 (19.94)</td>
<td>0.840 (21.34)</td>
<td>0.960 (24.38)</td>
<td>1.060 (26.92)</td>
</tr>
<tr>
<td>B MIN</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>C MAX</td>
<td>0.300 (7.62)</td>
<td>0.300 (7.62)</td>
<td>0.310 (7.87)</td>
<td>0.300 (7.62)</td>
</tr>
<tr>
<td>C MIN</td>
<td>0.245 (6.22)</td>
<td>0.245 (6.22)</td>
<td>0.220 (5.59)</td>
<td>0.245 (6.22)</td>
</tr>
</tbody>
</table>

NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.
N (R–PDIP–T**)  PLASTIC DUAL–IN–LINE PACKAGE

16 PINS SHOWN

<table>
<thead>
<tr>
<th>PINS **</th>
<th>14</th>
<th>16</th>
<th>18</th>
<th>20</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIM</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A MAX</td>
<td>0.775 (19.69)</td>
<td>0.775 (19.69)</td>
<td>0.920 (23.37)</td>
<td>1.060 (26.92)</td>
</tr>
<tr>
<td>A MIN</td>
<td>0.745 (18.92)</td>
<td>0.745 (18.92)</td>
<td>0.850 (21.59)</td>
<td>0.940 (23.88)</td>
</tr>
</tbody>
</table>

| VARIATION | AA | BB | AC | AD |

NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.
NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate design.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
### LEADLESS CERAMIC CHIP CARRIER

#### FK (S-CQCC-N**)

**28 TERMINAL SHOWN**

#### Table: Dimensions

<table>
<thead>
<tr>
<th>No. of Terminals **</th>
<th>A MIN</th>
<th>A MAX</th>
<th>B MIN</th>
<th>B MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>0.342 (8.69)</td>
<td>0.358 (9.09)</td>
<td>0.307 (7.80)</td>
<td>0.358 (9.09)</td>
</tr>
<tr>
<td>28</td>
<td>0.442 (11.23)</td>
<td>0.458 (11.63)</td>
<td>0.406 (10.31)</td>
<td>0.458 (11.63)</td>
</tr>
<tr>
<td>44</td>
<td>0.640 (16.26)</td>
<td>0.660 (16.76)</td>
<td>0.495 (12.58)</td>
<td>0.560 (14.22)</td>
</tr>
<tr>
<td>52</td>
<td>0.740 (18.78)</td>
<td>0.761 (19.32)</td>
<td>0.495 (12.58)</td>
<td>0.560 (14.22)</td>
</tr>
<tr>
<td>68</td>
<td>0.938 (23.81)</td>
<td>0.962 (24.43)</td>
<td>0.850 (21.6)</td>
<td>0.858 (21.8)</td>
</tr>
<tr>
<td>84</td>
<td>1.141 (28.99)</td>
<td>1.165 (29.59)</td>
<td>1.047 (26.6)</td>
<td>1.063 (27.0)</td>
</tr>
</tbody>
</table>

#### Diagram:

- **A SQ**
- **B SQ**

#### Notes:

A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. This package can be hermetically sealed with a metal lid.

D. Falls within JEDEC MS-004
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated