









SLRS076A - AUGUST 2022 - REVISED MARCH 2024

# ULN2803C Darlington Transistor Array

# 1 Features

- 500mA-rated collector current (single output)
- High-voltage outputs: 50V
- Output clamp diodes
- Inputs compatible with various types of logic

# 2 Applications

- Factory automation and control
- Building automation
- Appliances
- IP network camera
- HVAC valve and actuator control
- · Relay, solenoid, and lamp driving
- Stepper motor driving

# **3 Description**

The ULN2803C device is a 50V, 500mA Darlington transistor array. The device consists of eight NPN Darlington pairs that feature high-voltage outputs with common-cathode clamp diodes for switching inductive loads. The collector-current rating of each Darlington pair is 500mA. The Darlington pairscan be connected in parallel for higher current capability.

Applications include relay drivers, hammer drivers, lamp drivers, display drivers (LED and gas discharge), line drivers, and logic buffers. The ULN2803C device has a  $2.7k\Omega$  series base resistor for each Darlington pair for operation directly with TTL or 5V CMOS devices.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| ULN2803CDW  | DW (SOIC, 20)          | 12.80mm × 10.3mm            |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



# Logic Diagram



# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        | 1              |
| 4 Pin Configuration and Functions    | 3              |
| 5 Specifications                     | 4              |
| 5.1 Absolute Maximum Ratings         | 4              |
| 5.2 ESD Ratings                      | 4              |
| 5.3 Recommended Operating Conditions | 4              |
| 5.4 Thermal Information              | 4              |
| 5.5 Electrical Characteristics       | <mark>5</mark> |
| 5.6 Switching Characteristics        | <mark>5</mark> |
| 5.7 Typical Characteristics          | <mark>5</mark> |
| 6 Parameter Measurement Information  |                |
| 7 Detailed Description               | 9              |
| 7.1 Overview                         | 9              |
| 7.2 Functional Block Diagram         | 9              |

| 7.3 Feature Description                              | 9  |
|------------------------------------------------------|----|
| 7.4 Device Functional Modes                          |    |
| 8 Application and Implementation                     | 10 |
| 8.1 Application Information                          | 10 |
| 8.2 Typical Application                              | 10 |
| 8.3 Power Supply Recommendations                     | 12 |
| 8.4 Layout                                           | 12 |
| 9 Device and Documentation Support                   | 14 |
| 9.1 Receiving Notification of Documentation Updates. |    |
| 9.2 Support Resources                                | 14 |
| 9.3 Trademarks                                       |    |
| 9.4 Electrostatic Discharge Caution                  | 14 |
| 9.5 Glossary                                         | 14 |
| 10 Revision History                                  |    |
| 11 Mechanical, Packaging, and Orderable              |    |
| Information                                          | 14 |
|                                                      |    |



# **4** Pin Configuration and Functions



Figure 4-1. DW Package, 20-Pin SOIC (Top View)

## Table 4-1. Pin Functions

| PIN  |        | TYPE | DESCRIPTION                                                            |  |  |
|------|--------|------|------------------------------------------------------------------------|--|--|
| NAME | NO.    |      |                                                                        |  |  |
| 1B   | 1      |      |                                                                        |  |  |
| 2B   | 2      |      |                                                                        |  |  |
| 3B   | 3      |      |                                                                        |  |  |
| 4B   | 4      | <br> | Channel 1 through 8 Darlington base input.                             |  |  |
| 5B   | 5      |      |                                                                        |  |  |
| 6B   | 6      |      |                                                                        |  |  |
| 7B   | 7      |      |                                                                        |  |  |
| 8B   | 8      |      |                                                                        |  |  |
| 1C   | 20     |      |                                                                        |  |  |
| 2C   | 19     |      |                                                                        |  |  |
| 3C   | 18     |      |                                                                        |  |  |
| 4C   | 17     | 0    | Channel 1 through 8 Darlington collector output.                       |  |  |
| 5C   | 16     |      |                                                                        |  |  |
| 6C   | 15     |      |                                                                        |  |  |
| 7C   | 14     |      |                                                                        |  |  |
| 8C   | 13     |      |                                                                        |  |  |
| GND  | 9      | _    | Common emitter shared by all channels (typically tied to ground).      |  |  |
| СОМ  | 12     | I/O  | Common cathode node for flyback diodes (required for inductive loads). |  |  |
| NC   | 10, 11 |      | No connect pin.                                                        |  |  |

3



# 5 Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                  | MIN | MAX  | UNIT |
|------------------|----------------------------------|-----|------|------|
| V <sub>CC</sub>  | Collector-emitter voltge         |     | 50   | V    |
| VI               | Input voltage                    |     | 30   | V    |
| I <sub>C</sub>   | Peak collector current           |     | 500  | mA   |
| I <sub>ОК</sub>  | Output clamp current             |     | 500  | mA   |
| I <sub>MAX</sub> | Total substrate-terminal current |     | -2.5 | А    |
| TJ               | Junction temperature             | -65 | 150  | °C   |
| T <sub>STG</sub> | Storage temperature              | -65 | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 5.2 ESD Ratings

|                    |                         |                                                                                         | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, allpins <sup>(1)</sup>          | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specificationJESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less is possible with the necessary precautions. Pins listed may actually have higher performance.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                          | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------|-----|-----|-----|------|
| V <sub>CE</sub> | Collector-emitter voltge | 0   |     | 50  | V    |
| TJ              | Junction temperature     | -40 |     | 85  | °C   |

## **5.4 Thermal Information**

|                       |                                              | ULN2803A  |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | UNIT |
|                       |                                              | 20 PINS   |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 75.4      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 43.4      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 48.2      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 16.4      | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 47.5      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **5.5 Electrical Characteristics**

#### Typical Values are at 25°C

|                      | PARAMETER                                | TEST CONDITIONS                                | T <sub>A</sub> | MIN | TYP  | MAX  | UNIT |
|----------------------|------------------------------------------|------------------------------------------------|----------------|-----|------|------|------|
| Datasheet            | Specs                                    |                                                |                |     |      |      |      |
|                      |                                          | V <sub>CE</sub> = 2V, I <sub>C</sub> = 200mA   | 25°C           |     |      | 2.4  | V    |
| V <sub>I(ON)</sub>   | ON-state input voltage                   | V <sub>CE</sub> = 2V, I <sub>C</sub> = 250mA   | 25°C           |     |      | 2.7  | V    |
|                      |                                          | V <sub>CE</sub> = 2V, I <sub>C</sub> = 300mA   | 25°C           |     |      | 3    | V    |
|                      |                                          | I <sub>I</sub> = 250uA, I <sub>C</sub> = 100mA | 25°C           |     | 0.9  | 1.1  | V    |
| V <sub>CE(SAT)</sub> | Colllector-emmiter<br>saturation voltage | I <sub>I</sub> = 350uA, I <sub>C</sub> = 200mA | 25°C           |     | 1    | 1.3  | V    |
|                      | Saturation voltage                       | I <sub>I</sub> = 500uA, I <sub>C</sub> = 350mA | 25°C           |     | 1.2  | 1.6  | V    |
| I <sub>CEX</sub>     | Collector cutoff current                 | V <sub>CE</sub> = 50V, I <sub>I</sub> = 0A     | 25°C           |     |      | 50   | uA   |
| V <sub>F</sub>       | Clamp forward voltage                    | I <sub>F</sub> = 350mA                         | 25°C           |     | 1.3  | 2    | V    |
| I <sub>I(OFF)</sub>  | OFF-state input current                  | V <sub>CE</sub> = 50V, IC = 500uA              | 70°C           | 50  | 65   |      | uA   |
| l <sub>l</sub>       | Input current                            | V <sub>I</sub> = 3.85V                         | 25°C           |     | 0.93 | 1.35 | mA   |
| I <sub>R</sub>       | Clamp reverse current                    | V <sub>R</sub> = 50V                           | 25°C           |     |      | 50   | uA   |
| CI                   | Input capacitance                        | V <sub>I</sub> = 0V, f = 1MHz                  | 25°C           |     | 15   | 25   | pF   |

## **5.6 Switching Characteristics**

Unless otherwise noted, the typical characteristics in the following table applies at 25°C

|                  | PARAMETER                                             | TEST CONDITIONS                                                       | MIN                 | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------|-----------------------------------------------------------------------|---------------------|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-<br>level output | $V_{S}$ = 50 V, $C_{L}$ = 15 pF, $R_{L}$ = 163 $\Omega$               |                     | 130 |     | ns   |
| t <sub>PLH</sub> | Propagation delay time, low- to high-<br>level output | $V_{S}$ = 50 V, C <sub>L</sub> = 15 pF, R <sub>L</sub> = 163 $\Omega$ |                     | 20  |     | ns   |
| V <sub>OH</sub>  | High-level output voltage after switching             | V <sub>S</sub> = 50 V, I <sub>O</sub> = 300 mA                        | V <sub>S</sub> - 20 |     |     | mV   |

## **5.7 Typical Characteristics**





# **6** Parameter Measurement Information











Figure 6-5.  $h_{FE}$ ,  $V_{CE(sat)}$  Test Circuit



Figure 6-7. V<sub>F</sub> Test Circuit



Figure 6-2. I<sub>I(off)</sub> Test Circuit



Figure 6-4. V<sub>I(on)</sub> Test Circuit



Figure 6-6. I<sub>R</sub> Test Circuit





**Voltage Waveforms** 

- A. The pulse generator has the following characteristics: PRR = 12.5 kHz, Z\_0 = 50  $\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.
- C. V<sub>IH</sub> = 3 V.

Figure 6-8. Propagation Delay Times





**Voltage Waveforms** 

- A. The pulse generator has the following characteristics: PRR = 12.5 kHz,  $Z_0$  = 50  $\Omega$ .
- B.  $C_L$  includes probe and jig capacitance.
- C. V<sub>IH</sub> = 3 V.

Output

Figure 6-9. Latch-Up Test



# 7 Detailed Description

## 7.1 Overview

This standard device has proven ubiquity and versatility across a wide range of applications. This feature is due to its integration of eight Darlington transistors that are capable of sinking up to 500 mA and wide GPIO range capability.

The ULN2803C is comprised of eight high voltage, high current NPN Darlington transistor pairs. All units feature a common emitter and open collector outputs. To maximize their effectiveness, these units contain suppression diodes for inductive loads. The ULN2803C has a series base resistor to each Darlington pair, thus allowing operation directly with TTL or CMOS operating at supply voltages of 5 V or 3.3 V. The ULN2803C offers solutions to a great many interface needs, including solenoids, relays, lamps, small motors, and LEDs. Applications requiring sink currents beyond the capability of a single output can be accommodated by paralleling the outputs.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

Each channel of ULN2803C consists of Darlington connected NPN transistors. This connection creates the effect of a single transistor with a very-high current gain. The very high  $\beta$  allows for high output current drive with a very-low input current, essentially equating to operation with low GPIO voltages.

The GPIO voltage is converted to base current through the 2.7-k $\Omega$  resistor connected between the input and base of the predriver Darlington NPN.

The diodes connected between the output and COM pin are used to suppress the kickback voltage from an inductive load that is excited when the NPN drivers are turned off (stop sinking) and the stored energy in the coils causes a reverse current to flow into the coil supply through the kickback diode.

In normal operation, the diodes on base and collector pins to emitter are reverse biased. If these diodes are forward biased, internal parasitic NPN transistors draw (a nearly equal) current from other (nearby) device pins.

## 7.4 Device Functional Modes

#### 7.4.1 Inductive Load Drive

When the COM pin is tied to the coil supply voltage, ULN2803C can drive inductive loads and suppress the kickback voltage through the internal free wheeling diodes.

#### 7.4.2 Resistive Load Drive

When driving resistive loads, COM can be left unconnected or connected to the load voltage supply. If multiple supplies are used, connect to the highest voltage supply.



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

ULN2803C is typically used to drive a high-voltage or current peripherals from an MCU or logic device that cannot tolerate these conditions. The following design is a common application of ULN2803C, driving inductive loads. This includes motors, solenoids, and relays. Each load type can be modeled by what is seen in Figure 8-1.

## 8.2 Typical Application



Copyright © 2017, Texas Instruments Incorporated

#### Figure 8-1. ULN2803C as Inductive Load Driver

## 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 8-1 as the input parameters.

#### Table 8-1. Design Parameters

| DESIGN PARAMETER                    | EXAMPLE VALUE            |
|-------------------------------------|--------------------------|
| GPIO voltage                        | 3.3 or 5 V               |
| Coil supply voltage                 | 12 to 50 V               |
| Number of channels                  | 8                        |
| Output current (R <sub>COIL</sub> ) | 20 to 300 mA per channel |
| Duty cycle                          | 100%                     |

#### 8.2.2 Detailed Design Procedure

When using ULN2803C in a coil driving application, determine the following:

- Input voltage range
- Temperature range
- Output and drive current
- · Power dissipation

#### 8.2.2.1 Drive Current

The coil current is determined by the coil voltage (VSUP), coil resistance, and output low voltage (V<sub>OL</sub> or  $V_{CE(SAT)}$ ).

#### 8.2.2.2 Output Low Voltage

The output low voltage ( $V_{OL}$ ) is equivalent to  $V_{CE(SAT)}$  and can be determined by Figure 5-1, Figure 5-2, or using Section 5.5.

#### 8.2.2.3 Power Dissipation and Temperature

The number of coils driven is dependent on the coil current and on-chip power dissipation. To determine the number of coils possible, use Equation 2 to calculate ULN2803C on-chip power dissipation P<sub>D</sub>.

$$P_{\rm D} = \sum_{i=1}^{\rm N} V_{\rm OLi} \times I_{\rm Li}$$
<sup>(2)</sup>

where

- N is the number of channels active together.
- V<sub>OLi</sub> is the OUT<sub>i</sub> pin voltage for the load current I<sub>Li</sub>. This is the same as V<sub>CE(SAT)</sub>.

To ensure the reliability of ULN2803C and the system, the on-chip power dissipation must be lower that or equal to the maximum allowable power dissipation ( $P_D$ ) dictated by Equation 3.

$$\mathsf{PD}_{(\mathsf{MAX})} = \frac{\left(\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}\right)}{\theta_{\mathsf{JA}}}$$

#### where

- $T_{J(MAX)}$  is the target maximum junction temperature.
- T<sub>A</sub> is the operating ambient temperature.
- $\theta_{JA}$  is the package junction to ambient thermal resistance.

(1)

(3)



TI recommends to limit the ULN2803C IC die junction temperature to < 125°C. The IC junction temperature is directly proportional to the on-chip power dissipation.

#### 8.2.3 Application Curves

The following curves are generated with ULN2803C driving an OMRON G5NB relay –  $V_{in}$  = 5.0 V;  $V_{sup}$ = 12 V and  $R_{COIL}$ = 2.8 k $\Omega$ .



## 8.3 Power Supply Recommendations

This devicedoes not need a power supply; however, the COM pin is typically tied to the system power supply. With this case, make sure that the output voltage does not heavily exceed the COM pin voltage. This action can heavily forward bias the flyback diodes and cause a large current to flow into COM, potentially damaging the on-chip metal or overheating the part.

## 8.4 Layout

#### 8.4.1 Layout Guidelines

Thin traces can be used on the input due to the low current logic that is typically used to drive ULN2803C. Take care to separate the input channels as much as possible, as to eliminate crosstalk. TI recommends thick traces for the output to drive high currents as desired. Wire thickness can be determined by the trace material current density and desired drive current.

Because all of the channels currents return to a common emitter, size that trace width to be very wide. Some applications require up to 2.5 A.



## 8.4.2 Layout Example







# 9 Device and Documentation Support

## 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (August 2022) to Revision A (March 2024)                                                       | Page |
|---|-----------------------------------------------------------------------------------------------------------------------|------|
| • | Updated thermal parameters in the Thermal Information section                                                         | 4    |
| • | Changed typical specification for V <sub>F</sub> , Clamp forward voltage from 1.7V : to 1.3V in the <i>Electrical</i> |      |
|   | Characteristics section                                                                                               | 4    |
| • | Updated graphs in the <i>Typical Characteristics</i> section                                                          |      |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ULN2803CDWR      | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ULN2803C                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |
|                             |  |

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ULN2803CDWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

27-Feb-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ULN2803CDWR | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 41.0        |

# **DW0020A**



# **PACKAGE OUTLINE**

# SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated