#### CD54AC164, CD74AC164, CD54ACT164, CD74ACT164 SCHS240B - NOVEMBER 1998 - REVISED NOVEMBER 2023 # CDx4AC164, CDx4ACT164 8-Bit Serial-In/Parallel-Out Shift Register #### 1 Features - **Buffered Inputs** - Typical Propagation Delay - 6ns at V $_{\rm CC}$ = 5V, T $_{\rm A}$ = 25°C, C $_{\rm L}$ = 50pF - SCR-Latchup-Resistant CMOS Process and Circuit Design - Speed of Bipolar FAST™/AS/S with Significantly Reduced Power Consumption - **Balanced Propagation Delays** - AC Types Feature 1.5V to 5.5V Operation and Balanced Noise Immunity at 30% of the Supply - ±24mA Output Drive Current - Fanout to 15 FAST™ ICs - Drives 50Ω Transmission Lines ## 2 Description The 'AC164 and 'ACT164 are 8-bit serial-in/parallelout shift registers with asynchronous reset that utilize Advanced CMOS Logic technology. #### **Device Information** | PART<br>NUMBER | PACKAGE <sup>(1)</sup> PACKAGE SIZE <sup>(2)</sup> | | BODY SIZE(3) | |----------------|----------------------------------------------------|---------------------|----------------------| | CDx4AC(T)164 | D (SOIC, 14) | 8.65 mm × 6<br>mm | 8.65 mm × 3.9<br>mm | | CDX4AC(1)104 | N (PDIP , 14) | 19.3 mm x 9.4<br>mm | 19.3 mm x 6.35<br>mm | - For more information, see Section 10. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. Figure 2-1. Functional Diagram ## **Table of Contents** | 1 Features | 6.3 Device Functional Modes | |-----------------------------------------|-------------------------------------------------------| | 2 Description | 7 Application and Implementation1 | | 3 Pin Configuration and Functions | 7.1 Power Supply Recommendations1 | | 4 Specifications | 7.2 Layout10 | | 4.1 Absolute Maximum Ratings | | | 4.2 ESD Ratings | 8.1 Documentation Support (Analog)1 | | 4.3 Recommended Operating Conditions4 | 8.2 Receiving Notification of Documentation Updates 1 | | 4.4 Thermal Information | 8.3 Support Resources1 | | 4.5 DC Electrical Specifications | 8.4 Trademarks1 | | 4.6 Prerequisite for Switching Function | 8.5 Electrostatic Discharge Caution1 | | 4.7 Switching Specifications | 7 8.6 Glossary1 | | 5 Parameter Measurement Information | | | 6 Detailed Description | <del>-</del> | | 6.1 Overview | | | 6.2 Functional Block Diagram | | ## 3 Pin Configuration and Functions Figure 3-1. CD54AC164, CD54ACT164 (CERDIP), CD74AC164, CD74ACT164 (PDIP, SOIC), (Top View) **Table 3-1. Pin Functions** | NAME | PIN | TYPE | DESCRIPTION | |-----------------|-----|------|----------------| | DS1 | 1 | I | Serial input 1 | | DS2 | 2 | I | Serial input 2 | | Q0 | 3 | 0 | Output 0 | | Q1 | 4 | 0 | Output 1 | | Q2 | 5 | 0 | Output 2 | | Q3 | 6 | 0 | Output 3 | | GND | 7 | G | Ground | | СР | 8 | I | Clock signal | | !MR | 9 | I | Master reset | | Q4 | 10 | 0 | Output 4 | | Q5 | 11 | 0 | Output 5 | | Q6 | 12 | 0 | Output 6 | | Q7 | 13 | 0 | Output 7 | | V <sub>CC</sub> | 14 | Р | Power | ## 4 Specifications ## 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>1</sup> | | | | MIN | MAX | UNIT | |-------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------|------|------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 | 6 | V | | I <sub>IK</sub> | DC Input Diode Current | $(V_1 < -0.5V \text{ or } V_1 > V_{CC} + 0.5V)$ | | ± 20 | mA | | I <sub>OK</sub> | DC Output Diode Current | $(V_O < -0.5V \text{ or } V_O > V_{CC} + 0.5V)$ | | ±50 | mA | | Io | DC Output Source or Sink Current per Output Pin | $(V_O > -0.5V \text{ or } V_O < V_{CC} + 0.5V)$ | | ±50 | mA | | I <sub>CC</sub> or I <sub>GND</sub> | I <sub>CC</sub> or I <sub>GND</sub> DC V <sub>CC</sub> or Ground Current | | | | mA | <sup>(1)</sup> Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## 4.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 4.3 Recommended Operating Conditions | | | | MIN | MAX | UNIT | |---------------------------------|-------------------------------|--------------|-----|-----------------|------| | T <sub>A</sub> | Temperature Range | | -55 | 125 | °C | | | Supply Voltage Range | | | , | | | V <sub>CC</sub> (1) | AC Types | | 1.5 | 5.5 | V | | | ACT Types | | 4.5 | 5.5 | V | | V <sub>I</sub> , V <sub>O</sub> | DC Input or Output Voltage | | 0 | V <sub>CC</sub> | V | | | Input Rise and Fall Slew Rate | | | • | | | alt/alv | AC Types | 1.5V to 3V | | 50 | ns | | dt/dv | AC Types | 3.6V to 5.5V | | 20 | ns | | | ACT Types | 4.5V to 5.5V | | 10 | ns | <sup>(1)</sup> Unless otherwise specified, all voltages are referenced to ground. #### 4.4 Thermal Information | | | CDx4A | | | |-----------------|----------------------------------------|----------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | N (PDIP) | D (SOIC) | UNIT | | | | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 90 | 175 | °C/W | (1) $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. <sup>(2)</sup> For up to 4 outputs per device, add ±25mA for each additional output. ## 4.5 DC Electrical Specifications | | | TEST CONDITIONS | | | 25°0 | 25°C | | -40°C TO 85 °C | | -55°C TO 125°C | | |---------------------------------------|------------------------------------------------------------------------------|------------------------------------|---------------------|---------------------|------|------|------|----------------|------|----------------|-------| | | PARAMETER | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | AC TYPE | ES | | ' | | | ' | | | | | | | | | | | 1.5 | 1.2 | - | 1.2 | - | 1.2 | - | V | | V <sub>IH</sub> | High Level Input<br>Voltage | - | - | 3 | 2.1 | - | 2.1 | - | 2.1 | - | V | | | voltage | | | 5.5 | 3.85 | - | 3.85 | - | 3.85 | - | V | | | | | | 1.5 | - | 0.3 | - | 0.3 | - | 0.3 | V | | V <sub>IL</sub> | Low Level Input<br>Voltage | - | - | 3 | - | 0.9 | - | 0.9 | - | 0.9 | V | | | voltage | | | 5.5 | - | 1.65 | - | 1.65 | - | 1.65 | V | | | | | -0.05 | 1.5 | 1.4 | - | 1.4 | - | 1.4 | - | V | | | | | -0.05 | 3 | 2.9 | - | 2.9 | - | 2.9 | - | V | | | | | -0.05 | 4.5 | 4.4 | - | 4.4 | - | 4.4 | - | V | | V <sub>OH</sub> | High Level Output Voltage | V <sub>IH</sub> or V <sub>IL</sub> | -4 | 3 | 2.58 | - | 2.48 | - | 2.4 | - | V | | | Voltago | | -24 | 4.5 | 3.94 | - | 3.8 | - | 3.7 | - | V | | | | | -75 <b>1 2</b> | 5.5 | - | - | 3.85 | - | - | - | V | | | | | -50 <b>1 2</b> | 5.5 | - | - | - | - | 3.85 | - | V | | | | | 0.05 | 1.5 | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 0.05 | 3 | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 0.05 | 4.5 | - | 0.1 | - | 0.1 | - | 0.1 | V | | V <sub>OL</sub> | Low Level Output<br>Voltage | V <sub>IH</sub> or V <sub>IL</sub> | 12 | 3 | - | 0.36 | - | 0.44 | - | 0.5 | V | | | Vollago | | 24 | 4.5 | - | 0.36 | - | 0.44 | - | 0.5 | V | | | | | 75 1 2 | 5.5 | - | - | - | 1.65 | - | - | V | | | | | 501 <b>2</b> | 5.5 | _ | - | - | - | - | 1.65 | V | | I | Input Leakage<br>Current | V <sub>CC</sub> or GND | - | 5.5 | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Icc | Quiescent Supply<br>Current MSI | V <sub>CC</sub> or GND | 0 | 5.5 | - | 8 | - | 80 | - | 160 | μΑ | | ACT TYP | PES | | | | | • | | | | | | | V <sub>IH</sub> | High Level Input<br>Voltage | - | - | 4.5 to<br>5.5 | 2 | - | 2 | - | 2 | | V | | V <sub>IL</sub> | Low Level Input<br>Voltage | - | - | 4.5 to<br>5.5 | - | 0.8 | - | 0.8 | - | 0.8 | V | | | | | -0.05 | 4.5 | 4.4 | - | 4.4 | - | 4.4 | - | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | High Level Output | \/ or\/ | -24 | 4.5 | 3.94 | - | 3.8 | - | 3.7 | - | V | | V <sub>OH</sub> | Voltage | V <sub>IH</sub> or V <sub>IL</sub> | -751 <b>2</b> | 5.5 | - | - | 3.85 | - | - | - | V | | | | | -50 1 <b>2</b> | 5.5 | - | - | - | - | 3.85 | - | V | | | | | 0.05 | 4.5 | - | 0.1 | - | 0.1 | - | 0.1 | V | | \ <u>\</u> | Low Level Output | \/ 65\/ | 24 | 4.5 | - | 0.36 | - | 0.44 | - | 0.5 | V | | V <sub>OL</sub> | Voltage | V <sub>IH</sub> or V <sub>IL</sub> | 75 1 2 | 5.5 | - | - | - | 1.65 | - | - | V | | | | | 50 <b>1 2</b> | 5.5 | - | - | - | - | - | 1.65 | V | | I <sub>1</sub> | Input Leakage<br>Current | V <sub>CC</sub> or GND | - | 5.5 | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Icc | Quiescent Supply<br>Current MSI | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | 8 | - | 80 | - | 160 | μΑ | | ΔI <sub>CC</sub> | Additional Supply<br>Current per Input Pin<br>TTL Inputs High 1<br>Unit Load | V <sub>CC</sub> -2.1 | - | 4.5 to<br>5.5 | - | 2.4 | - | 2.8 | - | 3 | mA | - 1. Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. - 2. Test verifies a minimum $50\Omega$ transmission-line-drive capability at $85^{\circ}$ C, $75\Omega$ at $125^{\circ}$ C. Table 4-1. ACT Input Load Table | INPUT | UNIT LOAD | |----------|-----------| | DS1, DS2 | 0.5 | | MR | 0.74 | | СР | 0.71 | Unit load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications Table, e.g., 2.4mA max at 25°C. ## 4.6 Prerequisite for Switching Function | | DADAMETED | W 00 | -40°C TO | -40°C TO 85°C | | -55°C TO 125°C | | |------------------|-----------------------|---------------------|----------|---------------|-----|----------------|-------| | | PARAMETER | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | UNITS | | | AC TYPES | ' | | | | | | | f <sub>MAX</sub> | | 1.5 | 7 | - | 6 | - | MHz | | | Max. Clock Frequency | 3.31 | 62 | - | 54 | - | MHz | | | | 52 | 86 | - | 75 | - | MHz | | t <sub>W</sub> | | 1.5 | 49 | - | 56 | - | ns | | | MR Pulse Width | 3.3 | 5.5 | - | 6.3 | - | ns | | | | 5 | 3.9 | - | 4.5 | - | ns | | t <sub>W</sub> | | 1.5 | 73 | - | 84 | - | ns | | | CP Pulse Width | 3.3 | 8.2 | - | 9.4 | - | ns | | | | 5 | 5.9 | - | 6.7 | - | ns | | t <sub>SU</sub> | | 1.5 | 27 | - | 31 | - | ns | | | Set-up Time | 3.3 | 3.1 | - | 3.5 | - | ns | | | | 5 | 2.2 | - | 2.5 | - | ns | | t <sub>H</sub> | | 1.5 | 27 | - | 31 | - | ns | | | Hold Time | 3.3 | 3.1 | - | 3.5 | - | ns | | | | 5 | 2.2 | - | 2.5 | - | ns | | t <sub>REM</sub> | | 1.5 | 1 | - | 1 | - | ns | | | MR to CP Removal Time | 3.3 | 1 | - | 1 | - | ns | | | | 5 | 1 | - | 1 | - | ns | | | ACT TYPES | | | ' | | | | | f <sub>MAX</sub> | Max. Clock Frequency | 52 | 80 | - | 70 | - | MHz | | t <sub>W</sub> | MR Pulse Width | 5 | 3.9 | - | 4.5 | - | ns | | t <sub>W</sub> | CP Pulse Width | 5 | 6.2 | - | 7.1 | - | ns | | t <sub>SU</sub> | Set-up Time | 5 | 2.2 | - | 2.5 | - | ns | | t <sub>H</sub> | Hold Time | 5 | 2.6 | - | 3 | - | ns | | t <sub>REM</sub> | MR to CP Removal Time | 5 | 0 | - | 0 | - | ns | - 1. 9. 3.3V Min at 3.6V, Max at 3V. - 2. 10. 5V Min at 5.5V, Max at 4.5V. ## 4.7 Switching Specifications Input $t_r$ , $t_f$ = 3ns, $C_L$ = 50pF (Worst Case) | PARAMETER | | V (V) | -40°C TO 85°C | | ; | -55°C TO 125°C | | | UNIT | |-------------------------------------|-------------------------------|---------------------|---------------|-----|------|----------------|-----|----------|------| | | | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | AC TYPES | | | | | | | | | | | t <sub>PLH</sub> , t <sub>PHL</sub> | | 1.5 | - | - | 143 | - | - | 157 | ns | | | Propagation Delay, CP to Qn | 3.3 (1) | 4.5 | - | 15.9 | 4.4 | - | 17.5 | ns | | | | 5 (2) | 3.2 | - | 11.4 | 3.1 | - | 12.5 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | | 1.5 | - | - | 158 | - | - | 174 | ns | | | Propagation Delay, MR to Qn | 3.3 | 5 | - | 17.7 | 4.9 | - | 19.5 | ns | | | | 5 | 3.6 | - | 12.6 | 3.5 | - | 13.9 | ns | | Cı | Input Capacitance | - | - | - | 10 | - | - | 10 | pF | | C <sub>PD</sub> (3) | Power Dissipation Capacitance | - | - | 150 | - | - | 150 | - | pF | | ACT TYPES | | | | | ' | | | <u>'</u> | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay, CP to Qn | 5 <sup>(2)</sup> | 3.8 | - | 13.5 | 3.7 | - | 14.9 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay, MR to Qn | 5 | 4.1 | - | 14.4 | 4 | - | 15.8 | ns | | Cı | Input Capacitance | - | - | - | 10 | - | - | 10 | pF | | C <sub>PD</sub> (3) | Power Dissipation Capacitance | - | - | 150 | - | - | 150 | - | pF | <sup>(1) 3.3</sup>V Min at 3.6V, Max at 3V. <sup>(2) 5</sup>V Min at 5.5V, Max at 4.5V. <sup>(3)</sup> C<sub>PD</sub> is used to determine the dynamic power consumption per device. #### **5 Parameter Measurement Information** ## **Load Circuit And Voltage Waveforms** For AC Series Only: When VCC = 1.5V, RL = $1k\Omega$ .For AC Series Only: When VCC = 1.5V, RL = $1k\Omega$ .For AC Series Only: When VCC = 1.5V, RL = $1k\Omega$ . Figure 5-1. Propagation Delay Times **Table 5-1. Propagation Delay Times** | | AC | ACT | |--------------------------------------------|-----------------------------------------|------| | Input Level | V <sub>CC</sub> | 3V | | Input Switching<br>Voltage, V <sub>S</sub> | 0.5 V <sub>CC</sub> | 1.5V | | Output Switching Voltage, V <sub>S</sub> | 0.5 V <sub>CC</sub> 0.5 V <sub>CC</sub> | | ## **6 Detailed Description** ## 6.1 Overview The 'AC164 and 'ACT164 are 8-bit serial-in/parallel-out shift registers with asynchronous reset that utilize Advanced CMOS Logic technology. Data is shifted on the positive edge of the clock (CP). A LOW on the Master Reset ( $\overline{\text{MR}}$ ) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (DS1 and DS2) are provided; either one can be used as a Data Enable control. ## 6.2 Functional Block Diagram #### **6.3 Device Functional Modes** Table 6-1. Mode Select - Truth Table | OPERATING | INPUTS | | | | OUTPUTS | | |---------------|--------|----|-----|-----|---------|---------| | MODE | MR | СР | DS1 | DS2 | Q0 | Q1 - Q7 | | RESET (CLEAR) | L | Х | Х | Х | L | L-L | | SHIFT | Н | 1 | I | I | L | q0 - q6 | | | Н | 1 | I | h | L | q0 - q6 | | | Н | 1 | h | ı | L | q0 - q6 | | | Н | 1 | h | h | Н | q0 - q6 | ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. #### 7.2 Layout #### 7.2.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. ## **8 Device and Documentation Support** TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 8.1 Documentation Support (Analog) #### 8.1.1 Related Documentation The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 8-1. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |------------|----------------|--------------|---------------------|---------------------|---------------------| | CD54AC164 | Click here | Click here | Click here | Click here | Click here | | CD74AC164 | Click here | Click here | Click here | Click here | Click here | | CD54ACT164 | Click here | Click here | Click here | Click here | Click here | | CD74ACT164 | Click here | Click here | Click here | Click here | Click here | ### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision A (November 1998) to Revision B (November 2023) Page ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated