

# CSD88539ND Dual 60 V N-Channel NexFET™ Power MOSFETs

## 1 Features

- Ultra-Low  $Q_g$  and  $Q_{gd}$
- Avalanche Rated
- Pb Free
- RoHS Compliant
- Halogen Free

## 2 Applications

- Half Bridge for Motor Control
- Synchronous Buck Converter

## 3 Description

This dual SO-8, 60 V, 23 mΩ NexFET™ power MOSFET is designed to serve as a half bridge in low-current motor control applications.



Figure 3-1. Top View



## Product Summary

| $T_A = 25^\circ\text{C}$ |                               | TYPICAL VALUE                                   | UNIT           |
|--------------------------|-------------------------------|-------------------------------------------------|----------------|
| $V_{DS}$                 | Drain-to-Source Voltage       | 60                                              | V              |
| $Q_g$                    | Gate Charge Total (10 V)      | 7.2                                             | nC             |
| $Q_{gd}$                 | Gate Charge Gate to Drain     | 1.1                                             | nC             |
| $R_{DS(on)}$             | Drain-to-Source On Resistance | $V_{GS} = 6\text{ V}$<br>$V_{GS} = 10\text{ V}$ | 27 mΩ<br>23 mΩ |
| $V_{GS(th)}$             | Threshold Voltage             | 3.0                                             | V              |

## Ordering Information<sup>(1)</sup>

| Device      | Qty  | Media        | Package              | Ship          |
|-------------|------|--------------|----------------------|---------------|
| CSD88539ND  | 2500 | 13-Inch Reel | SO-8 Plastic Package | Tape and Reel |
| CSD88539NDT | 250  | 7-Inch Reel  |                      |               |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Absolute Maximum Ratings

| $T_A = 25^\circ\text{C}$ |                                                                                                        | VALUE      | UNIT |
|--------------------------|--------------------------------------------------------------------------------------------------------|------------|------|
| $V_{DS}$                 | Drain-to-Source Voltage                                                                                | 60         | V    |
| $V_{GS}$                 | Gate-to-Source Voltage                                                                                 | $\pm 20$   | V    |
| $I_D$                    | Continuous Drain Current (Package limited)                                                             | 15         | A    |
|                          | Continuous Drain Current (Silicon limited), $T_C = 25^\circ\text{C}$                                   | 11.7       |      |
|                          | Continuous Drain Current <sup>(1)</sup>                                                                | 6.3        |      |
| $I_{DM}$                 | Pulsed Drain Current <sup>(2)</sup>                                                                    | 46         | A    |
| $P_D$                    | Power Dissipation <sup>(1)</sup>                                                                       | 2.1        | W    |
| $T_J, T_{STG}$           | Operating Junction and Storage Temperature Range                                                       | -55 to 150 | °C   |
| $E_{AS}$                 | Avalanche Energy, single pulse<br>$I_D = 22\text{ A}$ , $L = 0.1\text{ mH}$ , $R_G = 25\text{ }\Omega$ | 24         | mJ   |

(1) Typical  $R_{\text{DS(on)}} = 60^\circ\text{C}/\text{W}$  on a 1-inch<sup>2</sup>, 2-oz. Cu pad on a 0.06-inch thick FR4 PCB

(2) Pulse duration  $\leq 300\text{ }\mu\text{s}$ , duty cycle  $\leq 2\%$



Gate Charge



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|                                     |          |                                                 |          |
|-------------------------------------|----------|-------------------------------------------------|----------|
| <b>1 Features</b> .....             | <b>1</b> | 4.3 Typical MOSFET Characteristics.....         | <b>4</b> |
| <b>2 Applications</b> .....         | <b>1</b> | <b>5 Device and Documentation Support</b> ..... | <b>7</b> |
| <b>3 Description</b> .....          | <b>1</b> | 5.1 Trademarks.....                             | <b>7</b> |
| <b>4 Specifications</b> .....       | <b>3</b> | 5.2 Electrostatic Discharge Caution.....        | <b>7</b> |
| 4.1 Electrical Characteristics..... | <b>3</b> | <b>6 Revision History</b> .....                 | <b>7</b> |
| 4.2 Thermal Information.....        | <b>3</b> | <b>7 Mechanical Data</b> .....                  | <b>7</b> |

## 4 Specifications

### 4.1 Electrical Characteristics

( $T_A = 25^\circ\text{C}$  unless otherwise stated)

| PARAMETER                      | TEST CONDITIONS                                                                                     | MIN                                                                                                               | TYP | MAX  | UNIT             |
|--------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|------|------------------|
| <b>STATIC CHARACTERISTICS</b>  |                                                                                                     |                                                                                                                   |     |      |                  |
| $\text{BV}_{\text{DSS}}$       | Drain-to-Source Voltage<br>$V_{\text{GS}} = 0 \text{ V}, I_{\text{D}} = 250 \mu\text{A}$            |                                                                                                                   | 60  |      | V                |
| $I_{\text{DSS}}$               | Drain-to-Source Leakage Current<br>$V_{\text{GS}} = 0 \text{ V}, V_{\text{DS}} = 48 \text{ V}$      |                                                                                                                   |     | 1    | $\mu\text{A}$    |
| $I_{\text{GSS}}$               | Gate-to-Source Leakage Current<br>$V_{\text{DS}} = 0 \text{ V}, V_{\text{GS}} = 20 \text{ V}$       |                                                                                                                   |     | 100  | nA               |
| $V_{\text{GS}(\text{th})}$     | Gate-to-Source Threshold Voltage<br>$V_{\text{DS}} = V_{\text{GS}}, I_{\text{D}} = 250 \mu\text{A}$ | 2.6                                                                                                               | 3.0 | 3.6  | V                |
| $R_{\text{DS}(\text{on})}$     | Drain-to-Source On Resistance<br>$V_{\text{GS}} = 6 \text{ V}, I_{\text{D}} = 5 \text{ A}$          |                                                                                                                   | 27  | 34   | $\text{m}\Omega$ |
|                                | $V_{\text{GS}} = 10 \text{ V}, I_{\text{D}} = 5 \text{ A}$                                          |                                                                                                                   | 23  | 28   | $\text{m}\Omega$ |
| $g_{\text{fs}}$                | Transconductance<br>$V_{\text{DS}} = 30 \text{ V}, I_{\text{D}} = 5 \text{ A}$                      |                                                                                                                   | 19  |      | S                |
| <b>DYNAMIC CHARACTERISTICS</b> |                                                                                                     |                                                                                                                   |     |      |                  |
| $C_{\text{iss}}$               | Input Capacitance                                                                                   | $V_{\text{GS}} = 0 \text{ V}, V_{\text{DS}} = 30 \text{ V}, f = 1 \text{ MHz}$                                    | 570 | 741  | pF               |
| $C_{\text{oss}}$               | Output Capacitance                                                                                  |                                                                                                                   | 70  | 91   | pF               |
| $C_{\text{rss}}$               | Reverse Transfer Capacitance                                                                        |                                                                                                                   | 2.0 | 2.6  | pF               |
| $R_{\text{G}}$                 | Series Gate Resistance                                                                              |                                                                                                                   | 6.6 | 13.2 | $\Omega$         |
| $Q_g$                          | Gate Charge Total (10 V)                                                                            | $V_{\text{DS}} = 30 \text{ V}, I_{\text{D}} = 5 \text{ A}$                                                        | 7.2 | 9.4  | nC               |
| $Q_{\text{gd}}$                | Gate Charge Gate to Drain                                                                           |                                                                                                                   | 1.1 |      | nC               |
| $Q_{\text{gs}}$                | Gate Charge Gate to Source                                                                          |                                                                                                                   | 2.7 |      | nC               |
| $Q_{\text{g}(\text{th})}$      | Gate Charge at $V_{\text{th}}$                                                                      |                                                                                                                   | 1.8 |      | nC               |
| $Q_{\text{oss}}$               | Output Charge                                                                                       | $V_{\text{DS}} = 30 \text{ V}, V_{\text{GS}} = 0 \text{ V}$                                                       | 9.6 |      | nC               |
| $t_{\text{d}(\text{on})}$      | Turn On Delay Time                                                                                  | $V_{\text{DS}} = 30 \text{ V}, V_{\text{GS}} = 10 \text{ V}, I_{\text{D}} = 5 \text{ A}, R_{\text{G}} = 0 \Omega$ | 5   |      | ns               |
| $t_r$                          | Rise Time                                                                                           |                                                                                                                   | 9   |      | ns               |
| $t_{\text{d}(\text{off})}$     | Turn Off Delay Time                                                                                 |                                                                                                                   | 14  |      | ns               |
| $t_f$                          | Fall Time                                                                                           |                                                                                                                   | 4   |      | ns               |
| <b>DIODE CHARACTERISTICS</b>   |                                                                                                     |                                                                                                                   |     |      |                  |
| $V_{\text{SD}}$                | Diode Forward Voltage                                                                               | $I_{\text{SD}} = 5 \text{ A}, V_{\text{GS}} = 0 \text{ V}$                                                        | 0.8 | 1    | V                |
| $Q_{\text{rr}}$                | Reverse Recovery Charge                                                                             | $V_{\text{DS}} = 30 \text{ V}, I_{\text{F}} = 5 \text{ A}, \text{di/dt} = 300 \text{ A}/\mu\text{s}$              | 37  |      | nC               |
| $t_{\text{rr}}$                | Reverse Recovery Time                                                                               |                                                                                                                   | 21  |      | ns               |

### 4.2 Thermal Information

( $T_A = 25^\circ\text{C}$  unless otherwise stated)

| THERMAL METRIC           |                                                           | MIN | TYP | MAX | UNIT                      |
|--------------------------|-----------------------------------------------------------|-----|-----|-----|---------------------------|
| $R_{\theta_{\text{JL}}}$ | Junction-to-Lead Thermal Resistance <sup>(1)</sup>        |     |     | 20  | $^\circ\text{C}/\text{W}$ |
| $R_{\theta_{\text{JA}}}$ | Junction-to-Ambient Thermal Resistance <sup>(1) (2)</sup> |     |     | 75  |                           |

- (1)  $R_{\theta_{\text{JC}}}$  is determined with the device mounted on a 1-inch<sup>2</sup> (6.45-cm<sup>2</sup>), 2-oz. (0.071-mm thick) Cu pad on a 1.5-inch  $\times$  1.5-inch (3.81-cm  $\times$  3.81-cm), 0.06-inch (1.52-mm) thick FR4 PCB.  $R_{\theta_{\text{JC}}}$  is specified by design, whereas  $R_{\theta_{\text{JA}}}$  is determined by the user's board design.  
 (2) Device mounted on FR4 material with 1-inch<sup>2</sup> (6.45-cm<sup>2</sup>), 2-oz. (0.071-mm thick) Cu.

## 4.3 Typical MOSFET Characteristics

( $T_A = 25^\circ\text{C}$  unless otherwise stated)





Figure 4-6. Threshold Voltage vs Temperature



Figure 4-7. On-State Resistance vs Gate-to-Source Voltage



Figure 4-8. Normalized On-State Resistance vs Temperature



Figure 4-9. Typical Diode Forward Voltage



Figure 4-10. Maximum Safe Operating Area



Figure 4-11. Single Pulse Unclamped Inductive Switching



**Figure 4-12. Maximum Drain Current vs Temperature**

## 5 Device and Documentation Support

### 5.1 Trademarks

NexFET™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 5.2 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 6 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <b>Changes from Revision * (February 2014) to Revision A (December 2023)</b>                          | <b>Page</b>       |
|-------------------------------------------------------------------------------------------------------|-------------------|
| • Updated the numbering format for tables, figures, and cross-references throughout the document..... | <a href="#">1</a> |

## 7 Mechanical Data

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| CSD88539ND            | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 150   | 88539N              |
| CSD88539NDG4          | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 150   | 88539N              |
| CSD88539NDG4.B        | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 150   | 88539N              |
| CSD88539NDT           | Active        | Production           | SOIC (D)   8   | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 150   | 88539N              |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|-----|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| CSD88539NDT | SOIC         | D               | 8    | 250 | 178.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| CSD88539NDT | SOIC         | D               | 8    | 250 | 180.0       | 180.0      | 79.0        |



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025