





Support & training

<span id="page-0-0"></span>

# **DRV5055 Ratiometric Linear Hall Effect Sensor**

# **1 Features**

- Ratiometric Linear Hall Effect Magnetic Sensor
- Operates From 3.3-V and 5-V Power Supplies
- Analog Output With  $V_{CC}$  / 2 Quiescent Offset
- Magnetic Sensitivity Options (At  $V_{CC}$  = 5 V):
	- A1/Z1: 100 mV/mT, ±21-mT Range
	- A2/Z2: 50 mV/mT, ±42-mT Range
	- A3/Z3: 25 mV/mT, ±85-mT Range
	- A4/Z4: 12.5 mV/mT, ±169-mT Range
- Fast 20-kHz Sensing Bandwidth
- Low-Noise Output With ±1-mA Drive
- Compensation For Magnet Temperature Drift for A1/A2/A3/A4 Versions and None for Z1/Z2/Z3/Z4 Versions
- Standard Industry Packages:
	- Surface-Mount SOT-23
	- Through-Hole TO-92

# **2 Applications**

- Precise Position Sensing
- Industrial Automation and Robotics
- Home Appliances
- Gamepads, Pedals, Keyboards, Triggers
- Height Leveling, Tilt and Weight Measurement
- Fluid Flow Rate Measurement
- **Medical Devices**
- Absolute Angle Encoding
- **Current Sensing**

# **3 Description**

The DRV5055 is a linear Hall effect sensor that responds proportionally to magnetic flux density. The device can be used for accurate position sensing in a wide range of applications.

The device operates from 3.3-V or 5-V power supplies. When no magnetic field is present, the analog output drives half of  $V_{CC}$ . The output changes linearly with the applied magnetic flux density, and four sensitivity options enable maximal output voltage swing based on the required sensing range. North and south magnetic poles produce unique voltages.

Magnetic flux perpendicular to the top of the package is sensed, and the two package options provide different sensing directions.

The device uses a ratiometric architecture that can eliminate error from  $V_{CC}$  tolerance when the external analog-to-digital converter (ADC) uses the same  $V_{CC}$ for its reference. Additionally, the device features magnet temperature compensation to counteract how magnets drift for linear performance across a wide – 40°C to 125°C temperature range. Device options for no temperature compensation of magnet drift are also available.

#### **Device Information**(1)



(1) For all available packages, see the orderable addendum at the end of the data sheet.







# **Table of Contents**





# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**



**Figure 5-1. DBZ Package 3-Pin SOT-23 Top View**



**Figure 5-2. LPG Package 3-Pin TO-92 Top View**

#### **Table 5-1. Pin Functions**



# <span id="page-3-0"></span>**6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) There are two isolated operating V<sub>CC</sub> ranges. For more information see the *[Operating V](#page-11-0)<sub>CC</sub>* Ranges section.

(2) Power dissipation and thermal limits must be observed.

# **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://spra953)* application report.

# <span id="page-4-0"></span>**6.5 Electrical Characteristics**





(1) B is the applied magnetic flux density.

 $(2)$  V<sub>N</sub> describes voltage noise on the device output. If the full device bandwidth is not needed, noise can be reduced with an RC filter.

# **6.6 Magnetic Characteristics**

for  $V_{CC}$  = 3 V to 3.63 V and 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted)





#### <span id="page-5-0"></span>for  $V_{CC}$  = 3 V to 3.63 V and 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted)



(1) B is the applied magnetic flux density.

(2) See the *[Ratiometric Architecture](#page-10-0)* section.

(3) B<sub>L</sub> describes the minimum linear sensing range at 25°C taking into account the maximum  $V_Q$  and Sensitivity tolerances.

(4) See the *[Sensitivity Linearity](#page-10-0)* section.

(5) STC describes the rate the device increases Sensitivity with temperature. For more information, see the *[Sensitivity Temperature](#page-11-0) [Compensation for Magnets](#page-11-0)* section.

## **6.7 Typical Characteristics**

for  $T_A$  = 25°C (unless otherwise noted)





# **6.7 Typical Characteristics (continued)**

for  $T_A = 25^{\circ}$ C (unless otherwise noted)





# **6.7 Typical Characteristics (continued)**

for  $T_A = 25^{\circ}$ C (unless otherwise noted)



<span id="page-8-0"></span>

# **7 Detailed Description**

# **7.1 Overview**

The DRV5055 is a 3-pin linear Hall effect sensor with fully integrated signal conditioning, temperature compensation circuits, mechanical stress cancellation, and amplifiers. The device operates from 3.3-V and 5-V (±10%) power supplies, measures magnetic flux density, and outputs a proportional analog voltage that is referenced to  $V_{CC}$ .

## **7.2 Functional Block Diagram**



# **7.3 Feature Description**

## **7.3.1 Magnetic Flux Direction**

As shown in Figure 7-1, the DRV5055 is sensitive to the magnetic field component that is perpendicular to the top of the package.



**Figure 7-1. Direction of Sensitivity**



(1)

<span id="page-9-0"></span>Magnetic flux that travels from the bottom to the top of the package is considered positive in this document. This condition exists when a south magnetic pole is near the top (marked-side) of the package. Magnetic flux that travels from the top to the bottom of the package results in negative millitesla values.



**Figure 7-2. The Flux Direction for Positive B**

# **7.3.2 Magnetic Response**

When the DRV5055 is powered, the DRV5055 outputs an analog voltage according to Equation 1:

$$
V_{OUT} = V_Q + B \times (Sensitivity_{(25^{\circ}C)} \times (1 + S_{TC} \times (T_A - 25^{\circ}C)))
$$

## where

- $V_Q$  is typically half of  $V_{CC}$
- B is the applied magnetic flux density
- Sensitivity<sub>(25°C)</sub> depends on the device option and V<sub>CC</sub>
- $S_{TC}$  is typically 0.12%/°C for device options DRV5055A1 DRV5055A4 and is 0%/°C for DRV5055Z1 -DRV5055Z4 options
- $T_A$  is the ambient temperature
- $V_{\text{OUT}}$  is within the  $V_L$  range

As an example, consider the DRV5055A3 with V $_{\rm CC}$  = 3.3 V, a temperature of 50°C, and 67 mT applied. Excluding tolerances, V<sub>OUT</sub> = 1650 mV + 67 mT × (15 mV/mT × (1 + 0.0012/°C × (50°C – 25°C))) = 2685 mV.

<span id="page-10-0"></span>

### **7.3.3 Sensitivity Linearity**

The device produces a linear response when the output voltage is within the specified  $V_L$  range. Outside this range, sensitivity is reduced and nonlinear. Figure 7-3 graphs the magnetic response.



**Figure 7-3. Magnetic Response**

Equation 2 calculates parameter  $B<sub>l</sub>$ , the minimum linear sensing range at 25°C taking into account the maximum quiescent voltage and sensitivity tolerances.

$$
B_{L(MIN)} = \frac{V_{L(MAX)} - V_{Q(MAX)}}{S_{(MAX)}}
$$
(2)

The parameter  $S_{LE}$  defines linearity error as the difference in sensitivity between any two positive B values, and any two negative B values, while the output is within the  $V_1$  range.

The parameter  $S_{SF}$  defines symmetry error as the difference in sensitivity between any positive B value and the negative B value of the same magnitude, while the output voltage is within the  $V<sub>1</sub>$  range.

#### **7.3.4 Ratiometric Architecture**

The DRV5055 has a ratiometric analog architecture that scales the quiescent voltage and sensitivity linearly with the power-supply voltage. For example, the quiescent voltage and sensitivity are 5% higher when  $V_{CC}$  = 5.25 V compared to  $V_{CC}$  = 5 V. This behavior enables external ADCs to digitize a consistent value regardless of the power-supply voltage tolerance, when the ADC uses  $V_{CC}$  as its reference.

Equation 3 calculates the sensitivity ratiometry error:

$$
S_{RE} = 1 - \frac{S_{(VCC)} / S_{(5V)}}{V_{CC} / 5V}
$$
 for  $V_{CC} = 4.5$  V to 5.5 V,  $S_{RE} = 1 - \frac{S_{(VCC)} / S_{(3.3V)}}{V_{CC} / 3.3V}$  for  $V_{CC} = 3$  V to 3.63 V (3)

where

- $S_{(VCC)}$  is the sensitivity at the current  $V_{CC}$  voltage
- $S_{(5V)}$  or  $S_{(3.3V)}$  is the sensitivity when  $V_{CC}$  = 5 V or 3.3 V
- $V_{CC}$  is the current  $V_{CC}$  voltage



<span id="page-11-0"></span>Equation 4 calculates quiescent voltage ratiometry error:

$$
V_{QRE} = 1 - \frac{V_{Q(VCC)} / V_{Q(SV)}}{V_{CC} / 5V}
$$
 for  $V_{CC} = 4.5$  V to 5.5 V,  $V_{QRE} = 1 - \frac{V_{Q(VCC)} / V_{Q(3.3V)}}{V_{CC} / 3.3V}$  for  $V_{CC} = 3$  V to 3.63 V (4)

where

- $V_{\text{Q}(VCC)}$  is the quiescent voltage at the current  $V_{CC}$  voltage
- $V_{\text{Q(5V)}}$  or  $V_{\text{Q(3.3V)}}$  is the quiescent voltage when  $V_{\text{CC}}$  = 5 V or 3.3 V
- $V_{\text{CC}}$  is the current  $V_{\text{CC}}$  voltage

### **7.3.5 Operating V<sub>CC</sub> Ranges**

The DRV5055 has two recommended operating  $V_{CC}$  ranges: 3 V to 3.63 V and 4.5 V to 5.5 V. When  $V_{CC}$  is in the middle region between 3.63 V to 4.5 V, the device continues to function, but sensitivity is less known because there is a crossover threshold near 4 V that adjusts device characteristics.

#### **7.3.6 Sensitivity Temperature Compensation for Magnets**

Magnets generally produce weaker fields as temperature increases. The DRV5055 can either compensate by increasing sensitivity with temperature or by keeping the sensitivity constant, as defined by the parameters  $S_{TC}$ and S<sub>TCz</sub>, respectively. For device options DRV5055A1 - DRV5055A4, the sensitivity at T<sub>A</sub> = 125°C is typically 12% higher than at T<sub>A</sub> = 25°C. For device options DRV5055Z1 - DRV5055Z4, the sensitivity at T<sub>A</sub> = 125°C is typically same as the value at  $T_A = 25^{\circ}C$ .

#### **7.3.7 Power-On Time**

After the V<sub>CC</sub> voltage is applied, the DRV5055 requires a short initialization time before the output is set. The parameter t<sub>ON</sub> describes the time from when V<sub>CC</sub> crosses 3 V until OUT is within 5% of V<sub>Q</sub>, with 0 mT applied and no load attached to OUT. Figure 7-4 shows this timing diagram.



**Figure 7-4. t<sub>ON</sub>** Definition

<span id="page-12-0"></span>

## **7.3.8 Hall Element Location**

Figure 7-5 shows the location of the sensing element inside each package option.



**Figure 7-5. Hall Element Location**

# **7.4 Device Functional Modes**

The DRV5055 has one mode of operation that applies when the *[Recommended Operating Conditions](#page-3-0)* are met.



# <span id="page-13-0"></span>**8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

#### **8.1.1 Selecting the Sensitivity Option**

Select the highest DRV5055 sensitivity option that can measure the required range of magnetic flux density, so that the output voltage swing is maximized.

Larger-sized magnets and farther sensing distances can generally enable better positional accuracy than very small magnets at close distances, because magnetic flux density increases exponentially with the proximity to a magnet. TI created an online tool to help with simple magnet calculations at [https://www.ti.com/product/drv5013.](https://www.ti.com/product/drv5013)

#### **8.1.2 Temperature Compensation for Magnets**

The DRV5055 temperature compensation is designed to directly compensate the average drift of neodymium (NdFeB) magnets and partially compensate ferrite magnets. The residual induction (B<sub>r</sub>) of a magnet typically reduces by 0.12%/°C for NdFeB, and 0.20%/°C for ferrite. When the operating temperature of a system is reduced, temperature drift errors are also reduced.

#### **8.1.3 Adding a Low-Pass Filter**

As shown in *[Functional Block Diagram](#page-8-0)*, an RC low-pass filter can be added to the device output for the purpose of minimizing voltage noise when the full 20-kHz bandwidth is not needed. This filter can improve the signal-to-noise ratio (SNR) and overall accuracy. Do not connect a capacitor directly to the device output without a resistor in between because doing so can make the output unstable.

#### **8.1.4 Designing for Wire Break Detection**

Some systems must detect if interconnect wires become open or shorted. The DRV5055 can support this function.

First, select a sensitivity option that causes the output voltage to stay within the  $V_L$  range during normal operation. Second, add a pullup resistor between OUT and V<sub>CC</sub>. TI recommends a value between 20 kΩ to 100 kΩ, and the current through OUT must not exceed the  $I<sub>O</sub>$  specification, including current going into an external ADC. Then, if the output voltage is ever measured to be within 150 mV of V<sub>CC</sub> or GND, a fault condition exists. Figure 8-1 shows the circuit, and [Table 8-1](#page-14-0) describes fault scenarios.



**Figure 8-1. Wire Fault Detection Circuit**

<span id="page-14-0"></span>



### **Table 8-1. Fault Scenarios and the Resulting Vour**

## **8.2 Typical Application**



**Figure 8-2. Common Magnet Orientation**

## **8.2.1 Design Requirements**

Use the parameters listed in Table 8-2 for this design example.





#### **8.2.2 Detailed Design Procedure**

Linear Hall effect sensors provide flexibility in mechanical design, because many possible magnet orientations and movements produce a usable response from the sensor. Figure 8-2 shows one of the most common orientations, which uses the full north to south range of the sensor and causes a close-to-linear change in magnetic flux density as the magnet moves across.

When designing a linear magnetic sensing system, always consider these three variables: the magnet, sensing distance, and the range of the sensor. Select the DRV5055 with the highest sensitivity that has a  $B<sub>l</sub>$  (linear magnetic sensing range) that is larger than the maximum magnetic flux density in the application. To determine the magnetic flux density the sensor receives, TI recommends using magnetic field simulation software, referring to magnet specifications, and testing.



## **8.2.3 Application Curve**

Figure 8-3 shows the simulated magnetic flux from a NdFeB magnet.



**Figure 8-3. Simulated Magnetic Flux**

<span id="page-16-0"></span>

# **8.3 Do's and Don'ts**

Because the Hall element is sensitive to magnetic fields that are perpendicular to the top of the package, a correct magnet approach must be used for the sensor to detect the field. Figure 8-4 shows correct and incorrect approaches.



**Figure 8-4. Correct and Incorrect Magnet Approaches**



# <span id="page-17-0"></span>**9 Power Supply Recommendations**

A decoupling capacitor close to the device must be used to provide local energy with minimal inductance. TI recommends using a ceramic capacitor with a value of at least 0.01 µF.

# **10 Layout**

#### **10.1 Layout Guidelines**

Magnetic fields pass through most nonferromagnetic materials with no significant disturbance. Embedding Hall effect sensors within plastic or aluminum enclosures and sensing magnets on the outside is common practice. Magnetic fields also easily pass through most printed-circuit boards, which makes placing the magnet on the opposite side possible.

### **10.2 Layout Examples**



**Figure 10-1. Layout Examples**

<span id="page-18-0"></span>

# **11 Device and Documentation Support**

## **11.1 Documentation Support**

### **11.1.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, *[Overview Using Linear Hall Effect Sensors to Measure Angle](https://www.ti.com/lit/pdf/SLYA034)* application brief
- Texas Instruments, *[Incremental Rotary Encoder Design Considerations](https://www.ti.com/lit/pdf/SBOA200)* application brief

### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **11.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **11.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

# **12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF DRV5055 :**



www.ti.com 20-Aug-2024

• Automotive : [DRV5055-Q1](http://focus.ti.com/docs/prod/folders/print/drv5055-q1.html)

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Feb-2024







# **PACKAGE OUTLINE**

TRANSISTOR OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# **LPG0003A TO-92 - 5.05 mm max height**

TRANSISTOR OUTLINE





# **TAPE SPECIFICATIONS**

# **LPG0003A TO-92 - 5.05 mm max height**

TRANSISTOR OUTLINE







# **PACKAGE OUTLINE**

# **DBZ0003A SOT-23 - 1.12 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Reference JEDEC registration TO-236, except minimum foot length.
- 4. Support pin may differ or may not be present.
- 5. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



# **EXAMPLE BOARD LAYOUT**

# **DBZ0003A SOT-23 - 1.12 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBZ0003A SOT-23 - 1.12 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated