

## LM124AQML LM124QML Low Power Quad Operational Amplifiers

Check for Samples: [LM124AQML](#), [LM124QML](#)

### FEATURES

- Available with Radiation Specification
  - High Dose Rate 100 krad(Si)
  - ELDRS Free 100 krad(Si)
- Internally Frequency Compensated for Unity Gain
- Large DC Voltage Gain 100 dB
- Wide Bandwidth (Unity Gain) 1 MHz (Temperature Compensated)
- Wide Power Supply Range:
  - Single Supply 3V to 32V
  - Or Dual Supplies  $\pm 1.5V$  to  $\pm 16V$
- Very Low Supply Current Drain (700  $\mu A$ ) — Essentially Independent of Supply Voltage
- Low Input Biasing Current 45 nA (Temperature Compensated)
- Low Input Offset Voltage 2 mV and Offset Current: 5 nA
- Input Common-Mode Voltage Range Includes Ground
- Differential Input Voltage Range Equal to the

### Unique Characteristics

- In the Linear Mode, the Input Common-Mode Voltage Range Includes Ground and the Output Voltage can also Swing to Ground, even though Operated from Only a Single Power Supply Voltage
- The Unity Gain Cross Frequency is Temperature Compensated
- The Input Bias Current is also Temperature Compensated

### Advantages

- Eliminates Need for Dual Supplies
- Four Internally Compensated Op Amps in a Single Package
- Allows Directly Sensing near GND and  $V_{OUT}$  also Goes to GND
- Compatible with all Forms of Logic
- Power Drain Suitable for Battery Operation

### Power Supply Voltage

- Large Output Voltage Swing 0V to  $V^+ - 1.5V$

### DESCRIPTION

The LM124/124A consists of four independent, high gain, internally frequency compensated operational amplifiers which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage.

Application areas include transducer amplifiers, DC gain blocks and all the conventional op amp circuits which now can be more easily implemented in single power supply systems. For example, the LM124/124A can be directly operated off of the standard +5Vdc power supply voltage which is used in digital systems and will easily provide the required interface electronics without requiring the additional +15Vdc power supplies.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## LCCC Package



**Figure 1. Package Number NAJ0020A**

## CDIP Package



**Figure 2. Top View  
Package Number J0014A**



**Figure 3. Package Number NAD0014B or NAC0014A**

## Schematic Diagram

(Each Amplifier)



**Absolute Maximum Ratings <sup>(1)</sup>**

|                                                               |                                           |
|---------------------------------------------------------------|-------------------------------------------|
| Supply Voltage, V <sup>+</sup>                                | 32Vdc or $\pm 16$ Vdc                     |
| Differential Input Voltage                                    | 32Vdc                                     |
| Input Voltage                                                 | -0.3Vdc to +32Vdc                         |
| Input Current<br>(V <sub>IN</sub> < -0.3Vdc) <sup>(2)</sup>   | 50 mA                                     |
| Power Dissipation <sup>(3)</sup>                              |                                           |
| CDIP                                                          | 1260mW                                    |
| CLGA                                                          | 700mW                                     |
| LCCC                                                          | 1350mW                                    |
| CLGA                                                          | 700mW                                     |
| Output Short-Circuit to GND<br>(One Amplifier) <sup>(4)</sup> | Continuous                                |
| V <sup>+</sup> $\leq$ 15Vdc and T <sub>A</sub> = 25°C         |                                           |
| Operating Temperature Range                                   | -55°C $\leq$ T <sub>A</sub> $\leq$ +125°C |
| Maximum Junction Temperature                                  | 150°C                                     |
| Storage Temperature Range                                     | -65°C $\leq$ T <sub>A</sub> $\leq$ +150°C |
| Lead Temperature (Soldering, 10 seconds)                      | 260°C                                     |
| Thermal Resistance Theta <sub>JA</sub>                        |                                           |
| CDIP (Still Air)                                              | 103°C/W                                   |
| (500LF/Min Air flow)                                          | 51°C/W                                    |
| CLGA (Still Air)                                              | 176°C/W                                   |
| (500LF/Min Air flow)                                          | 116°C/W                                   |
| LCCC (Still Air)                                              | 91°C/W                                    |
| (500LF/Min Air flow)                                          | 66°C/W                                    |
| CLGA (Still Air)                                              | 176°C/W                                   |
| (500LF/Min Air flow)                                          | 116°C/W                                   |
| Theta <sub>JC</sub>                                           |                                           |
| CDIP                                                          | 19°C/W                                    |
| CLGA                                                          | 18°C/W                                    |
| LCCC                                                          | 24°C/W                                    |
| CLGA                                                          | 18°C/W                                    |
| Package Weight (Typical)                                      |                                           |
| CDIP                                                          | 2200mg                                    |
| CLGA                                                          | 460mg                                     |
| LCCC                                                          | 470mg                                     |
| CLGA                                                          | 410mg                                     |
| ESD Tolerance <sup>(5)</sup>                                  | 250V                                      |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the op amps to go to the V<sup>+</sup> voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3V<sub>DC</sub> (at 25°C).
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), Theta<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> - T<sub>A</sub>)/Theta<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.
- (4) Short circuits from the output to V<sup>+</sup> can cause excessive heating and eventual destruction. When considering short circuits to ground, the maximum output current is approximately 40mA independent of the magnitude of V<sup>+</sup>. At values of supply voltage in excess of +15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers.
- (5) Human body model, 1.5 kΩ in series with 100 pF.

**Quality Conformance Inspection**

MIL-STD-883, Method 5005 - Group A

| Subgroup | Description         | Temp ( °C) |
|----------|---------------------|------------|
| 1        | Static tests at     | +25        |
| 2        | Static tests at     | +125       |
| 3        | Static tests at     | -55        |
| 4        | Dynamic tests at    | +25        |
| 5        | Dynamic tests at    | +125       |
| 6        | Dynamic tests at    | -55        |
| 7        | Functional tests at | +25        |
| 8A       | Functional tests at | +125       |
| 8B       | Functional tests at | -55        |
| 9        | Switching tests at  | +25        |
| 10       | Switching tests at  | +125       |
| 11       | Switching tests at  | -55        |

**LM124/883 Electrical Characteristics SMD: 77043 DC Parameters**

(The following conditions apply to all the following parameters, unless otherwise specified.)

**All voltages referenced to device ground.**

| Symbol              | Parameter                                 | Conditions                                                                                       | Notes      | Min  | Max  | Unit | Sub-Groups |
|---------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------|------------|------|------|------|------------|
| I <sub>CC</sub>     | Power Supply Current                      | V <sub>+</sub> = 5V                                                                              |            |      | 1.2  | mA   | 1, 2, 3    |
|                     |                                           | V <sub>+</sub> = 30V                                                                             |            |      | 3.0  | mA   | 1          |
|                     |                                           |                                                                                                  |            |      | 4.0  | mA   | 2, 3       |
| I <sub>SINK</sub>   | Output Sink Current                       | V <sub>+</sub> = 15V, V <sub>OUT</sub> = 200mV, +V <sub>IN</sub> = 0mV, -V <sub>IN</sub> = +65mV |            | 12   |      | uA   | 1          |
|                     |                                           | V <sub>+</sub> = 15V, V <sub>OUT</sub> = 2V, +V <sub>IN</sub> = 0mV, -V <sub>IN</sub> = +65mV    |            | 10   |      | mA   | 1          |
|                     |                                           |                                                                                                  |            | 5    |      | mA   | 2, 3       |
| I <sub>SOURCE</sub> | Output Source Current                     | V <sub>+</sub> = 15V, V <sub>OUT</sub> = 2V, +V <sub>IN</sub> = 0mV, -V <sub>IN</sub> = -65mV    |            |      | -20  | mA   | 1          |
|                     |                                           |                                                                                                  |            |      | -10  | mA   | 2, 3       |
| I <sub>OS</sub>     | Short Circuit Current                     | V <sub>+</sub> = 5V, V <sub>OUT</sub> = 0V                                                       |            | -60  |      | mA   | 1          |
| V <sub>IO</sub>     | Input Offset Voltage                      | V <sub>+</sub> = 30V, V <sub>CM</sub> = 0V                                                       |            | -5   | 5    | mV   | 1          |
|                     |                                           |                                                                                                  |            | -7   | 7    | mV   | 2, 3       |
|                     |                                           | V <sub>+</sub> = 30V, V <sub>CM</sub> = 28V                                                      |            | -5   | 5    | mV   | 1          |
|                     |                                           |                                                                                                  |            | -7   | 7    | mV   | 2, 3       |
|                     |                                           | V <sub>+</sub> = 5V, V <sub>CM</sub> = 0V                                                        |            | -5   | 5    | mV   | 1          |
|                     |                                           |                                                                                                  |            | -7   | 7    | mV   | 2, 3       |
| CMRR                | Common Mode Rejection Ratio               | V <sub>+</sub> = 30V, V <sub>IN</sub> = 0V to 28.5V                                              | (1)        | 70   |      | dB   | 1          |
|                     | +I <sub>IB</sub>                          | V <sub>+</sub> = 5V, V <sub>CM</sub> = 0V                                                        | (2)        | -150 | 10   | nA   | 1          |
| I <sub>IO</sub>     | Input Offset Current                      |                                                                                                  |            | -300 | 10   | nA   | 2, 3       |
|                     | V <sub>+</sub> = 5V, V <sub>CM</sub> = 0V |                                                                                                  | -30        | 30   | nA   | 1    |            |
|                     |                                           |                                                                                                  | -100       | 100  | nA   | 2, 3 |            |
| PSRR                | Power Supply Rejection Ratio              | V <sub>+</sub> = 5V to 30V, V <sub>CM</sub> = 0V                                                 |            | 65   |      | dB   | 1          |
| V <sub>CM</sub>     | Common Mode Voltage Range                 | V <sub>+</sub> = 30V                                                                             | (3)<br>(1) |      | 28.5 | V    | 1          |
|                     |                                           |                                                                                                  |            |      | 28   | V    | 2, 3       |
| A <sub>VS</sub>     | Large Signal Gain                         | V <sub>+</sub> = 15V, R <sub>L</sub> = 2K Ω, V <sub>O</sub> = 1V to 11V                          |            | 50   |      | V/mV | 4          |
|                     |                                           |                                                                                                  |            | 25   |      | V/mV | 5, 6       |
| V <sub>OH</sub>     | Output Voltage High                       | V <sub>+</sub> = 30V, R <sub>L</sub> = 2K Ω                                                      |            | 26   |      | V    | 4, 5, 6    |
|                     |                                           | V <sub>+</sub> = 30V, R <sub>L</sub> = 10K Ω                                                     |            | 27   |      | V    | 4, 5, 6    |
| V <sub>OL</sub>     | Output Voltage Low                        | V <sub>+</sub> = 30V, R <sub>L</sub> = 10K Ω                                                     |            |      | 40   | mV   | 4, 5, 6    |
|                     |                                           | V <sub>+</sub> = 30V, I <sub>SINK</sub> = 1uA                                                    |            |      | 40   | mV   | 4          |
|                     |                                           |                                                                                                  |            |      | 100  | mV   | 5, 6       |
|                     |                                           | V <sub>+</sub> = 5V, R <sub>L</sub> = 10K Ω                                                      |            |      | 20   | mV   | 4, 5, 6    |
|                     | Channel Separation (Amp to Amp Coupling)  | 1KHz, 20KHz                                                                                      | (4)<br>(5) | 80   |      | dB   | 4          |

- (1) The input common-mode voltage of either input signal voltage should not be allowed to go negative by more than 0.3V (at 25°C). The upper end of the common-mode voltage range is V<sub>+</sub> - 1.5V (at 25°C), but either or both inputs can go to +32V without damage independent of the magnitude of V<sub>+</sub>.
- (2) The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- (3) Specified by V<sub>IO</sub> tests.
- (4) Ensured, not tested
- (5) Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitance increases at higher frequencies.

## LM124A/883 Electrical Characteristics SMD: 77043 DC Parameters

(The following conditions apply to all the following parameters, unless otherwise specified.)

**All voltages referenced to device ground.**

| Symbol              | Parameter                              | Conditions                                                                                       | Notes      | Min  | Max  | Unit | Sub-Groups |
|---------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|------------|------|------|------|------------|
| I <sub>CC</sub>     | Power Supply Current                   | V <sub>+</sub> = 5V                                                                              |            |      | 1.2  | mA   | 1, 2, 3    |
|                     |                                        | V <sub>+</sub> = 30V                                                                             |            |      | 3.0  | mA   | 1          |
|                     |                                        |                                                                                                  |            |      | 4.0  | mA   | 2, 3       |
| I <sub>SINK</sub>   | Output Sink Current                    | V <sub>+</sub> = 15V, V <sub>OUT</sub> = 200mV, +V <sub>IN</sub> = 0mV, -V <sub>IN</sub> = +65mV |            | 12   |      | uA   | 1          |
|                     |                                        | V <sub>+</sub> = 15V, V <sub>OUT</sub> = 2V, +V <sub>IN</sub> = 0mV, -V <sub>IN</sub> = +65mV    |            | 10   |      | mA   | 1          |
|                     |                                        |                                                                                                  |            | 5    |      | mA   | 2, 3       |
| I <sub>SOURCE</sub> | Output Source Current                  | V <sub>+</sub> = 15V, V <sub>OUT</sub> = 2V, +V <sub>IN</sub> = 0mV, -V <sub>IN</sub> = -65mV    |            |      | -20  | mA   | 1          |
|                     |                                        |                                                                                                  |            |      | -10  | mA   | 2, 3       |
| I <sub>OS</sub>     | Short Circuit Current                  | V <sub>+</sub> = 5V, V <sub>OUT</sub> = 0V                                                       |            | -60  |      | mA   | 1          |
| V <sub>IO</sub>     | Input Offset Voltage                   | V <sub>+</sub> = 30V, V <sub>CM</sub> = 0V                                                       |            | -2   | 2    | mV   | 1          |
|                     |                                        |                                                                                                  |            | -4   | 4    | mV   | 2, 3       |
|                     |                                        | V <sub>+</sub> = 30V, V <sub>CM</sub> = 28.5V                                                    |            | -2   | 2    | mV   | 1          |
|                     |                                        | V <sub>+</sub> = 30V, V <sub>CM</sub> = 28V                                                      |            | -4   | 4    | mV   | 2, 3       |
|                     |                                        | V <sub>+</sub> = 5V, V <sub>CM</sub> = 0V                                                        |            | -2   | 2    | mV   | 1          |
|                     |                                        |                                                                                                  |            | -4   | 4    | mV   | 2, 3       |
| CMRR                | Common Mode Rejection Ratio            | V <sub>+</sub> = 30V, V <sub>IN</sub> = 0V to 28.5V                                              | (1)        | 70   |      | dB   | 1          |
| ±I <sub>B</sub>     | Input Bias Current                     | V <sub>+</sub> = 5V, V <sub>CM</sub> = 0V                                                        | (2)        | -50  | 10   | nA   | 1          |
|                     |                                        |                                                                                                  |            | -100 | 10   | nA   | 2, 3       |
| I <sub>IO</sub>     | Input Offset Current                   | V <sub>+</sub> = 5V, V <sub>CM</sub> = 0V                                                        |            | -10  | 10   | nA   | 1          |
|                     |                                        |                                                                                                  |            | -30  | 30   | nA   | 2, 3       |
| PSRR                | Power Supply Rejection Ratio           | V <sub>+</sub> = 5V to 30V, V <sub>CM</sub> = 0V                                                 |            | 65   |      | dB   | 1          |
| V <sub>CM</sub>     | Common Mode Voltage Range              | V <sub>+</sub> = 30V                                                                             | (3)<br>(1) |      | 28.5 | V    | 1          |
|                     |                                        |                                                                                                  |            |      | 28   | V    | 2, 3       |
| A <sub>VS</sub>     | Large Signal Gain                      | V <sub>+</sub> = 15V, R <sub>L</sub> = 2K Ω, V <sub>O</sub> = 1V to 11V                          | (4)        | 50   |      | V/mV | 4          |
|                     |                                        |                                                                                                  |            | 25   |      | V/mV | 5, 6       |
| V <sub>OH</sub>     | Output Voltage High                    | V <sub>+</sub> = 30V, R <sub>L</sub> = 2K Ω                                                      |            | 26   |      | V    | 4, 5, 6    |
|                     |                                        | V <sub>+</sub> = 30V, R <sub>L</sub> = 10K Ω                                                     |            | 27   |      | V    | 4, 5, 6    |
| V <sub>OL</sub>     | Output Voltage Low                     | V <sub>+</sub> = 30V, R <sub>L</sub> = 10K Ω                                                     |            |      | 40   | mV   | 4, 5, 6    |
|                     |                                        | V <sub>+</sub> = 30V, I <sub>SINK</sub> = 1uA                                                    |            |      | 40   | mV   | 4          |
|                     |                                        |                                                                                                  |            |      | 100  | mV   | 5, 6       |
|                     |                                        | V <sub>+</sub> = 5V, R <sub>L</sub> = 10K Ω                                                      |            |      | 20   | mV   | 4, 5, 6    |
|                     | Channel Separation Amp to Amp Coupling | 1KHz, 20KHz                                                                                      | (5)<br>(6) | 80   |      | dB   | 4          |

- (1) The input common-mode voltage of either input signal voltage should not be allowed to go negative by more than 0.3V (at 25°C). The upper end of the common-mode voltage range is V<sub>+</sub> - 1.5V (at 25°C), but either or both inputs can go to +32V without damage independent of the magnitude of V<sub>+</sub>.
- (2) The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- (3) Specified by V<sub>IO</sub> tests.
- (4) Datalog reading in K=V/mV
- (5) Ensured, not tested
- (6) Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitance increases at higher frequencies.

LM124A RAD HARD Electrical Characteristics SMD: 5962R99504 DC Parameters<sup>(1) (2)</sup>

(The following conditions apply to all the following parameters, unless otherwise specified.)

All voltages referenced to device ground.

| Symbol                | Parameter                                    | Conditions                                                                                             | Notes | Min  | Max  | Unit   | Sub-Groups |  |
|-----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------|-------|------|------|--------|------------|--|
| V <sub>IO</sub>       | Input Offset Voltage                         | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +15V                                 |       | -2   | 2    | mV     | 1          |  |
|                       |                                              |                                                                                                        |       | -4   | 4    | mV     | 2, 3       |  |
|                       |                                              | V <sub>CC+</sub> = 2V, V <sub>CC-</sub> = -28V, V <sub>CM</sub> = -13V                                 |       | -2   | 2    | mV     | 1          |  |
|                       |                                              |                                                                                                        |       | -4   | 4    | mV     | 2, 3       |  |
|                       |                                              | V <sub>CC+</sub> = 5V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V                                 |       | -2   | 2    | mV     | 1          |  |
|                       |                                              |                                                                                                        |       | -4   | 4    | mV     | 2, 3       |  |
|                       |                                              | V <sub>CC+</sub> = 2.5V, V <sub>CC-</sub> = -2.5, V <sub>CM</sub> = -1.1V                              |       | -2   | 2    | mV     | 1          |  |
|                       |                                              |                                                                                                        |       | -4   | 4    | mV     | 2, 3       |  |
| I <sub>IO</sub>       | Input Offset Current                         | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +15V                                 |       | -10  | 10   | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -30  | 30   | nA     | 3          |  |
|                       |                                              | V <sub>CC+</sub> = 2V, V <sub>CC-</sub> = -28V, V <sub>CM</sub> = -13V                                 |       | -10  | 10   | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -30  | 30   | nA     | 3          |  |
|                       |                                              | V <sub>CC+</sub> = 5V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V                                 |       | -10  | 10   | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -30  | 30   | nA     | 3          |  |
|                       |                                              | V <sub>CC+</sub> = 2.5V, V <sub>CC-</sub> = -2.5, V <sub>CM</sub> = -1.1V                              |       | -10  | 10   | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -30  | 30   | nA     | 3          |  |
| ±I <sub>IB</sub>      | Input Bias Current                           | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +15V                                 | (3)   | -50  | +0.1 | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -100 | +0.1 | nA     | 3          |  |
|                       |                                              | V <sub>CC+</sub> = 2V, V <sub>CC-</sub> = -28V, V <sub>CM</sub> = -13V                                 |       | -50  | +0.1 | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -100 | +0.1 | nA     | 3          |  |
|                       |                                              | V <sub>CC+</sub> = 5V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V                                 |       | -50  | +0.1 | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -100 | +0.1 | nA     | 3          |  |
|                       |                                              | V <sub>CC+</sub> = 2.5V, V <sub>CC-</sub> = -2.5, V <sub>CM</sub> = -1.1V                              |       | -50  | +0.1 | nA     | 1, 2       |  |
|                       |                                              |                                                                                                        |       | -100 | +0.1 | nA     | 3          |  |
| +PSRR                 | Power Supply Rejection Ratio                 | V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V, 5V ≤ V <sub>CC</sub> ≤ 30V                            |       | -100 | 100  | uV/V   | 1, 2, 3    |  |
| CMRR                  | Common Mode Rejection Ratio                  |                                                                                                        | (4)   | 76   |      | dB     | 1, 2, 3    |  |
| I <sub>OS+</sub>      | Output Short Circuit Current                 | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>O</sub> = 25V                                   |       | -70  |      | mA     | 1, 2, 3    |  |
| I <sub>CC</sub>       | Power Supply Current                         | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd                                                         |       |      | 3    | mA     | 1, 2       |  |
| ΔV <sub>IO</sub> / ΔT | Input Offset Voltage Temperature Sensitivity | +25°C ≤ T <sub>A</sub> ≤ +125°C, +V <sub>CC</sub> = 5V, -V <sub>CC</sub> = 0V, V <sub>CM</sub> = +1.4V | (5)   | -30  | 30   | uV/ °C | 2          |  |
|                       |                                              |                                                                                                        |       | -30  | 30   | uV/ °C | 3          |  |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are ensured only for the conditions as specified in MIL-STD-883, Method 1019
- (2) Low dose rate testing has been performed on a wafer-by-wafer basis, per test method 1019 condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS) effect.
- (3) The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- (4) The input common-mode voltage of either input signal voltage should not be allowed to go negative by more than 0.3V (at 25°C). The upper end of the common-mode voltage range is V+ - 1.5V (at 25°C), but either or both inputs can go to +32V without damage independent of the magnitude of V+.
- (5) Calculated parameters

## LM124A RAD HARD Electrical Characteristics SMD: 5962R99504 DC Parameters<sup>(1) (2)</sup>

(The following conditions apply to all the following parameters, unless otherwise specified.)

**All voltages referenced to device ground.**

| Symbol                     | Parameter                                          | Conditions                                                                       | Notes | Min  | Max | Unit   | Sub-Groups |
|----------------------------|----------------------------------------------------|----------------------------------------------------------------------------------|-------|------|-----|--------|------------|
| $\Delta I_{IO} / \Delta T$ | Input Offset Current<br>Temperature<br>Sensitivity | +25°C ≤ $T_A$ ≤ +125°C,<br>+ $V_{CC}$ = 5V, - $V_{CC}$ = 0V,<br>$V_{CM}$ = +1.4V | (5)   | -400 | 400 | pA/°C  | 2          |
|                            |                                                    | -55°C ≤ $T_A$ ≤ +25°C, + $V_{CC}$ = 5V,<br>- $V_{CC}$ = 0V, $V_{CM}$ = +1.4V     |       | -700 | 700 | pA/ °C | 3          |

## LM124A RAD HARD SMD: 5962R99504 AC/DC Parameters<sup>(1) (2)</sup>

(The following conditions apply to all the following parameters, unless otherwise specified.)

**All voltages referenced to device ground.**

| Symbol    | Parameter                        | Conditions                                                           | Notes | Min | Max | Unit | Sub-Groups |
|-----------|----------------------------------|----------------------------------------------------------------------|-------|-----|-----|------|------------|
| $V_{OL}$  | Logical "0" Output<br>Voltage    | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>$R_L$ = 10K Ω                   | (5)   |     | 35  | mV   | 4, 5, 6    |
|           |                                  | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>$I_{OI}$ = 5mA                  |       |     | 1.5 | V    | 4, 5, 6    |
|           |                                  | $V_{CC+}$ = 4.5V, $V_{CC-}$ = Gnd,<br>$I_{OI}$ = 2uA                 |       |     | 0.4 | V    | 4, 5, 6    |
| $V_{OH}$  | Logical "1" Output<br>Voltage    | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>$I_{OH}$ = -10mA                | (5)   | 27  |     | V    | 4, 5, 6    |
|           |                                  | $V_{CC+}$ = 4.5V, $V_{CC-}$ = Gnd,<br>$I_{OH}$ = -10mA               |       | 2.4 |     | V    | 4, 5, 6    |
| $A_{VS+}$ | Voltage Gain                     | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>1V ≤ $V_O$ ≤ 26V, $R_L$ = 10K Ω | (5)   | 50  |     | V/mV | 4          |
|           |                                  |                                                                      |       | 25  |     | V/mV | 5, 6       |
|           |                                  | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>5V ≤ $V_O$ ≤ 20V, $R_L$ = 2K Ω  | (5)   | 50  |     | V/mV | 4          |
|           |                                  |                                                                      |       | 25  |     | V/mV | 5, 6       |
| $A_{VS}$  | Voltage Gain                     | $V_{CC+}$ = 5V, $V_{CC-}$ = Gnd,<br>1V ≤ $V_O$ ≤ 2.5V, $R_L$ = 10K Ω | (5)   | 10  |     | V/mV | 4, 5, 6    |
|           |                                  | $V_{CC+}$ = 5V, $V_{CC-}$ = Gnd,<br>1V ≤ $V_O$ ≤ 2.5V, $R_L$ = 2K Ω  |       | 10  |     | V/mV | 4, 5, 6    |
| $+V_{OP}$ | Maximum Output<br>Voltage Swing  | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>$V_O$ = +30V, $R_L$ = 10K Ω     | (5)   | 27  |     | V    | 4, 5, 6    |
|           |                                  | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd,<br>$V_O$ = +30V, $R_L$ = 2K Ω      |       | 26  |     | V    | 4, 5, 6    |
| $TR(T_R)$ | Transient Response:<br>Rise Time | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd                                     |       |     | 1   | uS   | 7, 8A, 8B  |
| $TR(os)$  | Transient Response:<br>Overshoot | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd                                     |       |     | 50  | %    | 7, 8A, 8B  |
| $\pm S_R$ | Slew Rate: Rise                  | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd                                     |       | 0.1 |     | V/uS | 7, 8A, 8B  |
|           | Slew Rate: Fall                  | $V_{CC+}$ = 30V, $V_{CC-}$ = Gnd                                     |       | 0.1 |     | V/uS | 7, 8A, 8B  |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are ensured only for the conditions as specified in MIL-STD-883, Method 1019
- (2) Low dose rate testing has been performed on a wafer-by-wafer basis, per test method 1019 condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS) effect.

**LM124A RAD HARD SMD: 5962R99504 AC Parameters<sup>(1) (2)</sup>**

(The following conditions apply to all the following parameters, unless otherwise specified.)

**AC:  $+V_{CC} = 30V$ ,  $-V_{CC} = 0V$** 

| Symbol           | Parameter          | Conditions                                                                        | Notes | Min | Max | Unit   | Sub-Groups |
|------------------|--------------------|-----------------------------------------------------------------------------------|-------|-----|-----|--------|------------|
| NI <sub>BB</sub> | Noise Broadband    | $+V_{CC} = 15V$ , $-V_{CC} = -15V$ ,<br>BW = 10Hz to 5KHz                         |       |     | 15  | uVrm s | 7          |
| NI <sub>PC</sub> | Noise Popcorn      | $+V_{CC} = 15V$ , $-V_{CC} = -15V$ ,<br>$R_S = 20K \Omega$ ,<br>BW = 10Hz to 5KHz |       |     | 50  | uVpK   | 7          |
| Cs               | Channel Separation | $+V_{CC} = 30V$ , $-V_{CC} = Gnd$ ,<br>$R_L = 2K \Omega$                          | (3)   | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, A to B                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, A to C                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, A to D                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, B to A                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, B to C                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, B to D                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, C to A                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, C to B                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, C to D                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, D to A                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, D to B                              |       | 80  |     | dB     | 7          |
|                  |                    | $R_L = 2K \Omega$ ,<br>$V_{IN} = 1V$ and 16V, D to C                              |       | 80  |     | dB     | 7          |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are ensured only for the conditions as specified in MIL-STD-883, Method 1019
- (2) Low dose rate testing has been performed on a wafer-by-wafer basis, per test method 1019 condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS) effect.
- (3) Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitance increases at higher frequencies.

**LM124A RAD HARD - DC Drift Values SMD: 5962R99504<sup>(1) (2)</sup>**

(The following conditions apply to all the following parameters, unless otherwise specified.)

**DC: "Delta calculations performed on QMLV devices at group B, subgroup 5 only"**

| Symbol          | Parameter            | Conditions                                             | Notes | Min  | Max | Unit | Sub-Groups |
|-----------------|----------------------|--------------------------------------------------------|-------|------|-----|------|------------|
| V <sub>IO</sub> | Input Offset Voltage | $V_{CC+} = 30V$ , $V_{CC-} = Gnd$ ,<br>$V_{CM} = +15V$ |       | -0.5 | 0.5 | mV   | 1          |
| $\pm I_{IB}$    | Input Bias Current   | $V_{CC+} = 30V$ , $V_{CC-} = Gnd$ ,<br>$V_{CM} = +15V$ |       | -10  | 10  | nA   | 1          |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are ensured only for the conditions as specified in MIL-STD-883, Method 1019
- (2) Low dose rate testing has been performed on a wafer-by-wafer basis, per test method 1019 condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS) effect.

**LM124A - POST RADIATION LIMITS +25°C SMD: 5962R99504 (1) (2)**

(The following conditions apply to all the following parameters, unless otherwise specified.)

**All voltages referenced to device ground.**

| Symbol           | Parameter            | Conditions                                                                                        | Notes | Min  | Max  | Unit | Sub-Groups |
|------------------|----------------------|---------------------------------------------------------------------------------------------------|-------|------|------|------|------------|
| V <sub>IO</sub>  | Input Offset Voltage | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +15V                            | (1)   | -2.5 | 2.5  | mV   | 1          |
|                  |                      | V <sub>CC+</sub> = 2V, V <sub>CC-</sub> = -28V, V <sub>CM</sub> = -13V                            |       | -2.5 | 2.5  | mV   | 1          |
|                  |                      | V <sub>CC+</sub> = 5V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V                            |       | -2.5 | 2.5  | mV   | 1          |
|                  |                      | V <sub>CC+</sub> = 2.5V, V <sub>CC-</sub> = -2.5V, V <sub>CM</sub> = -1.1V                        |       | -2.5 | 2.5  | mV   | 1          |
| I <sub>IO</sub>  | Input Offset Current | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +15V                            | (1)   | -15  | 15   | nA   | 1          |
|                  |                      | V <sub>CC+</sub> = 2V, V <sub>CC-</sub> = -28V, V <sub>CM</sub> = -13V                            |       | -15  | 15   | nA   | 1          |
|                  |                      | V <sub>CC+</sub> = 5V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V                            |       | -15  | 15   | nA   | 1          |
|                  |                      | V <sub>CC+</sub> = 2.5V, V <sub>CC-</sub> = -2.5V, V <sub>CM</sub> = -1.1V                        |       | -15  | 15   | nA   | 1          |
| ±I <sub>IB</sub> | Input Bias Current   | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +15V                            | (1)   | -75  | +0.1 | nA   | 1          |
|                  |                      | V <sub>CC+</sub> = 2V, V <sub>CC-</sub> = -28V, V <sub>CM</sub> = -13V                            |       | -75  | +0.1 | nA   | 1          |
|                  |                      | V <sub>CC+</sub> = 5V, V <sub>CC-</sub> = Gnd, V <sub>CM</sub> = +1.4V                            |       | -75  | +0.1 | nA   | 1          |
|                  |                      | V <sub>CC+</sub> = 2.5V, V <sub>CC-</sub> = -2.5V, V <sub>CM</sub> = -1.1V                        |       | -75  | +0.1 | nA   | 1          |
| Avs+             | Voltage Gain         | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, 1V ≤ V <sub>O</sub> ≤ 26V, R <sub>L</sub> = 10K Ω | (1)   | 40   |      | V/mV | 4          |
|                  |                      | V <sub>CC+</sub> = 30V, V <sub>CC-</sub> = Gnd, 5V ≤ V <sub>O</sub> ≤ 20V, R <sub>L</sub> = 2K Ω  |       | 40   |      | V/mV | 4          |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are ensured only for the conditions as specified in MIL-STD-883, Method 1019
- (2) Low dose rate testing has been performed on a wafer-by-wafer basis, per test method 1019 condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS) effect.

### Typical Performance Characteristics



**Typical Performance Characteristics (continued)**
**Voltage Follower Pulse Response**

**Large Signal Frequency Response**

**Output Characteristics Current Sourcing**

 $I_o^+ - \text{OUTPUT SOURCE CURRENT (mA}_\text{DC}\text{)}$ 
**Voltage Follower Pulse Response (Small Signal)**

**Output Characteristics Current Sourcing**

 $I_o^+ - \text{OUTPUT SOURCE CURRENT (mA}_\text{DC}\text{)}$ 
**Current Limiting**

 $T_A - \text{TEMPERATURE (}^\circ\text{C)}$

## APPLICATION INFORMATION

### LM124 Series Operational Amplifiers

The LM124 series are op amps which operate with only a single power supply voltage, have true-differential inputs, and remain in the linear mode with an input common-mode voltage of 0 V<sub>DC</sub>. These amplifiers operate over a wide range of power supply voltage with little change in performance characteristics. At 25°C amplifier operation is possible down to a minimum supply voltage of 2.3 V<sub>DC</sub>.

The pinouts of the package have been designed to simplify PC board layouts. Inverting inputs are adjacent to outputs for all of the amplifiers and the outputs have also been placed at the corners of the package (pins 1, 7, 8, and 14).

Precautions should be taken to insure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a test socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

Large differential input voltages can be easily accommodated and, as input differential voltage protection diodes are not needed, no large input currents result from large differential input voltages. The differential input voltage may be larger than V<sup>+</sup> without damaging the device. Protection should be provided to prevent the input voltages from going negative more than -0.3 V<sub>DC</sub> (at 25°C). An input clamp diode with a resistor to the IC input terminal can be used.

To reduce the power supply drain, the amplifiers have a class A output stage for small signal levels which converts to class B in a large signal mode. This allows the amplifiers to both source and sink large output currents. Therefore both NPN and PNP external current boost transistors can be used to extend the power capability of the basic amplifiers. The output voltage needs to raise approximately 1 diode drop above ground to bias the on-chip vertical PNP transistor for output current sinking applications.

For ac applications, where the load is capacitively coupled to the output of the amplifier, a resistor should be used, from the output of the amplifier to ground to increase the class A bias current and prevent crossover distortion.

Where the load is directly coupled, as in dc applications, there is no crossover distortion.

Capacitive loads which are applied directly to the output of the amplifier reduce the loop stability margin. Values of 50 pF can be accommodated using the worst-case non-inverting unity gain connection. Large closed loop gains or resistive isolation should be used if larger load capacitance must be driven by the amplifier.

The bias network of the LM124 establishes a drain current which is independent of the magnitude of the power supply voltage over the range of from 3 V<sub>DC</sub> to 30 V<sub>DC</sub>.

Output short circuits either to ground or to the positive power supply should be of short time duration. Units can be destroyed, not as a result of the short circuit current causing metal fusing, but rather due to the large increase in IC chip dissipation which will cause eventual failure due to excessive junction temperatures. Putting direct short-circuits on more than one amplifier at a time will increase the total IC power dissipation to destructive levels, if not properly protected with external dissipation limiting resistors in series with the output leads of the amplifiers. The larger value of output source current which is available at 25°C provides a larger output current capability at elevated temperatures (see typical performance characteristics) than a standard IC op amp.

The circuits presented in the section on typical applications emphasize operation on only a single power supply voltage. If complementary power supplies are available, all of the standard op amp circuits can be used. In general, introducing a pseudo-ground (a bias voltage reference of V<sup>+</sup>/2) will allow operation above and below this value in single power supply systems. Many application circuits are shown which take advantage of the wide input common-mode voltage range which includes ground. In most cases, input biasing is not required and input voltages which range to ground can easily be accommodated.

## Typical Single-Supply Applications

( $V^+ = 5.0 \text{ V}_{\text{DC}}$ )



\*R not needed due to temperature independent  $I_{\text{IN}}$



Where:  $V_O = V_1 + V_2 - V_3 - V_4$   
 $(V_1 + V_2) \geq (V_3 + V_4)$  to keep  $V_O > 0 \text{ V}_{\text{DC}}$



$V_O = 0 \text{ V}_{\text{DC}}$  for  $V_{\text{IN}} = 0 \text{ V}_{\text{DC}}$   
 $A_V = 10$



$f_0 = 1 \text{ kHz}$   
 $Q = 50$   
 $A_V = 100 \text{ (40 dB)}$

$(V^+ = 5.0 \text{ V}_{\text{DC}})$ **Fixed Current Sources**

$$I_2 = \left( \frac{R_1}{R_2} \right) I_1$$

**Lamp Driver****Current Monitor**

$$V_O = \frac{1V(I_L)}{1A}$$

$$V_L \leq V^+ - 2V$$

\*(Increase R1 for  $I_L$  small)**Driving TTL****Pulse Generator****Squarewave Oscillator**

$$(V^+ = 5.0 \text{ V}_{\text{DC}})$$

## Voltage Follower



## Pulse Generator



## High Compliance Current Sink



$$I_O = 1 \text{ amp/volt } V_{IN}$$

(Increase  $R_E$  for  $I_o$  small)

## Low Drift Peak Detector



$(V^+ = 5.0 \text{ V}_{\text{DC}})$ **Comparator with Hysteresis****Ground Referencing a Differential Input Signal**

$$V_o = V_R$$

**Voltage Controlled Oscillator Circuit**

\*Wide control voltage range:  $0 \text{ V}_{\text{DC}} \leq V_C \leq 2 (V^+ - 1.5 \text{ V}_{\text{DC}})$

**Photo Voltaic-Cell Amplifier**

$(V^+ = 5.0 \text{ V}_{\text{DC}})$ 
**AC Coupled Inverting Amplifier**


$$A_V = \frac{R_f}{R_1} \text{ (As shown, } A_V = 10\text{)}$$

**AC Coupled Non-Inverting Amplifier**


$$A_V = 1 + \frac{R_2}{R_1}$$

 $A_V = 11 \text{ (As shown)}$ 
**DC Coupled Low-Pass RC Active Filter**

 $f_O = 1 \text{ kHz}$ 
 $Q = 1$ 
 $A_V = 2$

( $V^+ = 5.0 \text{ V}_{\text{DC}}$ )

### High Input Z, DC Differential Amplifier



For  $\frac{R1}{R2} = \frac{R4}{R3}$  (CMRR depends on this resistor ratio match)

$$V_O = 1 + \frac{R4}{R3} (V_2 - V_1)$$

As shown:  $V_O = 2(V_2 - V_1)$

### High Input Z Adjustable-Gain DC Instrumentation Amplifier



If  $R1 = R5$  &  $R3 = R4 = R6 = R7$  (CMRR depends on match)

$$V_O = 1 + \frac{2R1}{R2} (V_2 - V_1)$$

As shown  $V_O = 101 (V_2 - V_1)$

$(V^+ = 5.0 \text{ V}_{\text{DC}})$ 
**Using Symmetrical Amplifiers to  
Reduce Input Current (General Concept)**

**Bridge Current Amplifier**

For  $\delta \ll 1$  and  $R_f \gg R$ 

$$V_O \approx V_{\text{REF}} \left( \frac{\delta}{2} \right) \frac{R_f}{R}$$

**Bandpass Active Filter**

 $f_O = 1 \text{ kHz}$ 
 $Q = 25$

## REVISION HISTORY

| Date Released | Revision | Section                                                                                             | Changes                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|----------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9/2/04        | A        | New Release, Corporate format                                                                       | 3 MDS data sheets converted into one Corp. data sheet format. MNLM124-X, Rev. 1A2, MNLM124A-X, Rev. 1A3 and MRLM124A-X-RH, Rev. 5A0. MDS data sheets will be archived.                                                                                                                                                                                                           |
| 01/27/05      | B        | Connection Diagrams, Quality Conformance Inspection Section, and Physical Dimensions drawings       | Added E package Connection Diagram. Changed verbiage under Quality Conformance Title, and Updated Revisions for the Marketing Drawings.                                                                                                                                                                                                                                          |
| 04/18/05      | C        | Update Absolute Maximum Ratings Section                                                             | Corrected typo for Supply Voltage limit From: 32Vdc or +16Vdc TO: 32Vdc or ±16Vdc. Added cerpack, cerdip, LCC package weight.                                                                                                                                                                                                                                                    |
| 06/16/06      | D        | Features, Ordering Information Table, Rad Hard Electrical Section and Notes                         | Added Available with Radiation Specification, Low Dose NSID's to table 5962R9950402VCA LM124AJRLQMLV, 5962R9950402VDA LM124AWRLQMLV, 5962R9950402VZA LM124AWGRLQMLV, and reference to Note 10 and 11. Deleted code K NSID's LM124AJLQMLV 5962L9950401VCA, LM124AWGLQMLV 5962L9950401VZA, LM124AWLQMLV 5962L9950401VDA, Note 11 to Rad Hard Electrical Heading. Note 11 to Notes. |
| 10/07/2010    | E        | Data sheet title, Features, Ordering table, Electrical characteristic headings, Rad Hard conditions | Update with current device information and format. Revision D will be Archived                                                                                                                                                                                                                                                                                                   |
| 03/26/2013    | K        | All Sections                                                                                        | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                                                                               |

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier     | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                                                         |
|-----------------------|---------------|----------------------|-----------------|---------------------------|-------------|--------------------------------------|-----------------------------------|--------------|-----------------------------------------------------------------------------|
| 5962R9950401V9A       | Active        | Production           | DIESALE (Y)   0 | 30   NOT REQUIRED         | Yes         | Call TI                              | Level-1-NA-UNLIM                  | -55 to 125   |                                                                             |
| 5962R9950401VCA       | Active        | Production           | CDIP (J)   14   | 25   TUBE                 | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AJRQMLV<br>5962R9950401VCA Q                                           |
| 5962R9950401VDA       | Active        | Production           | CFP (NAD)   14  | 19   TUBE                 | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWR<br>(LQMLV Q, QMLV Q)<br>5962R99504<br>01VDA ACO<br>01VDA >T        |
| 5962R9950401VZA       | Active        | Production           | CFP (NAC)   14  | 88   JEDEC<br>TRAY (5+1)  | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWGR<br>QMLV Q<br>5962R99504<br>01VZA ACO<br>01VZA >T                  |
| 5962R9950402V9A       | Active        | Production           | DIESALE (Y)   0 | 30   NOT REQUIRED         | Yes         | Call TI                              | Level-1-NA-UNLIM                  | -55 to 125   |                                                                             |
| 5962R9950402VCA       | Active        | Production           | CDIP (J)   14   | 25   TUBE                 | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AJRLQMLV<br>5962R9950402VCA Q                                          |
| 5962R9950402VDA       | Active        | Production           | CFP (NAD)   14  | 19   TUBE                 | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWR<br>LQMLV Q<br>5962R99504<br>02VDA ACO<br>(02VDA >T, 02VDA A<br>CO) |
| 5962R9950402VZA       | Active        | Production           | CFP (NAC)   14  | 88   JEDEC<br>TRAY (5+1)  | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWGR<br>LQMLV Q<br>5962R99504<br>02VZA ACO<br>02VZA >T                 |
| 7704302XA             | Active        | Production           | CFP (NAC)   14  | 88   JEDEC<br>TRAY (5+1)  | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWG<br>/883 Q<br>5962-77043<br>02XA ACO<br>02XA >T                     |
| LM124 MD8             | Active        | Production           | DIESALE (Y)   0 | 100   JEDEC<br>TRAY (5+1) | Yes         | Call TI                              | Level-1-NA-UNLIM                  | -55 to 125   |                                                                             |
| LM124 MDE             | Active        | Production           | DIESALE (Y)   0 | 30   NOT REQUIRED         | Yes         | Call TI                              | Level-1-NA-UNLIM                  | -55 to 125   |                                                                             |

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier    | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                                                         |
|-----------------------|---------------|----------------------|-----------------|--------------------------|-------------|--------------------------------------|-----------------------------------|--------------|-----------------------------------------------------------------------------|
| LM124 MDR             | Active        | Production           | DIESALE (Y)   0 | 30   NOT REQUIRED        | Yes         | Call TI                              | Level-1-NA-UNLIM                  | -55 to 125   |                                                                             |
| LM124AE/883           | Active        | Production           | LCCC (NAJ)   20 | 50   TUBE                | Yes         | Call TI                              | Level-1-NA-UNLIM                  | -55 to 125   | LM124AE<br>/883 Q<br>5962-77043<br>022A ACO<br>022A >T                      |
| LM124AJ/883           | Active        | Production           | CDIP (J)   14   | 25   TUBE                | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AJ/883<br>(5962-7704302CA Q,<br>5962-7704302C<br>A Q )                 |
| LM124AJRLQMLV         | Active        | Production           | CDIP (J)   14   | 25   TUBE                | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AJRLQMLV<br>5962R9950402VCA Q                                          |
| LM124AJRQMLV          | Active        | Production           | CDIP (J)   14   | 25   TUBE                | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AJRQMLV<br>5962R9950401VCA Q                                           |
| LM124AW/883           | Active        | Production           | CFP (NAD)   14  | 19   TUBE                | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AW<br>/883 Q ACO<br>/883 Q >T                                          |
| LM124AWG/883          | Active        | Production           | CFP (NAC)   14  | 88   JEDEC<br>TRAY (5+1) | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWG<br>/883 Q<br>5962-77043<br>02XA ACO<br>02XA >T                     |
| LM124AWGRLQMLV        | Active        | Production           | CFP (NAC)   14  | 88   JEDEC<br>TRAY (5+1) | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWGR<br>LQMLV Q<br>5962R99504<br>02VZA ACO<br>02VZA >T                 |
| LM124AWGRQMLV         | Active        | Production           | CFP (NAC)   14  | 88   JEDEC<br>TRAY (5+1) | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWGR<br>QMLV Q<br>5962R99504<br>01VZA ACO<br>01VZA >T                  |
| LM124AWRLQMLV         | Active        | Production           | CFP (NAD)   14  | 19   TUBE                | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWR<br>LQMLV Q<br>5962R99504<br>02VDA ACO<br>(02VDA >T, 02VDA A<br>CO) |

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                                                  |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|----------------------------------------------------------------------|
| LM124AWRQMLV          | Active        | Production           | CFP (NAD)   14 | 19   TUBE             | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124AWR<br>(LQMLV Q, QMLV Q)<br>5962R99504<br>01VDA ACO<br>01VDA >T |
| LM124J/883            | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | Level-1-NA-UNLIM                  | -55 to 125   | LM124J/883<br>(5962-7704301CA Q,<br>5962-7704301C<br>A Q )           |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF LM124AQML, LM124AQML-SP :**

- Military : [LM124AQML](#)
- Space : [LM124AQML-SP](#)

NOTE: Qualified Version Definitions:

- Military - QML certified for Military and Defense Applications
- Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application

**TUBE**


\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962R9950401VCA | J            | CDIP         | 14   | 25  | 506.98 | 15.24  | 13440  | NA     |
| 5962R9950401VDA | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| 5962R9950402VCA | J            | CDIP         | 14   | 25  | 506.98 | 15.24  | 13440  | NA     |
| 5962R9950402VDA | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| LM124AE/883     | NAJ          | LCCC         | 20   | 50  | 470    | 11     | 3810   | 0      |
| LM124AJ/883     | J            | CDIP         | 14   | 25  | 506.98 | 15.24  | 13440  | NA     |
| LM124AJRLQMLV   | J            | CDIP         | 14   | 25  | 506.98 | 15.24  | 13440  | NA     |
| LM124AJRQMLV    | J            | CDIP         | 14   | 25  | 506.98 | 15.24  | 13440  | NA     |
| LM124AW/883     | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| LM124AWRLQMLV   | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| LM124AWRQMLV    | NAD          | CFP          | 14   | 19  | 502    | 23     | 9398   | 9.78   |
| LM124J/883      | J            | CDIP         | 14   | 25  | 506.98 | 15.24  | 13440  | NA     |

## MECHANICAL DATA

NAJ0020A



CONTROLLING DIMENSION IS INCH  
VALUES IN [ ] ARE MILLIMETERS

E20A (Rev F)

## MECHANICAL DATA

### NAD0014B



W14B (Rev P)

# GENERIC PACKAGE VIEW

**J 14**

**CDIP - 5.08 mm max height**

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4040083-5/G



# PACKAGE OUTLINE

J0014A

CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



4214771/A 05/2017

## NOTES:

1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is hermetically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
5. Falls within MIL-STD-1835 and GDIP1-T14.

# EXAMPLE BOARD LAYOUT

J0014A

CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



LAND PATTERN EXAMPLE  
NON-SOLDER MASK DEFINED  
SCALE: 5X



4214771/A 05/2017

# PACKAGE OUTLINE

NAC0014A



CERPACK

CERAMIC FLATPACK



4215197/C 08/2022

NOTES:

1. Controlling dimension is Inch. Values in [ ] are milimeters. Dimensions in ( ) for reference only.
2. For solder thickness and composition, see the "Lead Finish Composition/Thickness" link in the packaging section of the Texas Instruments website
3. Lead 1 identification shall be:
  - a) A notch or other mark within this area
  - b) A tab on lead 1, either side
4. No JEDEC registration as of December 2021

# EXAMPLE BOARD LAYOUT

NAC0014A

CERPACK

CERAMIC FLATPACK



## RECOMMENDED LAND PATTERN



4215197/C 08/2022

## REVISIONS

| REV | DESCRIPTION                                      | E.C.N.  | DATE       | BY/APP'D                |
|-----|--------------------------------------------------|---------|------------|-------------------------|
| A   | RELEASE TO DOCUMENT CONTROL                      | 2197878 | 12/30/2021 | DAVID CHIN / ANIS FAUZI |
| B   | NO CHANGE TO DRAWING; REVISION FOR YODA RELEASE; | 2198833 | 02/15/2022 | K. SINCERBOX            |
| C   | .3870± .0030 WAS .39000± .00012;                 | 2200916 | 08/08/2022 | D. CHIN / K. SINCERBOX  |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025