

# LMH6504 Wideband, Low Power, Variable Gain Amplifier

Check for Samples: LMH6504

## **FEATURES**

- $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $R_F = 1$  K $\Omega$ ,  $R_G = 100\Omega$ ,  $R_L = 100\Omega$ ,  $A_V = A_{VMAX} = 9.7V/V$ , Typical values unless specified.
- -3 dB BW 150 MHz
- Gain control BW 150 MHz
- Adjustment range (<10 MHz) 80 dB</li>
- Output offset voltage ±55 mV
- Gain matching (limit) ±0.42 dB
- Supply voltage range 7V to 12V
- Slew rate (inverting) 1500 V/μs
- · Supply Current (no load) 11 mA
- Linear Output Current ±60 mA
- Output Voltage Swing ±2.2V
- Input Noise Voltage 4.4 nV/√Hz
- Input Noise Current 2.6 pA/√Hz
- THD (20 MHz,  $R_L = 100\Omega$ ,  $V_O = 2 V_{PP}$ ) -45 dBc
- Replacement for CLC5523

### **APPLICATIONS**

- Variable attenuator
- AGC
- · Voltage controlled filter
- Video imaging processing



Figure 1. Gain vs. V<sub>G</sub>

## DESCRIPTION

The LMH<sup>TM</sup>6504 is a wideband DC coupled voltage controlled gain stage followed by a high-speed current feedback Op Amp which can directly drive a low impedance load. Gain adjustment range is 80 dB for up to 10 MHz by varying the gain control input voltage,  $V_G$ .

Maximum gain is set by external components, and the gain can be reduced all the way to cut-off. Power consumption is 110 mW with a speed of 150 MHz and a gain control bandwidth (BW) of 150 MHz. Output referred DC offset voltage is less than 55 mV over the entire gain control voltage range. Device-to-device gain matching is within ±0.42 dB at maximum gain. Furthermore, gain is tested over a wide range. The output current feedback Op Amp allows high frequency large signals (Slew Rate > 1500 V/µs) and can also drive a heavy load current (60 mA). Near ideal input characteristics (i.e. low input bias current, low offset, low pin 3 resistance) enable the device to be easily configured as an inverting amplifier as well (see Application Information section for details).

To provide ease of use when working with a single supply,  $V_{\rm G}$  range is set to be from 0V to +2V relative to the ground pin potential (pin 4).  $V_{\rm G}$  input impedance is high in order to ease drive requirement. In single supply operation, the ground pin is tied to a "virtual" half supply.

#### Typical Application



Figure 2.  $A_{VMAX} = 9.7 \text{ V/V}$ 

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LMH is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



#### **DESCRIPTION CONTINUED**

LMH6504 gain control is linear in dB for a large portion of the total gain control range. This makes the device suitable for AGC applications. For linear gain control applications, see the LMH6503 data sheet.

The combination of minimal external components and small outline packages (SOIC and VSSOP) allows the LMH6504 to be used in space-constrained applications.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)

| Abootato maximum ratingo                           |                                            |
|----------------------------------------------------|--------------------------------------------|
| ESD Tolerance <sup>(2)</sup> :                     |                                            |
| Human Body Model                                   | 1000V                                      |
| Machine Model                                      | 100V                                       |
| Input Current                                      | ±10 mA                                     |
| Output Current                                     | 120 mA <sup>(3)</sup>                      |
| Supply Voltages (V <sup>+</sup> - V <sup>-</sup> ) | 12.6V                                      |
| Voltage at Input/ Output pins                      | V <sup>+</sup> +0.8V, V <sup>-</sup> -0.8V |
| Storage Temperature Range                          | −65°C to 150°C                             |
| Junction Temperature                               | 150°C                                      |
| Soldering Information:                             |                                            |
| Infrared or Convection (20 sec)                    | 235°C                                      |
| Wave Soldering (10 sec)                            | 260°C                                      |
|                                                    |                                            |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical Characteristics.
- (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (3) The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations or value specified, whichever is lower.

## **Operating Ratings**

| Supply Voltages (V <sup>+</sup> - V <sup>-</sup> ) | 7V to 12V          |                 |
|----------------------------------------------------|--------------------|-----------------|
| Temperature Range (1)                              | -40°C to +85°C     |                 |
| Thermal Resistance:                                | (θ <sub>JC</sub> ) | $(\theta_{JA})$ |
| 8-Pin SOIC                                         | 60                 | 165             |
| 8-Pin VSSOP                                        | 65                 | 235             |

(1) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.



## Electrical Characteristics(1)

Unless otherwise specified, all limits are specified for  $T_A$  = 25°C,  $V_S$  = ±5V,  $A_{VMAX}$  = 9.7 V/V,  $R_F$  = 1 k $\Omega$ ,  $R_G$  = 100 $\Omega$ ,  $V_{IN}$  = ±0.1V,  $R_L$  = 100 $\Omega$ ,  $V_G$  = +2V. **Boldface** limits apply at the temperature extremes.

| Symbol                          | Parameter                           | Conditions                                              | Min <sup>(2)</sup> | Typ <sup>(2)</sup> | Max <sup>(2)</sup> | Units  |  |
|---------------------------------|-------------------------------------|---------------------------------------------------------|--------------------|--------------------|--------------------|--------|--|
| Frequency                       | Domain Response                     |                                                         |                    |                    | •                  |        |  |
| DW                              | 2 dD Donadavidth                    | V <sub>OUT</sub> < 1 V <sub>PP</sub>                    |                    | 150                |                    | N41.1- |  |
| BW                              | -3dB Bandwidth                      | $V_{OUT} < 4 V_{PP}, A_{VMAX} = 100$                    |                    | 58                 |                    | MHz    |  |
| GF                              | Gain Flatness                       | $V_{OUT} < 1 V_{PP}$<br>0.9V \le V_G \le 2V, \pm 0.2 dB |                    | 40                 |                    | MHz    |  |
| Att Dance                       | Flat Band (Relative to Max Gain)    | ±0.2 dB Flatness, f < 30 MHz                            |                    | 26                 |                    | dB     |  |
| Att Range                       | Attenuation Range (3)               | ±0.1 dB Flatness, f < 30 MHz                            |                    | 9.5                |                    | ub ub  |  |
| BW<br>Control                   | Gain control Bandwidth              | V <sub>G</sub> = 1V <sup>(4)</sup>                      |                    | 150                |                    | MHz    |  |
| CT (dB)                         | Feed-through                        | V <sub>G</sub> = 0V, 30 MHz<br>(Output/Input)           |                    | -53                |                    | dB     |  |
| GR                              | Gain Adjustment Range               | f < 10 MHz                                              |                    | 80                 |                    | -10    |  |
|                                 |                                     | f < 30 MHz                                              |                    | 73                 |                    | dB     |  |
| Time Dom                        | ain Response                        | •                                                       |                    |                    | •                  | •      |  |
| t <sub>r</sub> , t <sub>f</sub> | Rise and Fall Time                  | 0.5)/.04                                                |                    | 2.1                |                    | ns     |  |
| OS %                            | Overshoot                           | 0.5V Step                                               |                    | 20                 |                    | %      |  |
| SR                              | Slew Rate <sup>(5)</sup>            | 4V Step, Non Inverting                                  |                    | 800                |                    | 1//    |  |
| SK                              | Siew Rate (%)                       | 4V Step, Inverting                                      |                    | 1500               |                    | V/µs   |  |
| Distortion                      | & Noise Performance                 | ,                                                       | •                  |                    | •                  | ·      |  |
| HD2                             | 2 <sup>nd</sup> Harmonic Distortion |                                                         |                    | -47                |                    |        |  |
| HD3                             | 3 <sup>rd</sup> Harmonic Distortion | 2V <sub>PP</sub> , 20 MHz                               |                    | <b>-</b> 55        |                    | dBc    |  |
| THD                             | Total Harmonic Distortion           |                                                         |                    | -45                |                    | 1      |  |
| En tot                          | Total Equivalent Input Noise        | $f > 1 \text{ MHz}, R_{SOURCE} = 50\Omega$              |                    | 4.4                |                    | nV/√Hz |  |
| I <sub>N</sub>                  | Input Noise Current                 | f > 1 MHz                                               |                    | 2.6                |                    | pA/√Hz |  |
| DG                              | Differential Gain                   | $f = 4.43 \text{ MHz}, R_L = 100\Omega$                 |                    | 0.45               |                    | %      |  |
| DP                              | Differential Phase                  |                                                         |                    | 0.13               |                    | deg    |  |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested on shipped production material.
- (3) Flat Band Attenuation (Relative To Max Gain) Range Definition: Specified as the attenuation range from maximum which allows gain flatness specified (either ±0.2dB or ±0.1dB), relative to A<sub>VMAX</sub> gain. For example, for f < 30 MHz, here are the Flat Band Attenuation ranges:±0.2 dB: 19.7 dB down to -6.3 dB = 26 dB range±0.1 dB: 19.7 dB down to 10.2 dB = 9.5 dB range
- (4) Gain control frequency response schematic:



(5) Slew rate is the average of the rising and falling slew rates.



## Electrical Characteristics<sup>(1)</sup> (continued)

Unless otherwise specified, all limits are specified for  $T_A$  = 25°C,  $V_S$  = ±5V,  $A_{VMAX}$  = 9.7 V/V,  $R_F$  = 1 k $\Omega$ ,  $R_G$  = 100 $\Omega$ ,  $V_{IN}$  = ±0.1V,  $R_L$  = 100 $\Omega$ ,  $V_G$  = +2V. **Boldface** limits apply at the temperature extremes.

| Symbol                | Parameter                                  | Conditions                                       | Min <sup>(2)</sup>    | Тур <sup>(2)</sup> | Max (2)             | Units |
|-----------------------|--------------------------------------------|--------------------------------------------------|-----------------------|--------------------|---------------------|-------|
| DC & Misc             | ellaneous Performance                      |                                                  |                       |                    |                     |       |
| CACCII                | Gain Accuracy                              | V <sub>G</sub> = 2.0V                            |                       | 0                  | ±0.45               | -10   |
| GACCU                 | (See Application Note)                     | 0.8V < V <sub>G</sub> < 2V                       |                       | ±0.33              | ±3.9                | dB    |
| G Match               | Gain Matching                              | V <sub>G</sub> = 2.0V                            |                       | _                  | ±0.42               | dB    |
| G Match               | (See Application Note                      | 0.8V < V <sub>G</sub> < 2V                       |                       | _                  | +2.8/-4.2           | uБ    |
| К                     | Gain Multiplier<br>(See Application Notes) |                                                  | 0.920<br><b>0.916</b> | 0.965              | 1.01<br><b>1.02</b> | V/V   |
| V <sub>IN</sub> NL    |                                            | R <sub>G</sub> Open                              |                       | ±3.2               |                     |       |
| V <sub>IN</sub> L     | Input Voltage Range                        | $R_G = 100\Omega$                                | ±0.48<br>±0.40        | ±0.68              |                     | V     |
| I <sub>RG_MAX</sub>   | R <sub>G</sub> Current                     | Pin 3                                            | ±4.8<br><b>±4.0</b>   | ±6.8               |                     | mA    |
| I <sub>BIAS</sub>     | Bias Current                               | Pin 2 <sup>(6)</sup>                             |                       | -1.4               | -3.5<br><b>-3.7</b> | μΑ    |
| TC I <sub>BIAS</sub>  | Bias Current Drift                         | Pin 2 <sup>(7) (8)</sup>                         |                       | ±200               |                     | pA/°C |
| R <sub>IN</sub>       | Input Resistance                           | Pin 2                                            |                       | 7                  |                     | МΩ    |
| C <sub>IN</sub>       | Input Capacitance                          | Pin 2                                            |                       | 2.8                |                     | pF    |
| I <sub>VG</sub>       | V <sub>G</sub> Bias Current                | Pin 1, V <sub>G</sub> = 2V <sup>(6)</sup>        |                       | 0.9                |                     | μΑ    |
| TC I <sub>VG</sub>    | V <sub>G</sub> Bias Drift                  | Pin 1 <sup>(7)</sup>                             |                       | 10                 |                     | pA/°C |
| R <sub>VG</sub>       | V <sub>G</sub> Input Resistance            | Pin 1                                            |                       | 25                 |                     | МΩ    |
| C <sub>VG</sub>       | V <sub>G</sub> Input Capacitance           | Pin 1                                            |                       | 2.8                |                     | pF    |
| V <sub>OUT</sub> L    | Output Voltage Range                       | $R_L = 100\Omega$                                | ±2.0<br>±1.7          | ±2.2               |                     | V     |
| V <sub>OUT</sub> NL   |                                            | R <sub>L</sub> = Open                            |                       | ±3.1               |                     |       |
| R <sub>OUT</sub>      | Output Impedance                           | DC                                               |                       | 0.12               |                     | Ω     |
| I <sub>OUT</sub>      | Output Current                             | $V_{OUT} = \pm 4V$ from Rails                    | ±60<br><b>±40</b>     | ±80                |                     | mA    |
| V <sub>O OFFSET</sub> | Output Offset Voltage                      | 0V < V <sub>G</sub> < 2V                         |                       | ±10                | ±55<br>± <b>70</b>  | mV    |
| +PSRR                 | +Power Supply Rejection Ratio (9)          | Input Referred, 1V change, V <sub>G</sub> = 2.2V | -65                   | -76                |                     | dB    |
| -PSRR                 | -Power Supply Rejection Ratio (9)          | Input Referred, 1V change, V <sub>G</sub> = 2.2V | -65                   | -88                |                     | dB    |
| I <sub>S</sub>        | Supply Current                             | No Load                                          | 8.5<br><b>6.5</b>     | 11                 | 15<br><b>16</b>     | mA    |

<sup>(6)</sup> Positive current corresponds to current flowing into the device.

Drift determined by dividing the change in parameter distribution at temperature extremes by the total temperature change.

Input bias current drift with temperature can be either positive or negative for a given sample. +PSRR definition:  $[|\Delta V_{OUT}/\Delta V^+| / A_V]$ , -PSRR definition:  $[|\Delta V_{OUT}/\Delta V^-| / A_V]$  with 0.1V input voltage.  $\Delta V_{OUT}$  is the change in output voltage with offset shift subtracted out.



## **CONNECTION DIAGRAM**



See Package Number D0008A (SOIC) and DGK008A (VSSOP)



## **Typical Performance Characteristics**

Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values.



Figure 3.



Frequency Response for Various  $V_G$  (A<sub>VMAX</sub> = 100) (Large Signal)





Figure 4.



Figure 6.



Figure 8.



Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values.



Figure 9.







-1.26 -1.28



Figure 12.



Figure 14.



Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values.



Figure 15.



Figure 17.



Figure 19.





Figure 16.



Figure 18.

#### Output Offset Voltage vs. V<sub>G</sub> (Typical Unit #1)



Figure 20.



Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values.

## Output Offset Voltage vs. V<sub>G</sub> (Typical Unit #2)



Figure 21.

#### **Distribution of Output Offset Voltage**



Figure 23.

### Output Noise Density vs. Frequency



Output Offset Voltage vs. V<sub>G</sub> (Typical Unit #3)



Figure 22.

#### **Output Noise Density vs. Frequency**



Figure 24.

### Output Noise Density vs. Frequency



Figure 26.



Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values.



#### **Output Voltage vs. Output Current (Sourcing)**



Figure 29.



### **Output Voltage vs. Output Current (Sinking)**



Figure 28.

#### Distortion vs. Frequency



Figure 30.





Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 1000$ =  $100\Omega$ , Typical values.







Figure 35.



Figure 37.



Figure 34.



Figure 36.



Figure 38.

Copyright © 2003-2013, Texas Instruments Incorporated



Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $V_G = V_{GMAX}$ ,  $R_F = 1$  k $\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values.







Figure 40.



Figure 41.



#### APPLICATION INFORMATION

#### **GENERAL DESCRIPTION**

The key features of the LMH6504 are:

- Low power
- Broad voltage controlled gain and attenuation range (From A<sub>VMAX</sub> down to complete cutoff)
- Bandwidth independent, resistor programmable gain range (R<sub>G</sub>)
- · Broad signal and gain control bandwidths
- Frequency response may be adjusted with R<sub>F</sub>
- High impedance signal and gain control inputs

Refer to Figure 42 below. The LMH6504 combines a closed loop input buffer ("X1" Block), a voltage controlled variable gain cell ("MULT" Block) and an output amplifier ("CFA" Block). The input buffer is a transconductance stage whose gain is set by the gain setting resistor,  $R_G$ . The output amplifier is a current feedback op amp and is configured as a transimpedance stage whose gain is set by, and is equal to, the feedback resistor,  $R_F$ . The maximum gain,  $A_{VMAX}$ , of the LMH6504 is defined by the ratio:  $K \cdot R_F / R_G$  where "K" is the gain multiplier with a nominal value of 0.965. As the gain control input ( $V_G$ ) changes over its 0 to 2V range, the gain is adjusted over a range of about 80 dB relative to the maximum set gain.



Figure 42. LMH6504 Typical Application and Block Diagram

## **SETTING THE LMH6504 MAXIMUM GAIN**

$$A_{VMAX} = \frac{R_F}{R_G} \cdot K \tag{1}$$

Although the LMH6504 is specified at  $A_{VMAX} = 9.7V/V$ , the recommended  $A_{VMAX}$  varies between 2 and 100. Higher gains are possible but usually impractical due to output offsets, noise and distortion. When varying  $A_{VMAX}$  several tradeoffs are made:

R<sub>G</sub>: determines the input voltage range

R<sub>F</sub>: determines overall bandwidth

The amount of current which the input buffer can source/sink into  $R_G$  is limited and is specified in the  $I_{RG\_MAX}$  spec. This sets the maximum input voltage:

$$V_{IN} (MAX) = I_{R_G MAX} \cdot R_G$$
 (2)



As the  $I_{RG\_MAX}$  limit is approached (with increasing input voltage or with lowering of  $R_G$ ), the device harmonic distortion will increase. Changes in  $R_F$  will have a dramatic effect on the small signal bandwidth. The output amplifier of the LMH6504 is a current feedback amplifier (CFA) and its bandwidth is determined by  $R_F$ . As with any CFA, doubling the feedback resistor will roughly cut the bandwidth of the device in half. For more about CFA's, see the basic tutorial, OA-20, "Current Feedback Myths Debunked" (SNOA376), or a more rigorous analysis, OA-13, "Current Feedback Amplifier Loop Gain Analysis and Performance Enhancements" (SNOA366).

#### OTHER CONFIGURATIONS

### 1) Single Supply Operation

The LMH6504 can be configured for use in a single supply environment. Doing so requires the following:

- a. Bias pin 4 and  $R_G$  to a "virtual half supply" somewhere close to the middle of  $V^+$  and  $V^-$  range. The other end of  $R_G$  is tied to pin 3. The "virtual half supply" needs to be capable of sinking and sourcing the expected current flow through  $R_G$ .
- b. Ensure that V<sub>G</sub> can be adjusted from 0V to 2V above the "virtual half supply".
- c. Bias the input (pin 2) to make sure that it stays within the range of 1.8V above V<sup>-</sup>to 1.8V below V<sup>+</sup> (see "Input voltage Range" specification in the Electrical Characteristics table). This can be accomplished by either DC biasing the input and AC coupling the input signal, or alternatively, by direct coupling if the output of the driving stage is also biased to half supply.

Arranged this way, the LMH6504 will respond to the current flowing through  $R_G$ . The gain control relationship will be similar to the split supply arrangement with  $V_G$  measured referenced to pin 4. Keep in mind that the circuit described above will also center the output voltage to the "virtual half supply voltage".

### 2) Arbitrarily Referenced Input Signal

Having a wide input voltage range on the input (pin 2) (+/-3.2V typical), the LMH6504 can be configured to control the gain on signals which are not referenced to ground (e.g. Half Supply biased circuits, etc.). We will call this node the "reference node". In such cases, the other end of  $R_{\rm G}$  (the side not tied to pin 3) can be tied to this reference node so that  $R_{\rm G}$  will "look at" the difference between the signal and this reference only. Keep in mind that the reference node needs to source and sink the current flowing through  $R_{\rm G}$ .

### **Application Information**

### **GAIN ACCURACY**

Gain accuracy is defined as the actual gain compared against the theoretical gain at a certain  $V_G$  (results expressed in dB) (See Figure 43).

Theoretical gain is given by:

$$A(V/V) = K \times \frac{R_F}{R_G} \times \frac{1}{1 + e^{\left[\frac{N - V_G}{V_C}\right]}}$$
(3)

Where K = 0.965 (nominal)  $N = 0.96V \& V_C = 80mV @ room temperature$ 

For a  $V_G$  range, the value specified in the tables represents the worst case accuracy over the entire range. The "Typical" value would be the worst case difference between the "Typical gain" and the "Theoretical gain". The "Max" value would be the worst case difference between the actual gain and the "Theoretical gain" for the entire population.

#### **GAIN MATCHING**

Gain matching as the limit on gain variation at a certain  $V_G$  (expressed in dB) (see Figure 43) and is specified as "Max" only (no "Typical"). For a  $V_G$  range, the value specified represents the worst case matching over the entire range. The "Max" value would be the worst case difference between the actual gain and the typical gain for the entire population.





Figure 43. LMH6504 Gain Accuracy & Gain Matching Defined

#### **GAIN PARTITIONING**

If high levels of gain are needed, gain partitioning should be considered:



Figure 44. Gain Partitioning

The maximum gain range for this circuit is given by the following equation:

MAXIMUM GAIN = 
$$\left[1 + \frac{R_2}{R_1}\right] \cdot \left[\frac{R_F}{R_G}\right] \cdot K$$
 (4)

The LMH6624 is a low noise wideband voltage feedback amplifier. Setting  $R_2$  at  $909\Omega$  and  $R_1$  at  $100\Omega$  produces a gain of 20 dB. Setting  $R_F$  at  $1000\Omega$  as recommended and  $R_G$  at  $50\Omega$ , produces a gain of about 26 dB in the LMH6504. The total gain of this circuit is therefore approximately 46 dB. It is important to understand that when partitioning to obtain high levels of gain, very small signal levels will drive the amplifiers to full scale output. For example, with 46 dB of gain, a 20 mV signal at the input will drive the output of the LMH6624 to 200 mV, the output of the LMH6504 to 4V. Accordingly, the designer must carefully consider the contributions of each stage to the overall characteristics. Through gain partitioning the designer is provided with an opportunity to optimize the frequency response, noise, distortion, settling time, and loading effects of each amplifier to achieve improved overall performance.



#### LMH6504 GAIN CONTROL RANGE AND MINIMUM GAIN

Before discussing Gain Control Range, it is important to understand the issues which limit it. The minimum gain of the LMH6504, theoretically, is zero, but in practical circuits is limited by the amount of feedthrough, here defined as the gain when  $V_G = 0V$ . Capacitive coupling through the board and package as well as coupling through the supplies will determine the amount of feedthrough. Even at DC, the input signal will not be completely rejected. At high frequencies feedthrough will get worse because of its capacitive nature. At frequencies below 10 MHz, the feed through will be less than -60 dB and therefore, it can be said that with  $A_{VMAX} = 20$  dB, the gain control range is 80 dB.

## **LMH6504 GAIN CONTROL FUNCTION**

In the plot, Gain vs.  $V_G$ , we can see the gain as a function of the control voltage. The "Gain (V/V)" plot, sometimes referred to as the S-curve, is the linear (V/V) gain. This is a hyperbolic tangent relationship and is given by Equation 3. The "Gain (dB)" plots the gain in dB and is linear over a wide range of gains. Because of this, the LMH6504 gain control is referred to as "linear-in-dB."

For applications where the LMH6504 will be used at the heart of a closed loop AGC circuit, the S-curve control characteristic provides a broad linear (in dB) control range with soft limiting at the highest gains where large changes in control voltage result in small changes in gain. For applications requiring a fully linear (in dB) control characteristic, use the LMH6504 at half gain and below ( $V_G \le 1V$ ).

#### **AVOIDING OVERDRIVE OF THE LMH6504 GAIN CONTROL INPUT**

There is an additional requirement for the LMH6504 Gain Control Input ( $V_G$ ):  $V_G$  must not exceed +2.3V (with ±5V supplies). The gain control circuitry may saturate and the gain may actually be reduced. In applications where  $V_G$  is being driven from a DAC, this can easily be addressed in the software. If there is a linear loop driving  $V_G$ , such as an AGC loop, other methods of limiting the input voltage should be implemented. One simple solution is to place a 2.2:1 resistive divider on the  $V_G$  input. If the device driving this divider is operating off of ±5V supplies as well, its output will not exceed 5V and through the divider  $V_G$  can not exceed 2.3V.

#### IMPROVING THE LMH6504 LARGE SIGNAL PERFORMANCE

Figure 45 illustrates an inverting gain scheme for the LMH6504.



Figure 45. Inverting Amplifier

The input signal is applied through the  $R_G$  resistor. The  $V_{IN}$  pin should be grounded through a  $25\Omega$  resistor. The maximum gain range of this configuration is given in the following equation:

$$A_{VMAX} = -\left[\frac{R_F}{R_G}\right] \cdot K \tag{5}$$

The inverting slew rate of the LMH6504 is much higher than that of the non-inverting slew rate. This 2X performance improvement comes about because in the non-inverting configuration, the slew rate of the overall amplifier is limited by the input buffer. In the inverting circuit, the input buffer remains at a fixed voltage and does not affect slew rate.



#### TRANSMISSION LINE MATCHING

One method for matching the characteristic impedance of a transmission line is to place the appropriate resistor at the input or output of the amplifier. Figure 46 shows a typical circuit configuration for matching transmission lines.



Figure 46. TRANSMISSION LINE MATCHING

The resistors  $R_S$ ,  $R_I$ ,  $R_O$ , and  $R_T$  are equal to the characteristic impedance,  $Z_O$ , of the transmission line or cable. Use  $C_O$  to match the output transmission line over a greater frequency range. It compensates for the increase of the op amp's output impedance with frequency.

#### MINIMIZING PARASITIC EFFECTS ON SMALL SIGNAL BANDWIDTH

The best way to minimize parasitic effects is to use surface mount components and to minimize lead lengths and component distance from the LMH6504. For designs utilizing through-hole components, specifically axial resistors, resistor self-capacitance should be considered. Example: the average magnitude of parasitic capacitance of RN55D 1% metal film resistors is about 0.15 pF with variations of as much as 0.1 pF between lots. Given the LMH6504's extended bandwidth, these small parasitic reactance variations can cause measurable frequency response variations in the highest octave. We therefore recommend the use of surface mount resistors to minimize these parasitic reactance effects.

## **RECOMMENDATIONS**

Here are some recommendations to avoid problems and to get the best performance:

- Do not place a capacitor across R<sub>F</sub>. However, an appropriately chosen series RC combination could be used to shape the frequency response.
- Keep traces connecting R<sub>F</sub> separated and as short as possible
- Place a small resistor (20-50Ω) between the output and C<sub>1</sub>
- Cut away the ground plane, if any, under R<sub>G</sub>
- Keep decoupling capacitors as close as possible to the LMH6504.
- Connect pin 2 through a minimum resistance of 25Ω.

#### ADJUSTING OFFSETS AND DC LEVEL SHIFTING

Offsets can be broken into two parts: an input-referred term and an output-referred term. These errors can be trimmed using the circuit in Figure 47. First set  $V_G$  to 0V and adjust the trim pot  $R_4$  to null the offset voltage at the output. This will eliminate the output stage offsets. Next set  $V_G$  to 2V and adjust the trim pot  $R_1$  to null the offset voltage at the output. This will eliminate the input stage offsets.





Figure 47. OFFSET ADJUST CIRCUIT

#### **DIGITAL GAIN CONTROL**

Digitally variable gain control can be easily realized by driving the LMH6504's gain control input with a digital-to-analog converter (DAC). Figure 48 illustrates such an application. This circuit employs Texas Instruments' eight-bit DAC0830, the LMC8101 MOS input op-amp (Rail-to-Rail Input/Output), and the LMH6504 VGA. With  $V_{REF}$  set to 2V, the circuit provides up to 80 dB of gain control in 256 steps with up to 0.05% full scale resolution. The maximum gain of this circuit is 20 dB.



Figure 48. Digital Gain Control

## **USING THE LMH6504 IN AGC APPLICATIONS**

In AGC applications, the control loop forces the LMH6504 to have a fixed output amplitude. The input amplitude will vary over a wide range and this can be the issue that limits dynamic range. At high input amplitudes, the distortion due to the input buffer driving  $R_G$  may exceed that which is produced by the output amplifier driving the load. In the plot, Distortion vs. Gain, total harmonic distortion (THD) is plotted over a gain range of nearly 35 dB for a fixed output amplitude of 0.25  $V_{PP}$  in the specified configuration,  $R_F = 1k$ ,  $R_G = 100\Omega$ . When the gain is adjusted to -15 dB (i.e. 35 dB down from  $A_{VMAX}$ ), the input amplitude would be 1.41  $V_{PP}$  and we can see the distortion is at its worst at this gain. If the output amplitude of the AGC were to be raised above 0.25  $V_{PP}$ , the input amplitudes for gains 40 dB down from  $A_{VMAX}$  would be even higher and the distortion would degrade further. It is for this reason that we recommend lower output amplitudes if wide gain ranges are desired. Using a post-amp like the LMH6714/ 6720/ 6722 family or LMH6702 would be the best way to preserve dynamic range and yield output amplitudes much higher than 100 m $V_{PP}$ . Another way of addressing distortion performance and its limitations on dynamic range, would be to raise the value of  $R_G$ . Just like any other high-speed amplifier, by increasing the load resistance, and therefore decreasing the demanded load current, the distortion performance will be improved in most cases. With an increased  $R_G$ ,  $R_F$  will also have to be increased to keep the same  $A_{VMAX}$  and this will decrease the overall bandwidth. It may be possible to insert a series RC combination across  $R_F$  in order to counteract the negative effect on BW when a large  $R_F$  is used.



## **AUTOMATIC GAIN CONTROL (AGC) #1**

### Fast Response AGC Loop

The AGC circuit shown in Figure 49 will correct a 6 dB input amplitude step in 100 ns. The circuit includes a two op-amp precision rectifier amplitude detector (U1 and U2), and an integrator (U3) to provide high loop gain at low frequencies. The output amplitude is set by R<sub>9</sub>. Some notes on building fast AGC loops: Precision rectifiers work best with large output signals. Accuracy is improved by blocking DC offsets, as shown in Figure 49.



Figure 49. Automatic Gain Control Circuit #1

Signal frequencies must not reach the gain control port of the LMH6504, or the output signal will be distorted (modulated by itself). A fast settling AGC needs additional filtering beyond the integrator stage to block signal frequencies. This is provided in Figure 49 by a simple R-C filter ( $R_{10}$  and  $C_3$ ); better distortion performance can be achieved with a more complex filter. These filters should be scaled with the input signal frequency. Loops with slower response time (longer integration time constants) may not need the  $R_{10}$  –  $C_3$  filter.

Checking the loop stability can be done by monitoring the  $V_G$  voltage while applying a step change in input signal amplitude. Changing the input signal amplitude can be easily done with an arbitrary waveform generator.

## **AUTOMATIC GAIN CONTROL (AGC) #2**

Figure 50 illustrates an automatic gain control circuit that employs two LMH6504's. In this circuit, U1 receives the input signal and produces an output signal of constant amplitude. U2 is configured to provide negative feedback. U2 generates a rectified gain control signal that works against an adjustable bias level which may be set by the potentiometer and  $R_B$ .  $C_I$  integrates the bias and negative feedback. The resultant gain control signal is applied to the U1 gain control input  $V_G$ . The bias adjustment allows the U1 output to be set at an arbitrary level less than the maximum output specification of the amplifier. Rectification is accomplished in U2 by driving both the amplifier input and the gain control input with the U1 output signal. The voltage divider that is formed by  $R_1$  and  $R_2$ , sets the rectifier gain.





Figure 50. Automatic Gain Control Circuit #2

## **CIRCUIT LAYOUT CONSIDERATIONS & EVALUATION BOARD**

A good high frequency PCB layout including ground plane construction and power supply bypassing close to the package are critical to achieving full performance. The amplifier is sensitive to stray capacitance to ground at the l'input (pin 7); keep node trace area small. Shunt capacitance across the feedback resistor should not be used to compensate for this effect. Capacitance to ground should be minimized by removing the ground plane from under the body of R<sub>G</sub>. Parasitic or load capacitance directly on the output (pin 6) degrades phase margin leading to frequency response peaking.

The LMH6504 is fully stable when driving a  $100\Omega$  load. With reduced load (e.g. 1k.) there is a possibility of instability at very high frequencies beyond 400 MHz especially with a capacitive load. When the LMH6504 is connected to a light load as such, it is recommended to add a snubber network to the output (e.g.  $100\Omega$  and 39 pF in series tied between the LMH6504 output and ground).  $C_L$  can also be isolated from the output by placing a small resistor in series with the output (pin 6).

Component parasitics also influence high frequency results. Therefore it is recommended to use metal film resistors such as RN55D or leadless components such as surface mount devices. High profile sockets are not recommended.

Texas Instruments suggests the following evaluation board as a guide for high frequency layout and as an aid in device testing and characterization:

| Device  | Package | Evaluation Board<br>Part Number |
|---------|---------|---------------------------------|
| LMH6504 | SOIC    | CLC730066                       |





## **REVISION HISTORY**

| CI | nanges from Revision C (March 2013) to Revision D  | Pa | ıge |
|----|----------------------------------------------------|----|-----|
| •  | Changed layout of National Data Sheet to TI format |    | 20  |





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LMH6504MA/NOPB   | NRND   | SOIC         | D                  | 8 | 95             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LMH65<br>04MA           |         |
| LMH6504MAX/NOPB  | NRND   | SOIC         | D                  | 8 | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LMH65<br>04MA           |         |
| LMH6504MM/NOPB   | NRND   | VSSOP        | DGK                | 8 | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | A93A                    |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6504MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6504MM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6504MAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMH6504MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMH6504MA/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated