











LMP91200

## SNAS571E - JANUARY 2012-REVISED FEBRUARY 2016

## LMP91200 Configurable AFE for Low-Power Chemical-Sensing Applications

## **Features**

- **Active Guarding**
- **Key Specifications**

Unless otherwise noted, typical values at

 $T_A = 25$ °C,  $V_S = (VDD-GND) = 3.3 V$ 

pH Buffer Input Bias Current (0 < V<sub>INP</sub> < 3.3 V)</li>

Maximum at 25°C: ±125 fA

Maximum at 85°C: ±445 fA

pH Buffer Input Bias Current  $(-500 \text{ mV} < V_{INP} - V_{CM} < 500 \text{ mV}),$  $V_S = (VDD - GND) = 0 V$ 

Maximum at 25°C: ±600 fA

Maximum at 85°C: ±6.5 pA

pH Buffer Input Offset Voltage: ±200 μV

pH Buffer Input Offset Voltage Drift: ±2.5 μV/°C

Supply Current: 50 µA

Supply Voltage: 1.8 V to 5.5 V

Operating Temperature Range: -40°C to

125°C

Package: 16-Pin TSSOP

## 2 Applications

pH Sensor Platforms

## 3 Description

The LMP91200 device is a sensor AFE for use in analytical-sensing applications. LMP91200 is designed for 2-electrode sensors. This device provides all of the functionality needed to detect changes based on a delta voltage at the sensor. Optimized for low-power applications, the LMP91200 works over a voltage range of 1.8 V to 5.5 V. With its extremely low input bias current it is optimized for use with pH sensors. Also, in absence of supply voltage the very low input bias current reduces degradation of the pH probe when connected to the LMP91200. Two guard pins provide support for high parasitic impedance wiring. Depending on the configuration, total consumption for the device is 50 µA while measuring pH. Available in a 16-pin TSSOP package, the LMP91200 operates from -40°C to +125°C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| LMP91200    | TSSOP (16) | 5.00 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application**





## **Table of Contents**

| 1 | Features 1                           | 7.3 Feature Description                           | 14 |
|---|--------------------------------------|---------------------------------------------------|----|
| 2 | Applications 1                       | 8 Application and Implementation                  | 15 |
| 3 | Description 1                        | 8.1 Application Information                       | 15 |
| 4 | Revision History2                    | 8.2 Typical Application                           | 15 |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations                    |    |
| 6 | Specifications4                      | 10 Layout                                         | 17 |
| • | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines                            | 17 |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example                               | 17 |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support               | 18 |
|   | 6.4 Thermal Information              | 11.1 Community Resources                          | 18 |
|   | 6.5 Electrical Characteristics       | 11.2 Trademarks                                   | 18 |
|   | 6.6 Typical Characteristics8         | 11.3 Electrostatic Discharge Caution              | 18 |
| 7 | Detailed Description                 | 11.4 Glossary                                     | 18 |
| - | 7.1 Overview                         | 12 Mechanical, Packaging, and Orderak Information |    |
|   |                                      |                                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C        | hanges from Revision D (November 2015) to Revision E                                                                                                                                                                                                                                                                         | Page |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Deleted SPI Function                                                                                                                                                                                                                                                                                                         | 1    |
| C        | hanges from Revision C (March 2013) to Revision D                                                                                                                                                                                                                                                                            | Page |
| •        | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| <u>.</u> | Deleted temperature sensor function.                                                                                                                                                                                                                                                                                         | 1    |
| C        | hanges from Revision B (March 2013) to Revision C                                                                                                                                                                                                                                                                            | Page |
| •        | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                           | 17   |



## 5 Pin Configuration and Functions



## Pin Functions<sup>(1)</sup>

| PIN |        |      | DESCRIPTION                                    |  |  |  |  |
|-----|--------|------|------------------------------------------------|--|--|--|--|
| NO. | NAME   | ITPE | DESCRIPTION                                    |  |  |  |  |
| 1   | VDD    | Р    | Positive Power Supply                          |  |  |  |  |
| 2   | NC     | Α    | No connect. These pins should be left floating |  |  |  |  |
| 3   | NC     | Α    | No connect. These pins should be left floating |  |  |  |  |
| 4   | GUARD1 | Α    | Active guard pin                               |  |  |  |  |
| 5   | INP    | Α    | Noninverting analog input of pH buffer         |  |  |  |  |
| 6   | GUARD2 | Α    | Active guard pin                               |  |  |  |  |
| 7   | VCMHI  | Α    | High Impedance Common-Mode output              |  |  |  |  |
| 8   | VCM    | Α    | Buffered Common-Mode output                    |  |  |  |  |
| 9   | VREF   | Α    | Voltage reference input                        |  |  |  |  |
| 10  | GND    | G    | Analog ground                                  |  |  |  |  |
| 11  | VOCM   | Α    | Output common-mode voltage                     |  |  |  |  |
| 12  | VOUT   | Α    | Analog Output                                  |  |  |  |  |
| 13  | GND    | G    | Connect to GND                                 |  |  |  |  |
| 14  | VDD    | Р    | Connect to VDD                                 |  |  |  |  |
| 15  | GND    | G    | Connect to GND                                 |  |  |  |  |
| 16  | GND    | G    | Connect to GND                                 |  |  |  |  |

<sup>(1)</sup> D = Digital, A = Analog, P = Power, G = GND



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1) (2) (3)

|                                             | MIN  | MAX       | UNIT |
|---------------------------------------------|------|-----------|------|
| Supply Voltage (V <sub>S</sub> = VDD – GND) | -0.3 | 6         | V    |
| Voltage between any two pins                | -0.3 | VDD + 0.3 | V    |
| Current out at any pin                      |      | 5         | mA   |
| Junction Temperature <sup>(4)</sup>         |      | 150       | °C   |
| Storage Temperature, T <sub>stg</sub>       | -65  | 150       | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) For soldering specifications see product folder at www.ti.com and SNOA549.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (4) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, R<sub>θJA</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/R<sub>θJA</sub>. All numbers apply for packages soldered directly onto a PCB.

## 6.2 ESD Ratings

|             |                                        |                                                                                  | VALUE | UNIT |
|-------------|----------------------------------------|----------------------------------------------------------------------------------|-------|------|
|             |                                        | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (2)                           | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge <sup>(1)</sup> | ( harded-device model (( 1)\/\) her IEI IE( checitication IESI)\/\)-( \( 1\)\/\) | ±1000 | V    |
|             | discharge                              | Machine Model                                                                    | ±150  |      |

- Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (2) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                             | MIN | MAX | UNIT |
|---------------------------------------------|-----|-----|------|
| Supply Voltage (V <sub>S</sub> = VDD – GND) | 1.8 | 5.5 | V    |
| Temperature                                 | -40 | 125 | °C   |

#### 6.4 Thermal Information

|                 |                                        | LMP91200   |      |
|-----------------|----------------------------------------|------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | PW (TSSOP) | UNIT |
|                 |                                        | 16 PINS    |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 31         | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

Unless otherwise specified, all limits specified for  $T_A = 25$ °C.  $V_S = (VDD - GND) = 3.3$  V. VREF = 3.3 V.  $^{(1)(2)(3)}$ 

|                                     | PARAMETER                                            | TEST CONDITIONS                                                            |                             | MIN <sup>(4)</sup> | TYP <sup>(5)</sup> | MAX <sup>(4)</sup> | UNIT             |
|-------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------|--------------------|--------------------|--------------------|------------------|
| POWER SUPP                          | LY                                                   |                                                                            |                             |                    |                    |                    |                  |
|                                     |                                                      |                                                                            |                             |                    | 50                 | 54                 |                  |
| Is Supply Current <sup>(6)(7)</sup> |                                                      | pH measurement mode                                                        | at the temperature extremes |                    |                    | 59                 | μA               |
| pH BUFFER                           |                                                      |                                                                            |                             |                    |                    |                    |                  |
|                                     |                                                      | INP = 1.65 V, 300 mV =                                                     |                             |                    | 120                |                    |                  |
| Aol <sub>pH</sub>                   | Open-loop Gain                                       | VOUT = VDD - 300 mV                                                        | at the temperature extremes | 90                 |                    |                    | dB               |
|                                     |                                                      |                                                                            |                             | -200               |                    | 200                |                  |
| Vos <sub>pH</sub>                   | Input Voltage Offset (6)                             | INP = 1/2 VREF                                                             | at the temperature extremes | -350               |                    | 350                | μV               |
| TcVos <sub>pH</sub>                 | Input offset voltage drift (8) (9)                   | INP = 1/2 VREF                                                             |                             | -2.5               |                    | 2.5                | uV/°C            |
| $VOS_{pH\_drift}$                   | Long-term V <sub>OSpH</sub> drift <sup>(10)</sup>    | 500 hours OPL                                                              |                             |                    | 150                |                    | μV               |
|                                     |                                                      | 0 V < INP < 3.3 V                                                          |                             | -125               |                    | 125                | fA               |
|                                     |                                                      | 0 V < INP < 3.3 V, 85°C                                                    | -445                        |                    | 445                | fA                 |                  |
|                                     |                                                      | 0 V < INP < 3.3 V, 125°C                                                   | -1.5                        |                    | 1.5                | pА                 |                  |
| $lb_{pH}$                           | Input bias current at INP (9)                        | -500  mV < (INP - VCM) <                                                   | -600                        |                    | 600                | fA                 |                  |
|                                     |                                                      | $-500 \text{ mV} < (INP - VCM) < 85^{\circ}\text{C}, V_{S} = 0 \text{ V}.$ | -6.5                        |                    | 6.5                | pА                 |                  |
|                                     |                                                      | -500 mV < (INP - VCM) < 125°C, V <sub>S</sub> = 0 V.                       | -100                        |                    | 100                | pА                 |                  |
| GBWP <sub>pH</sub>                  | Gain Bandwidth Product <sup>(9)</sup>                | $C_L = 10 \text{ pF}, R_L = 1 \text{ M}\Omega$                             |                             |                    | 220                |                    | KHz              |
| CMRR <sub>pH</sub>                  | DC_Common-mode rejection ratio                       | INP = 1/2 VREF                                                             |                             | 80                 |                    |                    | dB               |
| PSRR <sub>pH</sub>                  | DC_Power supply rejection ratio                      | 1.8 V < VDD < 5 V<br>INP = 1/2 VREF                                        |                             | 80                 |                    |                    | dB               |
| En_RMS <sub>pH</sub>                | Input referred noise (low frequency) <sup>(9)</sup>  | Integrated 0.1 Hz to 10 Hz                                                 | Integrated 0.1 Hz to 10 Hz  |                    | 2.6                |                    | μV <sub>PP</sub> |
| en <sub>pH</sub>                    | Input referred noise (high frequency) <sup>(9)</sup> | f = 1 kHz                                                                  |                             | 90                 |                    | nV/√ <del>Hz</del> |                  |
|                                     |                                                      | Coursing Vout to CND                                                       |                             |                    | 13                 |                    |                  |
| lec                                 | Output short circuit                                 | Sourcing, Vout to GND,<br>INP = 1.65 V                                     | at the temperature extremes | 10                 |                    |                    | mA               |
| Isc <sub>pH</sub>                   | current <sup>(11)</sup>                              | Sinking, Vout to VDD,                                                      |                             |                    | 12                 |                    |                  |
|                                     |                                                      | INP = 1.65 V                                                               | at the temperature extremes | 8                  |                    |                    | mA               |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) Positive current corresponds to current flowing into the device.
- (3) The voltage on any pin should not exceed 6 V relative to any other pins.
- (4) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.
- (5) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.
- (6) Boldface limits are production tested at 125°C. Limits are specified through correlations using the Statistical Quality Control (SQC) method.
- 7) Excluding all currents which flows out from the device.
- (8) Offset voltage average drift is determined by dividing the change in V<sub>OS</sub> at the temperature extremes by the total temperature change.
- (9) This parameter is specified by design and/or characterization and is not tested in production.
- (10) Offset voltage long term drift is determined by dividing the change in V<sub>OS</sub> at time extremes of OPL procedure by the length of the OPL procedure. OPL procedure: 500 hours at 150°C are equivalent to about 15 years.
- (11) The short circuit test is a momentary open-loop test.

Submit Documentation Feedback



## **Electrical Characteristics (continued)**

Unless otherwise specified, all limits specified for  $T_A = 25$ °C.  $V_S = (VDD - GND) = 3.3 \text{ V. VREF} = 3.3 \text{ V.}^{(1)(2)(3)}$ 

| P.                    | ARAMETER                                       | TEST COND                                                         | MIN <sup>(4)</sup>          | TYP <sup>(5)</sup> | MAX <sup>(4)</sup> | UNIT |              |
|-----------------------|------------------------------------------------|-------------------------------------------------------------------|-----------------------------|--------------------|--------------------|------|--------------|
| VCM BUFFER            |                                                | I                                                                 |                             |                    |                    |      |              |
| VCMHI_acc             | VCMHI accuracy                                 |                                                                   |                             | -1.6               |                    | 1.6  | mV           |
| Tc_VCMHI              | VCMHI temperature coefficient (9) (12)         | -40°C < T <sub>A</sub> < 125°C                                    |                             | -18                | -5                 | 8    | μV/°C        |
| VCMHI_acc_VREF        | VCMHI_acc vs. VREF (9)(13)                     | 1.8 V < VREF < 5 V                                                |                             | -500               | -100               | 300  | μV/V         |
| Rout <sub>VCMHI</sub> | VCMHI Output Impedance (9)                     | VCMHI = 1/2 VREF                                                  |                             |                    | 250                |      | ΚΩ           |
|                       |                                                | VCMHI = 1/2 VREF, 300                                             |                             |                    | 120                |      |              |
| Aol <sub>VCM</sub>    | Open-loop Gain <sup>(6)</sup>                  | mV < VCM < VDD - 300<br>mV                                        | at the temperature extremes | 90                 |                    |      | dB           |
|                       | (VCM – VCMHI) <sup>(6)</sup>                   |                                                                   |                             | -200               |                    | 200  |              |
| Vos <sub>VCM</sub>    |                                                | VCMHI = 1/2 VREF                                                  | at the temperature extremes | -350               |                    | 350  | μV           |
| TcVos <sub>VCM</sub>  | Input offset voltage drift (VCM-VCMHI) (8) (9) | VCMHI = 1/2 VREF                                                  |                             | -2.5               |                    | 2.5  | μV/°C        |
| Zout <sub>VCM</sub>   | Output Impedance (9)                           | f = 1 KHz                                                         |                             |                    | 4                  |      | Ω            |
| PSRR <sub>VCM</sub>   | DC_Power supply rejection ratio                | 1.8 V < VDD < 5 V,<br>VCMHI = 1/2 VREF                            |                             | 80                 |                    |      | dB           |
| En_RMS <sub>VCM</sub> | Input referred noise (low frequency) (9)       | Integrated 0.1 Hz to 10 Hz                                        |                             |                    | 2.6                |      | $\mu V_{PP}$ |
| en <sub>VCM</sub>     | Input referred noise (high frequency) (9)      | f = 1 KHz                                                         | f = 1 KHz                   |                    | 90                 |      | nV/√Hz       |
|                       |                                                | Coursing Vout to CND                                              |                             |                    | 16                 |      |              |
| loo                   | Output short circuit                           | Sourcing, Vout to GND<br>VCMHI = 1/2 VREF                         | at the temperature extremes | 10                 |                    |      | A            |
| Isc <sub>VCM</sub>    | current <sup>(11)</sup>                        | 0:1:                                                              |                             |                    | 12                 |      | mA           |
|                       |                                                | Sinking, Vout to VDD VCMHI = 1/2 VREF at the temperature extremes |                             | 8                  |                    |      |              |

<sup>(12)</sup> VCMHI voltage average drift is determined by dividing the change in VCMHI at the temperature extremes by the total temperature change.

<sup>(13)</sup> VCMHI\_acc vs. VREF is determined by dividing the change in VCMHI\_acc at the VREF extremes by the total VREF change.



## **Electrical Characteristics (continued)**

 $\underline{\text{Unless otherwise specified, all limits specified for T}_{A} = 25^{\circ}\text{C. V}_{S} = (\text{VDD} - \text{GND}) = 3.3 \text{ V. VREF}_{A} = 3.3 \text{ V.} \\ \text{Unless otherwise specified, all limits specified for T}_{A} = 25^{\circ}\text{C. V}_{S} = (\text{VDD} - \text{GND}) = 3.3 \text{ V. VREF}_{A} = 3.3 \text{ V. VREF}_{$ 

| PARAMETER             |                                              | TEST CONDI                                        | MIN <sup>(4)</sup>          | TYP <sup>(5)</sup> | MAX <sup>(4)</sup> | UNIT             |                    |
|-----------------------|----------------------------------------------|---------------------------------------------------|-----------------------------|--------------------|--------------------|------------------|--------------------|
| PGA                   |                                              |                                                   |                             |                    |                    |                  |                    |
|                       |                                              | JN DCA (Internal mode)                            |                             | -275               |                    | 275              |                    |
| Vos <sub>PGA</sub>    | Input Voltage Offset (6)                     | +IN_PGA (Internal node) = 500 mV                  | at the temperature extremes | -480               |                    | 480              | μV                 |
| TcVos <sub>PGA</sub>  | Input offset voltage drift <sup>(9)(8)</sup> | +IN_PGA (Internal node) = 5                       | 500 mV                      | -2.5               |                    | 2.5              | uV/°C              |
|                       |                                              | JIN DCA (Internal nada)                           |                             |                    | 120                |                  |                    |
| Aol <sub>PGA</sub>    | Open loop Gain                               | +IN_PGA (Internal node) = 500 mV                  | at the temperature extremes | 90                 |                    |                  | dB                 |
| Av <sub>PGA</sub>     | Gain                                         |                                                   |                             |                    | 5                  |                  | V/V                |
| Av_acc <sub>PGA</sub> | Gain accuracy                                | at the temperature extremes                       |                             | -1.3%              |                    | 1.3%             |                    |
| En_RMS <sub>PGA</sub> | Input referred noise (low frequency) (9)     | Integrated 0.1 Hz to 10 Hz                        |                             | 2.6                |                    | μV <sub>PP</sub> |                    |
| en <sub>PGA</sub>     | Input referred noise (high frequency) (9)    | f = 1 kHz                                         |                             |                    | 90                 |                  | nV/√ <del>Hz</del> |
| PSRR <sub>PGA</sub>   | DC_Power supply rejection ratio              | 1.8 V < VDD < 5 V,<br>+IN_PGA (Internal node) = 9 | 500 mV                      | 80                 |                    |                  | dB                 |
|                       |                                              | Sourcing, Vout to GND                             |                             |                    | 16                 |                  |                    |
| la a                  | Output short circuit                         | +IN_PGA (Internal node) = 500 mV                  | at the temperature extremes | 10                 |                    |                  | 4                  |
| Isc <sub>PGA</sub>    | current <sup>(11)</sup>                      | Sinking, Vout to VDD                              |                             |                    | 12                 |                  | mA                 |
|                       |                                              | +IN_PGA (Internal node) = 500 mV                  | at the temperature extremes | 8                  |                    |                  |                    |
| REFERENCE IN          | IPUT                                         |                                                   |                             |                    |                    |                  |                    |
| Rin <sub>VREF</sub>   | Input impedance (9)                          |                                                   |                             |                    | 500                |                  | ΚΩ                 |

## TEXAS INSTRUMENTS

## 6.6 Typical Characteristics

Unless otherwise specified,  $T_A$ = 25°C,  $V_S$ = (VDD – GND) = 3.3 V, VREF = 3.3 V.





## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A$ = 25°C,  $V_S$ = (VDD – GND) = 3.3 V, VREF = 3.3 V.



Copyright © 2012–2016, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A$ = 25°C,  $V_S$ = (VDD – GND) = 3.3 V, VREF = 3.3 V.



Submit Documentation Feedback

vs V<sub>INP</sub> - lower rail

Copyright © 2012–2016, Texas Instruments Incorporated

vs V<sub>INP</sub> - upper rail



## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A$ = 25°C,  $V_S$ = (VDD – GND) = 3.3 V, VREF = 3.3 V.



Copyright © 2012–2016, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A$ = 25°C,  $V_S$ = (VDD – GND) = 3.3 V, VREF = 3.3 V.



Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A = 25$ °C,  $V_S = (VDD - GND) = 3.3$  V, VREF = 3.3 V.



## 7 Detailed Description

### 7.1 Overview

The LMP91200 is a sensor AFE for use in low-power, analytical-sensing applications. The LMP91200 is designed for 2-electrode sensors. This device provides all of the functionality needed to detect changes based on a delta voltage at the sensor. Optimized for low-power applications, the LMP91200 works over a voltage range of 1.8 V to 5.5 V. With its extremely low input bias current, it is optimized for use with pH sensors. Also, in the absence of supply voltage, the very low input bias current reduces degradation of the pH probe when connected to the LMP91200. Two guard pins provide support for high parasitic impedance wiring.



## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 pH Buffer

The pH Buffer is a unity gain buffer with a input bias current in the range of tens fA at room temperature. Its very low bias current introduces a negligible error in the measurement of the pH. The ph buffer is provided with 2 guard pins (GUARD1, GUARD2) in order to minimize the leakage of the input current and to make the design of a guard ring easy.

## 7.3.2 VCM Buffer

Both buffered and unbuffered version of the common-mode voltage are available respectively at the VCM pin and VCMHI pin. A copy of the buffered version is present at VOCM pin in case of differential measurement.

Submit Documentation Feedback



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

## 8.1.1 Theory of pH Measurement

The pH electrode measurements are made by comparing the readings in a sample with the readings in standards whose pH has been defined (buffers). When a pH sensing electrode comes in contact with a sample, a potential develops across the sensing membrane surface and that membrane potential varies with pH. A reference electrode provides a second, unvarying potential to quantitatively compare the changes of the sensing membrane potential. These days, pH electrodes are composed of a sensing electrode with the reference electrode built into the same electrode body, and they are called combination electrodes. A high input impedance meter serves as the readout device and calculates the difference between the reference electrode and sensing electrode potentials in millivolts. The millivolts are then converted to pH units according to the Nernst equation.

Electrode behavior is described by the Nernst equation:

E = Eo + (2.3 RT/nF) log aH+

where

- E is the measured potential from the sensing electrode,
- Eo is related to the potential of the reference electrode,
- (2.3 RT/nF) is the Nernst factor,
- log aH+ is the pH, (aH+ = activity of Hydrogen ions).

2.3 RT/nF includes the Gas Law constant (R), Faraday's constant (F), the temperature in degrees Kelvin (T) and the stoichiometric number of ions involved in the process (n). For pH, where n=1, the Nernst factor is 2.3 RT/F. Because R and F are constants, the factor and therefore electrode behavior is dependent on temperature. The Nernst Factor is equivalent to the electrode slope which is a measure of the electrode response to the ion being detected. When the temperature is 25°C, the theoretical Nernst slope is 59.16 mV/pH unit.

## 8.2 Typical Application



Figure 34. Typical Application

Product Folder Links: LMP91200

(1)



## **Typical Application (continued)**

## 8.2.1 Design Requirements

### 8.2.1.1 pH Measurement

The output of a pH electrode ranges from 415 mV to -415 mV as the pH changes from 0 to 14 at 25°C. The output impedance of a pH electrode is extremely high, ranging from 10 M $\Omega$  to 1000 M $\Omega$ . The low input bias current of the LMP91200 allows the voltage error produced by the input bias current and electrode resistance to be minimal. For example, if the output impedance of the pH electrode used is 10 M $\Omega$  and an operational amplifier with 3 nA of Ibias is used, the error caused due to the input bias current of the amplifier and the source resistance of the pH electrode is 30 mV! This error can be greatly reduced to 1.25  $\mu$ V by using the LMP91200.

The pH measurement with the LMP91200 is straightforward. The pH electrode must be connected between the VCM pin and the INP pin. The voltage at the VCM pin represents the internal zero of the system so the potential of the electrode (voltage at INP pin) will be referred to the VCM voltage.

## 8.2.2 Detailed Design Procedure

The LMP91200 is configured to execute a pH measurement as described in the pH Measurement section.

## 8.2.3 Application Curves



Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



## 9 Power Supply Recommendations

VDD should be bypassed with 10-μF, 1-μF and 0.1-μF capacitors, placed as close as possible to the LMP91200 VDD pin (pin 1). An LDO is recommended for the supply rail, but a DC-DC switcher may be used if sufficient filtering is used to attenuate the switching frequency components.

## 10 Layout

## 10.1 Layout Guidelines

Due to the high impedance of the ph Electrode in the pH measurement, careful circuit layout and assembly are required. Guarding techniques are highly recommended to reduce parasitic leakage current by isolating the input of the LMP91200 from large voltage gradients across the PCB. A guard is a low impedance conductor that surrounds an input line and its potential is raised to the voltage of the input line. The input pin should be fully guarded as shown in Figure 38. The guard traces should completely encircle the input connections. In addition, they should be located on both sides of the PCB and be connected together. The LMP91200 makes the guard ring easy to be implemented without any other external operational amplifier. The ring needs to be connected to the guard pins (GUARD1 and GUARD2), which are at the same potential as that of the INP pin. Solder mask should not cover the input and the guard area, including guard traces on either side of the PCB. Sockets are not recommended as they can be a significant leakage source. After assembly, a thorough cleaning using commercial solvent is necessary.

Figure 38 shows a typical guard ring circuit when the LMP912000 is interfaced to a pH probe through a triaxial cable/connector (usually referred to as *triax*). The signal conductor and the guard of the triax should be kept at the same potential. Therefore, the leakage current between them is practically zero. Because the triax has an extra layer of insulation and a second conducting sheath, it offers greater rejection of interference than coaxial cable or connector.

## 10.2 Layout Example



Figure 38. Circuit Board Guard Layout



## 11 Device and Documentation Support

## 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |          |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| LMP91200MT/NOPB       | Obsolete | Production    | TSSOP (PW)   16 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | LMP912<br>00MT   |
| LMP91200MTX/NOPB      | Active   | Production    | TSSOP (PW)   16 | 2500   LARGE T&R      | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 125   | LMP912<br>00MT   |
| LMP91200MTX/NOPB.A    | Active   | Production    | TSSOP (PW)   16 | 2500   LARGE T&R      | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 125   | LMP912<br>00MT   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMP91200MTX/NOPB | TSSOP           | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 13-May-2024



## \*All dimensions are nominal

| Device |               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LMP    | 91200MTX/NOPB | TSSOP        | PW              | 16   | 2500 | 356.0       | 356.0      | 36.0        |  |



SMALL OUTLINE PACKAGE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025