- Three Differential Transceivers in One Package
- Signaling Rates<sup>1</sup> Up to 30 Mbps
- Low Power and High Speed
- Designed for TIA/EIA-485, TIA/EIA-422, ISO 8482, and ANSI X3.277 (HVD SCSI Fast-20) Applications
- Common-Mode Bus Voltage Range
   7 V to 12 V
- ESD Protection on Bus Terminals Exceeds 12 kV
- Driver Output Current up to ±60 mA
- Thermal Shutdown Protection
- Driver Positive and Negative Current Limiting
- Power-Up, Power-Down Glitch-Free Operation
- Pin-Compatible With the SN75ALS171
- Available in Shrink Small-Outline Package

## description

The SN65LBC171 and SN75LBC171 are monolithic integrated circuits designed for bidirectional data communication on multipoint bus-transmission lines. Potential applications include serial or parallel data transmission, cabled peripheral buses with twin axial, ribbon, or twisted-pair cabling. These devices are suitable for FAST–20 SCSI and can transmit or receive data pulses as short as 25 ns, with skew less than 3 ns.

These devices combine three 3-state differential line drivers and three differential input line receivers, all of which operate from a single 5-V power supply.

SN65LBC171DB (Marked as BL171) SN75LBC171DB (Marked as LB171) SN65LBC171DW (Marked as 65LBC171) SN75LBC171DW (Marked as 75LBC171)



#### logic diagram



The driver differential outputs and the receiver differential inputs are connected internally to form three differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . These ports feature a wide common-mode voltage range making the device suitable for party-line applications over long cable runs.

The SN75LBC171 is characterized for operation over the temperature range of 0°C to 70°C. The SN65LBC171 is characterized for operation over the temperature range of –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>1</sup>The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).



#### **AVAILABLE OPTIONS**<sup>†</sup>

|                                                                                  | PACKAGE      |              |  |  |  |
|----------------------------------------------------------------------------------|--------------|--------------|--|--|--|
| TA PLASTIC SMALL-OUTLINE PLASTIC SHRINK SMALL-OUTL (JEDEC MS-013) (JEDEC MO-150) |              |              |  |  |  |
| 0°C to 70°C                                                                      | SN75LBC171DW | SN75LBC171DB |  |  |  |
| -40°C to 85°C                                                                    | SN65LBC171DW | SN65LBC171DB |  |  |  |

<sup>†</sup> Add R suffix for taped and reel

#### **Function Tables**

## **EACH DRIVER**

| INPUT | ENA  | ABLE | OUT | PUTS |
|-------|------|------|-----|------|
| D     | DE   | CDE  | Α   | В    |
| Н     | Н    | Н    | Н   | L    |
| L     | Н    | Н    | L   | Н    |
| OPEN  | Н    | Н    | L   | Н    |
| Х     | L    | Χ    | Z   | Z    |
| Х     | Х    | L    | Z   | Z    |
| Х     | OPEN | Χ    | Z   | Z    |
| Х     | Х    | OPEN | Ζ   | Z    |

#### **EACH RECEIVER**

| DIFFERENTIAL INPUT<br>(V <sub>A</sub> -V <sub>B</sub> ) | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{1D} < 0.2 \text{ V}$        | L            | ?           |
| $V_{ID} \le -0.2 V$                                     | L            | L           |
| X                                                       | Н            | Z           |
| OPEN                                                    | L            | Н           |

H = high level, L = low level, X = irrelevant,Z = high impedance (off), ? = indeterminate

## equivalent input and output schematic diagrams



SLLS460A - NOVEMBER 2000 - REVISED FEBRUARY 2001

## absolute maximum ratings†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                     | –0.3 V to 6 V                              |
|----------------------------------------------------------------------------------|--------------------------------------------|
| Voltage range at any bus I/O terminal (steady state)                             | –10 V to 15 V                              |
| Voltage input range, A and B, (transient pulse through 100 $\Omega$ , see Figure | re 12) –30 V to 30 V                       |
| Voltage range at any DE, RE, or CDE terminal                                     | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Electrostatic discharge: Human body model (A, B, GND) (see Note 2)               | 12 kV                                      |
| All pins                                                                         |                                            |
| Charged-device model (all pins) (see Note 3) .                                   |                                            |
| Continuous total power dissipation                                               | . See Power Dissipation Rating Table       |
| Storage temperature range, T <sub>stq</sub>                                      | –65°C to 150°C                             |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                     | 260°C                                      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
  - 2. Tested in accordance with JEDEC Standard 22, Test Method A114-A.
  - 3. Tested in accordance with JEDEC Standard 22, Test Method C101.

#### POWER DISSIPATION RATING TABLE

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|
| DB      | 995 mW                                             | 8.0 mW/°C                                                   | 635 mW                                | 515 mW                                |
| DW      | 1480 mW                                            | 11.8 mW/°C                                                  | 950 mW                                | 770 mW                                |

<sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## recommended operating conditions

|                                                |                     | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|---------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                |                     | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus I/O terminal                | A, B                | -7   |     | 12   | V    |
| High-level input voltage, VIH                  | DE, CDE, RE         | 2    |     | VCC  | V    |
| Low-level input voltage, V <sub>IL</sub>       | DE, CDE, RE         | 0    |     | 0.8  | V    |
| Differential input voltage, V <sub>ID</sub>    | A with respect to B | -12  |     | 12   | V    |
| Output ourrent                                 | Driver              | -60  |     | 60   | A    |
| Output current                                 | Receiver            | -8   |     | 8    | mA   |
| Operating free cir temperature T.              | SN75LBC171          | 0    |     | 70   | °C   |
| Operating free-air temperature, T <sub>A</sub> | SN65LBC171          | -40  |     | 85   | -0   |

#### **DRIVER SECTION**

## electrical characteristics over recommended operating conditions

|                         | PARAMETER                                                                                     | TEST CO                                | ONDITIONS                                | MIN  | TYP <sup>†</sup> | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|------|------------------|-----|------|
| VIK                     | Input clamp voltage D, DE, CDE                                                                | I <sub>I</sub> = 18 mA                 |                                          | -1.5 | -0.7             |     | V    |
| ٧o                      | Open-circuit output voltage (single-ended)                                                    | A or B, No load                        |                                          | 0    |                  | VCC | V    |
|                         |                                                                                               | No load                                |                                          | 3.8  | 4.3              | VCC | V    |
| Vod(ss)                 | Steady-state differential output voltage magnitude‡                                           | $R_L = 54 \Omega$ ,                    | See Figure 1                             | 1    | 1.6              | 2.4 | V    |
|                         | magnitude                                                                                     | With common-mode                       | 1                                        | 1.6  | 2.4              | V   |      |
| $\Delta V_{	extsf{OD}}$ | Change in differential output voltage magnitude,   V <sub>OD(H)</sub>   -  V <sub>OD(L)</sub> |                                        |                                          | -0.2 |                  | 0.2 | V    |
| Voc(ss)                 | Steady-state common-mode output voltage                                                       | $R_L = 54 \Omega$ ,<br>$C_L = 50 pF$   | See Figure 1                             | 2    | 2.4              | 2.8 | V    |
| ΔVOC(SS)                | Change in steady-state common-mode output voltage $(V_{OC(H)} - V_{OC(L)})$                   | ос – 30 рг                             |                                          | -0.2 |                  | 0.2 | V    |
| lį                      | Input current                                                                                 | D, DE, CDE                             |                                          | -100 |                  | 100 | μΑ   |
| IO                      | Output current with power off                                                                 | $V_{CC} = 0 V$ ,                       | $V_0 = -7 \text{ V to } 12 \text{ V}$    | -700 |                  | 900 | μΑ   |
| los                     | Short-circuit output current                                                                  | $V_O = -7 \text{ V to } 12 \text{ V},$ | See Figure 7                             | -250 |                  | 250 | mA   |
| ICC                     | Supply current (driver enabled)                                                               | D at 0 V or V <sub>CC</sub> ,          | CDE, DE, RE at V <sub>CC</sub> , No load |      | 14               | 20  | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

## switching characteristics over recommended operating conditions

|                     | PARAMETER                                          | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|---------------------|----------------------------------------------------|--------------------------------------------------|-----|-----|-----|------|
| tPLH                | Differential output propagation delay, low-to high |                                                  | 4   | 8.5 | 12  |      |
| tPHL                | Differential output propagation delay, high-to-low |                                                  | 4   | 8.5 | 11  |      |
| t <sub>r</sub>      | Differential output rise time                      | ]                                                | 3   | 7.5 | 11  |      |
| t <sub>f</sub>      | Differential output fall time                      | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 3 | 3   | 7.5 | 11  | ns   |
| t <sub>sk(p)</sub>  | Pulse skew   (tpLH - tpHL)                         | occ rigure o                                     |     |     | 2   |      |
| t <sub>sk(o)</sub>  | Output skew§                                       |                                                  |     |     | 1.5 |      |
| t <sub>sk(pp)</sub> | Part-to-part skew¶                                 |                                                  |     |     | 2   |      |
| tPLH                | Differential output propagation delay, low-to high |                                                  | 3   | 7   | 10  |      |
| tPHL                | Differential output propagation delay, high-to-low |                                                  | 3   | 7.5 | 10  |      |
| t <sub>r</sub>      | Differential output rise time                      | ]                                                | 3   | 7.5 | 12  |      |
| tf                  | Differential output fall time                      | See Figure 4, (HVD SCSI double-terminated load)  | 3   | 7.5 | 12  | ns   |
| t <sub>sk(p)</sub>  | Pulse skew   (tpLH - tpHL)                         | (TVB Gool addisc terminated load)                |     |     | 3   |      |
| t <sub>sk(o)</sub>  | Output skew§                                       |                                                  |     |     | 1.5 |      |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>¶</sup>                     |                                                  |     |     | 2.5 |      |
| tPZH                | Output enable time to high level                   | Con Figure F                                     |     | 15  | 25  |      |
| <sup>t</sup> PHZ    | Output disable time from high level                | See Figure 5                                     |     | 18  | 25  | ns   |
| tPZL                | Output enable time to low level                    | Soo Eiguro 6                                     |     | 10  | 25  | no   |
| t <sub>PLZ</sub>    | Output disable time from low level                 | See Figure 6                                     |     | 17  | 25  | ns   |

Output skew  $(t_{SK(0)})$  is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together. Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



<sup>&</sup>lt;sup>‡</sup> The minimum V<sub>OD</sub> may not fully comply with TIA/EIA-485-A at operating temperatures below 0°C. System designers should take the possibly lower output signal into account in determining the maximum signal-transmission distance.

#### RECEIVER SECTION

## electrical characteristics over recommended operating conditions

|                   | PARAMETER                                                 | TEST CON                                             | IDITIONS                                                          | MIN  | TYP† | MAX | UNIT |
|-------------------|-----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------|------|------|-----|------|
| V <sub>IT+</sub>  | Positive-going differential input voltage threshold       |                                                      |                                                                   |      |      | 0.2 | V    |
| V <sub>IT</sub> – | Negative-going differential input voltage threshold       |                                                      |                                                                   | -0.2 |      |     | V    |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT</sub> –) |                                                      |                                                                   |      | 40   |     | mV   |
| Vон               | High-level output voltage                                 | $V_{ID}$ = 200 mV, $I_{OH}$ = -                      | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = -8 mA, see Figure 10  |      | 4.7  | VCC | V    |
| VOL               | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV}, I_{OL} = -200 \text{ mV}$ | V <sub>ID</sub> = -200 mV, I <sub>OL</sub> = -8 mA, see Figure 10 |      | 0.2  | 0.4 | V    |
| Ī.                | Line input current                                        | Other input = 0 V                                    | V <sub>I</sub> = 12 V                                             |      |      | 0.9 | mA   |
| 11                | Line input current                                        | Other input = 0 v                                    | V <sub>I</sub> = −7 V                                             | -0.7 |      |     | IIIA |
| II                | Input current                                             | RE                                                   |                                                                   | -100 |      | 100 | μΑ   |
| R <sub>I</sub>    | Input resistance                                          | A, B                                                 |                                                                   | 12   |      |     | kΩ   |
| Icc               | Supply current (receiver enabled)                         | A, B, D open, RE, D                                  | A, B, D open, RE, DE, and CDE at 0 V                              |      |      | 16  | mA   |

 $<sup>\</sup>dagger$  All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

## switching characteristics over recommended operating conditions

|                                          | PARAMETER                                        | TEST CONDITIONS                                        | MIN | TYP | MAX | UNIT |
|------------------------------------------|--------------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
| tPLH                                     | Propagation delay time, low-to-high level output |                                                        | 7   |     | 16  | ns   |
| <sup>t</sup> PHL                         | Propagation delay time, high-to-low level output | $V_{ID} = -3 \text{ V to } 3 \text{ V, See Figure } 9$ | 7   |     | 16  | ns   |
| t <sub>r</sub> Receiver output rise time |                                                  | VID = -3 V to 3 V, See Figure 9                        |     | 1.3 | 3   | ns   |
| t <sub>f</sub>                           | Receiver output fall time                        |                                                        |     | 1.3 | 3   | ns   |
| <sup>t</sup> PZH                         | Receiver output enable time to high level        | San Figure 10                                          |     | 26  | 40  | 20   |
| <sup>t</sup> PHZ                         | Receiver output disable time from high level     | See Figure 10                                          |     |     | 40  | ns   |
| tPZL                                     | Receiver output enable time to low level         | San Figure 11                                          |     | 29  | 40  | 20   |
| tPLZ                                     | Receiver output enable time to high level        | See Figure 11                                          |     |     | 40  | ns   |
| t <sub>sk(p)</sub>                       | Pulse skew (  ( tpLH - tpHL  )                   |                                                        |     |     | 2   | ns   |
| t <sub>sk(o)</sub>                       | Output skew <sup>‡</sup>                         |                                                        |     |     | 1.5 | ns   |
| tsk(pp)                                  | Part-to-part skew§                               |                                                        |     |     | 3   | ns   |

<sup>&</sup>lt;sup>‡</sup> Output skew (t<sub>sk(0)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together. § Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



†Includes probe and jig capacitance

Figure 1. Driver Test Circuit,  $V_{\mbox{\scriptsize OD}}$  and  $V_{\mbox{\scriptsize OC}}$  Without Common-Mode Loading



Figure 2. Driver Test Circuit,  $V_{\mbox{\scriptsize OD}}$  With Common-Mode Loading



† PRR = 1 MHz, 50% Duty Cycle,  $t_{\rm f}$  < 6 ns,  $t_{\rm f}$  < 6 ns,  $Z_{\rm O}$  = 50  $\Omega$  ‡ Includes Probe and Jig Capacitance



Figure 3. Driver Switching Test Circuit and Waveforms, 485-Loading





- † PRR = 1 MHz, 50% Duty Cycle,  $t_{\text{f}}$  < 6 ns,  $t_{\text{f}}$  < 6 ns,  $Z_{\text{O}}$  = 50  $\Omega$
- ‡ Includes Probe and Jig Capacitance

Figure 4. Driver Switching Test Circuit and Waveforms, HVD SCSI-Loading (double terminated)



- † 3 V if testing A output, 0 V if testing B output
- ‡ PRR = 1 MHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_0$  = 50  $\Omega$
- § Includes Probe and Jig Capacitance



Figure 5. Driver Enable/Disable Test, High Output





- † 0 V if testing A output, 3 V if testing B output
- ‡ PRR = 1 MHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_O$  = 50  $\Omega$
- § Includes Probe and Jig Capacitance

Figure 6. Driver Enable/Disable Test, Low Output



Figure 7. Driver Short-Circuit Test



Figure 8. Receiver DC Parameters



- † PRR = 1 MHz, 50% Duty Cycle,  $t_{\rm f}$  < 6 ns,  $t_{\rm f}$  < 6 ns,  $Z_{\rm O}$  = 50  $\Omega$
- ‡ Includes Probe and Jig Capacitance



Figure 9. Receiver Switching Test Circuit and Waveforms





- † PRR = 1 MHz, 50% Duty Cycle,  $t_{\text{f}}$  < 6 ns,  $t_{\text{f}}$  < 6 ns,  $Z_{\text{O}}$  = 50  $\Omega$
- ‡ Includes Probe and Jig Capacitance

Figure 10. Receiver Enable/Disable Test, High Output





- † PRR = 1 MHz, 50% Duty Cycle,  $t_{\rm f}$  < 6 ns,  $t_{\rm f}$  < 6 ns,  $Z_{\rm O}$  = 50  $\Omega$
- ‡ Includes Probe and Jig Capacitance

Figure 11. Receiver Enable/Disable Test, Low Output





Figure 12. Test Circuit and Waveform, Transient Over Voltage Test











Figure 19. Circuit Diagram for Signaling Characteristics



Figure 20. Signal Waveforms at 30 Mbps



Figure 21. Eye Patterns, Pseudorandom Data at 30 Mbps



Figure 22. Signal Waveforms at 50 Mbps



Figure 23. Eye Patterns, Pseudorandom Data at 50 Mbps

SLLS460A - NOVEMBER 2000 - REVISED FEBRUARY 2001

#### **MECHANICAL DATA**

## DB (R-PDSO-G\*\*)

#### **28 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **MECHANICAL DATA**

## DW (R-PDSO-G\*\*)

#### **16 PINS SHOWN**

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013



www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| SN65LBC171DB          | Active | Production    | SSOP (DB)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BL171        |
| SN65LBC171DB.A        | Active | Production    | SSOP (DB)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BL171        |
| SN65LBC171DW          | Active | Production    | SOIC (DW)   20 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65LBC171     |
| SN65LBC171DW.A        | Active | Production    | SOIC (DW)   20 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65LBC171     |
| SN65LBC171DWR         | Active | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65LBC171     |
| SN65LBC171DWR.A       | Active | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65LBC171     |
| SN75LBC171DB          | Active | Production    | SSOP (DB)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | LB171        |
| SN75LBC171DB.A        | Active | Production    | SSOP (DB)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | LB171        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LBC171DWR | SOIC | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LBC171DWR | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LBC171DB   | DB           | SSOP         | 20   | 70  | 530    | 10.5   | 4000   | 4.1    |
| SN65LBC171DB.A | DB           | SSOP         | 20   | 70  | 530    | 10.5   | 4000   | 4.1    |
| SN65LBC171DW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN65LBC171DW.A | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75LBC171DB   | DB           | SSOP         | 20   | 70  | 530    | 10.5   | 4000   | 4.1    |
| SN75LBC171DB.A | DB           | SSOP         | 20   | 70  | 530    | 10.5   | 4000   | 4.1    |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025