

**FEATURES** 

- Member of the Texas Instruments Widebus™ Family
- DOC<sup>™</sup> (Dynamic Output Control) Circuit Dynamically Changes Output Impedance, Resulting in Noise Reduction Without Speed Degradation
- Dynamic Drive Capability Is Equivalent to Standard Outputs With I $_{\rm OH}$  and I $_{\rm OL}$  of  $\pm$ 24 mA at 2.5-V V $_{\rm CC}$
- Overvoltage-Tolerant Inputs/Outputs Allow Mixed-Voltage-Mode Data Communications
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

### **DESCRIPTION/ORDERING INFORMATION**

A Dynamic Output Control (DOC<sup>TM</sup>) circuit is implemented, which, during the transition, initially lowers the output impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figure 1 shows typical  $V_{OL}$  vs  $I_{OL}$  and  $V_{OH}$  vs  $I_{OH}$  curves to illustrate the output impedance and drive capability of the circuit. At the beginning of the signal transition, the DOC circuit provides a maximum dynamic drive that is equivalent to a high-drive standard-output device. For more information, refer to the TI application reports, *AVC Logic Family Technology and Applications*, literature number SCEA006, and *Dynamic Output Control (DOC*<sup>TM</sup>) *Circuitry Technology and Applications*, literature number SCEA009.





Figure 1. Output Voltage vs Output Current

This 18-bit universal bus driver is operational at 1.2-V to 3.6-V  $V_{CC}$ , but is designed specifically for 1.65-V to 3.6-V  $V_{CC}$  operation.

Data flow from A to Y is controlled by the output-enable  $(\overline{OE})$  input. The device operates in the transparent mode when the latch-enable  $(\overline{LE})$  input is low. The A data is latched if the clock (CLK) input is held at a high or low logic level. If  $\overline{LE}$  is high, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SCES183H-DECEMBER 1998-REVISED JUNE 2005



#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAG      | E <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------|------------------|-----------------------|------------------|
| –40°C to 85°C  | TSSOP - DGG | Tape and reel    | SN74AVC16834DGGR      | AVC16834         |
| -40 C to 65 C  | TVSOP - DGV | Tape and reel    | SN74AVC16834DGVR      | CVA834           |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

### **TERMINAL ASSIGNMENTS**

# DGG OR DGV PACKAGE (TOP VIEW)



NC - No internal connection





# FUNCTION TABLE (EACH UNIVERSAL BUS DRIVER)

|    | INP | UTS        |   | OUTPUT                                                         |
|----|-----|------------|---|----------------------------------------------------------------|
| ŌĒ | LE  | CLK        | Α | Υ                                                              |
| Н  | Χ   | Χ          | Χ | Z                                                              |
| L  | L   | Χ          | L | L                                                              |
| L  | L   | Χ          | Н | Н                                                              |
| L  | Н   | $\uparrow$ | L | L                                                              |
| L  | Н   | $\uparrow$ | Н | Н                                                              |
| L  | Н   | Н          | X | Y <sub>0</sub> <sup>(1)</sup><br>Y <sub>0</sub> <sup>(2)</sup> |
| L  | Н   | L          | Χ | Y <sub>0</sub> (2)                                             |

- Output level before the indicated steady-state input conditions were established, provided that CLK is high before LE goes high
   Output level before the indicated steady-state input conditions were
- established

### **LOGIC DIAGRAM (POSITIVE LOGIC)**



### SN74AVC16834 **18-BIT UNIVERSAL BUS DRIVER** WITH 3-STATE OUTPUTS

SCES183H-DECEMBER 1998-REVISED JUNE 2005



### **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                        |                                           | MIN  | MAX                   | UNIT |
|------------------|--------------------------------------------------------|-------------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage range                                   |                                           | -0.5 | 4.6                   | V    |
| VI               | Input voltage range <sup>(2)</sup>                     |                                           | -0.5 | 4.6                   | V    |
| Vo               | Voltage range applied to any output in the high-imp    | pedance or power-off state <sup>(2)</sup> | -0.5 | 4.6                   | V    |
| Vo               | Voltage range applied to any output in the high or I   | ow state <sup>(2)(3)</sup>                | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                    |                                           | -50  | mA                    |      |
| I <sub>OK</sub>  | Output clamp current                                   | V <sub>O</sub> < 0                        |      | -50                   | mA   |
| Io               | Continuous output current                              |                                           |      | ±50                   | mA   |
|                  | Continuous current through each V <sub>CC</sub> or GND |                                           |      | ±100                  | mA   |
| 0                | Decline the second increase (4)                        |                                           | 64   | °C/W                  |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>               | DGV package                               |      | 48                    | C/VV |
| T <sub>stg</sub> | Storage temperature range                              | -65                                       | 150  | °C                    |      |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. The output positive-voltage rating may be exceeded up to 4.6 V maximum if the output current rating is observed.

The package thermal impedance is calculated in accordance with JESD 51-7.



SCES183H-DECEMBER 1998-REVISED JUNE 2005

# Recommended Operating Conditions<sup>(1)</sup>

|                  |                                                 |                                              | MIN                    | MAX                    | UNIT |
|------------------|-------------------------------------------------|----------------------------------------------|------------------------|------------------------|------|
| V                | Supply voltage                                  | Operating                                    | 1.4                    | 3.6                    | V    |
| $V_{CC}$         | Supply voltage                                  | Data retention only                          | 1.2                    |                        | V    |
|                  |                                                 | V <sub>CC</sub> = 1.2 V                      | V <sub>CC</sub>        |                        |      |
|                  |                                                 | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$   | 0.65 × V <sub>CC</sub> |                        |      |
| $V_{IH}$         | High-level input voltage                        | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> |                        | V    |
|                  |                                                 | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 1.7                    |                        |      |
|                  |                                                 | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$     | 2                      |                        |      |
|                  |                                                 | V <sub>CC</sub> = 1.2 V                      |                        | GND                    |      |
|                  |                                                 | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$   |                        | 0.35 × V <sub>CC</sub> |      |
| $V_{IL}$         | Low-level input voltage                         | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                        | 0.35 × V <sub>CC</sub> | V    |
|                  |                                                 | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                        | 0.7                    |      |
|                  |                                                 | V <sub>CC</sub> = 3 V to 3.6 V               |                        | 0.8                    |      |
| VI               | Input voltage                                   |                                              | 0                      | 3.6                    | V    |
| .,               | Output valta as                                 | Active state                                 | 0                      | V <sub>CC</sub>        | V    |
| Vo               | Output voltage                                  | 3-state                                      | 0                      | 3.6                    | V    |
|                  |                                                 | V <sub>CC</sub> = 1.4 V to 1.6 V             |                        | -2                     |      |
|                  | Static high level output ourrent(2)             | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                        | -4                     | A    |
| I <sub>OHS</sub> | Static high-level output current <sup>(2)</sup> | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                        | -8                     | mA   |
|                  |                                                 | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$     |                        | -12                    |      |
|                  |                                                 | V <sub>CC</sub> = 1.4 V to 1.6 V             |                        | 2                      |      |
|                  | Ctatic law laws and autout aurorat(2)           | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                        | 4                      | A    |
| I <sub>OLS</sub> | Static low-level output current <sup>(2)</sup>  | V <sub>CC</sub> = 2.3 V to 2.7 V             |                        | 8                      | mA   |
|                  |                                                 | V <sub>CC</sub> = 3 V to 3.6 V               |                        | 12                     |      |
| Δt/Δν            | Input transition rise or fall rate              | V <sub>CC</sub> = 1.4 V to 3.6 V             |                        | 5                      | ns/V |
| T <sub>A</sub>   | Operating free-air temperature                  |                                              | -40                    | 85                     | °C   |

All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. Dynamic drive capability is equivalent to standard outputs with  $I_{OH}$  and  $I_{OL}$  of  $\pm 24$  mA at 3.3-V  $V_{CC}$ . See Figure 1 for  $V_{OL}$  vs  $I_{OL}$  and  $V_{OH}$  vs  $I_{OH}$  characteristics. Refer to the TI application reports, AVC Logic Family Technology and Applications, literature number SCEA006, and Dynamic Output Control (DOC<sup>TM</sup>) Circuitry Technology and Applications, literature number SCEA009.

### SN74AVC16834 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

SCES183H-DECEMBER 1998-REVISED JUNE 2005



### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER           | TEST CO                                   | ONDITIONS                | V <sub>cc</sub> | MIN TY                | P <sup>(1)</sup> MAX | UNIT |
|------------------|---------------------|-------------------------------------------|--------------------------|-----------------|-----------------------|----------------------|------|
|                  |                     | $I_{OHS} = -100 \mu A$                    |                          | 1.4 V to 3.6 V  | V <sub>CC</sub> - 0.2 |                      |      |
|                  |                     | $I_{OHS} = -2 \text{ mA},$                | V <sub>IH</sub> = 0.91 V | 1.4 V           | 1.05                  |                      |      |
| $V_{OH}$         |                     | $I_{OHS} = -4 \text{ mA},$                | V <sub>IH</sub> = 1.07 V | 1.65 V          | 1.2                   |                      | V    |
|                  |                     | $I_{OHS} = -8 \text{ mA},$                | V <sub>IH</sub> = 1.7 V  | 2.3 V           | 1.75                  |                      |      |
|                  |                     | $I_{OHS} = -12 \text{ mA},$               | $V_{IH} = 2 V$           | 3 V             | 2.3                   |                      |      |
|                  |                     | $I_{OLS} = 100 \mu\text{A}$               |                          | 1.4 V to 3.6 V  |                       | 0.2                  |      |
|                  |                     | $I_{OLS} = 2 \text{ mA},$                 | V <sub>IL</sub> = 0.49 V | 1.4 V           |                       | 0.4                  |      |
| $V_{OL}$         |                     | $I_{OLS} = 4 \text{ mA},$                 | V <sub>IL</sub> = 0.57 V | 1.65 V          |                       | 0.45                 | V    |
|                  |                     | $I_{OLS} = 8 \text{ mA},$                 | V <sub>IL</sub> = 0.7 V  | 2.3 V           |                       | 0.55                 |      |
|                  |                     | $I_{OLS} = 12 \text{ mA},$                | V <sub>IL</sub> = 0.8 V  | 3 V             |                       | 0.7                  |      |
| I                |                     | $V_I = V_{CC}$ or GND                     |                          | 3.6 V           |                       | ±2.5                 | μΑ   |
| I <sub>off</sub> |                     | $V_{1} \text{ or } V_{O} = 3.6 \text{ V}$ |                          | 0               |                       | ±10                  | μΑ   |
| l <sub>OZ</sub>  |                     | $V_O = V_{CC}$ or GND                     |                          | 3.6 V           |                       | ±10                  | μΑ   |
| I <sub>CC</sub>  |                     | $V_I = V_{CC}$ or GND,                    | I <sub>O</sub> = 0       | 3.6 V           |                       | 40                   | μΑ   |
|                  | CLK input           | V V or CND                                |                          | 2.5 V           |                       | 4                    |      |
|                  | CLK input           | $V_I = V_{CC}$ or GND                     |                          | 3.3 V           |                       | 4                    |      |
| _                | O a start i a musta | V V CND                                   |                          | 2.5 V           |                       | 4                    | =    |
| Ci               | Control inputs      | $V_I = V_{CC}$ or GND                     |                          | 3.3 V           |                       | 4                    | pF   |
|                  | Data innuta         | V V or CND                                |                          | 2.5 V           |                       | 2.5                  |      |
|                  | Data inputs         | $V_I = V_{CC}$ or GND                     |                          | 3.3 V           |                       | 2.5                  |      |
| ^                | 0.1                 | V V == 0ND                                |                          | 2.5 V           |                       | 6.5                  |      |
| Co               | Outputs             | $V_O = V_{CC}$ or GND                     |                          | 3.3 V           |                       | 6.5                  | pF   |

<sup>(1)</sup> Typical values are measured at  $T_A = 25$ °C.

### **Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2 through Figure 5)

|                    |                                    |                           |          | V <sub>CC</sub> = | V <sub>CC</sub> = 1.2 V |     | V <sub>CC</sub> = 1.5 V<br>± 0.1 V |     | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | 2.5 V<br>2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|--------------------|------------------------------------|---------------------------|----------|-------------------|-------------------------|-----|------------------------------------|-----|-------------------------------------|-----|--------------|------------------------------------|-----|------|
|                    |                                    |                           |          | MIN               | MAX                     | MIN | MAX                                | MIN | MAX                                 | MIN | MAX          | MIN                                | MAX |      |
| f <sub>clock</sub> | f <sub>clock</sub> Clock frequency |                           |          |                   |                         |     |                                    | 150 |                                     | 150 |              | 150                                | MHz |      |
|                    | Pulse                              | LE low                    |          |                   |                         |     |                                    | 3.3 |                                     | 3.3 |              | 3.3                                |     | ns   |
| t <sub>w</sub>     | duration                           | CLK high or lo            | DW .     |                   |                         |     |                                    | 3.3 |                                     | 3.3 |              | 3.3                                |     | 115  |
|                    | _                                  | Data before CLK↑          |          | 1                 |                         | 0.9 |                                    | 0.7 |                                     | 0.7 |              | 0.7                                |     |      |
| t <sub>su</sub>    | Setup<br>time                      | Data                      | CLK high | 1.6               |                         | 1.5 |                                    | 1   |                                     | 1   |              | 1                                  |     | ns   |
|                    |                                    | before <u>LE</u> ↑        | CLK low  | 3.1               |                         | 1.7 |                                    | 1.3 |                                     | 1   |              | 1                                  |     |      |
|                    |                                    | Data after CLI            | K↑       | 1.5               |                         | 1.3 |                                    | 1   |                                     | 0.9 |              | 0.9                                |     |      |
| t <sub>h</sub>     | Hold time                          | Data<br>after <u>LE</u> ↑ | CLK high | 2.5               |                         | 2   |                                    | 1.8 |                                     | 1.5 |              | 1.4                                |     | ns   |
|                    |                                    | Data<br>after LE↑         | CLK low  | 2                 |                         | 1.7 |                                    | 1.5 |                                     | 1.3 |              | 1.3                                |     |      |



SCES183H-DECEMBER 1998-REVISED JUNE 2005

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2 through Figure 5)

| PARAMETER        | FROM    | FROM TO (INPUT) (OUTPUT) |     | V <sub>CC</sub> =<br>± 0. | V <sub>CC</sub> = 1.5 V<br>± 0.1 V |     | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | 2.5 V<br>2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|------------------|---------|--------------------------|-----|---------------------------|------------------------------------|-----|-------------------------------------|-----|--------------|------------------------------------|-----|------|
|                  | (INFOI) | (0011-01)                | TYP | MIN                       | MAX                                | MIN | MAX                                 | MIN | MAX          | MIN                                | MAX |      |
| f <sub>max</sub> |         |                          |     |                           |                                    | 150 |                                     | 150 |              | 150                                |     | MHz  |
|                  | Α       |                          | 5.3 | 1.2                       | 6.2                                | 1.5 | 4.9                                 | 1   | 3.2          | 0.9                                | 2.5 |      |
| t <sub>pd</sub>  | LE      | Υ                        | 7   | 2.2                       | 9.7                                | 1.8 | 7.5                                 | 1.5 | 4.9          | 0.8                                | 4   | ns   |
|                  | CLK     |                          | 6   | 1.9                       | 7.8                                | 1.6 | 6                                   | 1.1 | 3.7          | 1                                  | 3.1 |      |
| t <sub>en</sub>  | ŌĒ      | Υ                        | 7.9 | 2.4                       | 10.2                               | 1.6 | 8.8                                 | 1.5 | 6.7          | 1                                  | 6.2 | ns   |
| t <sub>dis</sub> | ŌĒ      | Υ                        | 7.7 | 2.1                       | 10.3                               | 1.5 | 8.4                                 | 1.2 | 5.3          | 1                                  | 5.3 | ns   |

## Switching Characteristics<sup>(1)</sup>

 $T_A = 0$ °C to 85°C,  $C_L = 0$  pF

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3<br>± 0.1 | 3.3 V<br>5 V | UNIT |
|-----------------|-----------------|----------------|------------------------------|--------------|------|
|                 | (INFOT)         | (001701)       | MIN                          | MAX          |      |
|                 | Α               | V              | 0.6                          | 1.3          |      |
| τ <sub>pd</sub> | CLK             | Y              | 0.7                          | 1.5          | ns   |

<sup>(1)</sup> Texas Instruments SPICE simulation data

### **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                 | PARAMETEI         | TEST C           | CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | $V_{CC} = 3.3 \text{ V}$ | UNIT |      |
|-----------------|-------------------|------------------|------------|-------------------------|-------------------------|--------------------------|------|------|
| PARAWEIER       |                   |                  | 1231 0     | CHDITIONS               | TYP                     | TYP                      | TYP  | ONIT |
| 0               | Power dissipation | Outputs enabled  | C - 0      | f = 10 MHz              | 45                      | 48                       | 52   | pF   |
| C <sub>pd</sub> | capacitance       | Outputs disabled | $C_L = 0,$ | I = IU WIMZ             | 23                      | 25                       | 28   | þΓ   |



# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 1.2 V AND 1.5 V $\pm$ 0.1 V



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 2 \ ns$ ,  $t_f \leq 2 \ ns$ .
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 2. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_f \leq$  2 ns.  $t_f \leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 3. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION V<sub>CC</sub> = 2.5 V ± 0.2 V



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics:  $PRR \le 10 \text{ MHz}$ ,  $Z_0 = 50 \Omega$ ,  $t_r \le 2 \text{ ns}$ ,  $t_f \le 2 \text{ ns}$ .
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
  - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 4. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 5. Load Circuit and Voltage Waveforms

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| SN74AVC16834DGGR      | Active | Production    | TSSOP (DGG)   56 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AVC16834     |
| SN74AVC16834DGGR.B    | Active | Production    | TSSOP (DGG)   56 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AVC16834     |
| SN74AVC16834DGVR      | Active | Production    | TVSOP (DGV)   56 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CVA834       |
| SN74AVC16834DGVR.B    | Active | Production    | TVSOP (DGV)   56 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CVA834       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AVC16834DGGR | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.9        | 14.7       | 1.4        | 12.0       | 24.0      | Q1               |
| SN74AVC16834DGVR | TVSOP           | DGV                | 56 | 2000 | 330.0                    | 24.4                     | 6.8        | 11.7       | 1.6        | 12.0       | 24.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AVC16834DGGR | TSSOP        | DGG             | 56   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74AVC16834DGVR | TVSOP        | DGV             | 56   | 2000 | 356.0       | 356.0      | 45.0        |

### DGV (R-PDSO-G\*\*)

### 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-194.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025