

**SN54LS620, SN54LS621,  
SN74LS620, SN74LS621, SN74LS623  
OCTAL BUS TRANSCEIVERS**

- Bidirectional Bus Transceivers in High-Density 20-Pin Packages
- Local Bus-Latch Capability
- Hysteresis at Bus Inputs Improves Noise Margins
- Choice of True or Inverting Logic
- Choice of 3-State or Open-Collector Outputs

| DEVICE | OUTPUT         | LOGIC     |
|--------|----------------|-----------|
| 'LS620 | 3-State        | Inverting |
| 'LS621 | Open-Collector | True      |
| 'LS623 | 3-State        | True      |

### description

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control function implementation allows for maximum flexibility in timing.

These devices allow data transmission from the A bus to the B bus or from the B bus to the A bus depending upon the logic levels at the enable inputs ( $\overline{GBA}$  and  $GAB$ ).

The enable inputs can be used to disable the device so that the buses are effectively isolated.

The dual-enable configuration gives the 'LS620, 'LS621, and 'LS623 the capability to store data by simultaneous enabling of GBA and GAB. Each output reinforces its input in this transceiver configuration. Thus, when both control inputs are enabled and all other data sources to the two sets of bus lines are at high impedance, both sets of bus lines (16 in all) will remain at their last states. The 8-bit codes appearing on the two sets of buses will be identical for the 'LS621 and 'LS623 devices or complementary for the 'LS620.

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

NOTE 1: Voltage values are with respect to network ground terminal.

**PRODUCTION DATA** documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



# SN54LS620, SN54LS621, SN74LS620, SN74LS621, SN74LS623 OCTAL BUS TRANSCEIVERS

## logic symbols†



† These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.  
Pin numbers shown are for DW, J, and N packages.

**SN54LS620, SN54LS621,  
SN74LS620, SN74LS621, SN74LS623  
OCTAL BUS TRANSCEIVERS**

**logic diagrams (positive logic)**



**schematics of inputs and outputs**



**TEXAS  
INSTRUMENTS**

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

# SN54LS620, SN74LS620, SN74LS623

## OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

### recommended operating conditions

| PARAMETER                             | SN54LS620 |     |     | SN74LS620<br>SN74LS623 |     |      | UNIT |
|---------------------------------------|-----------|-----|-----|------------------------|-----|------|------|
|                                       | MIN       | NOM | MAX | MIN                    | NOM | MAX  |      |
| Supply voltage, $V_{CC}$ (see Note 1) | 4.5       | 5   | 5.5 | 4.75                   | 5   | 5.25 | V    |
| High-level output current, $I_{OH}$   |           |     | -12 |                        |     | -15  | mA   |
| Low-level output current, $I_{OL}$    |           |     | 12  |                        |     | 24   | mA   |
| Operating free-air temperature, $T_A$ | -55       |     | 125 | 0                      |     | 70   | °C   |

NOTE 1: Voltage values are with respect to network ground terminal.

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                      | TEST CONDITIONS <sup>†</sup>                                                        | SN54LS620                                       |                  |      | SN74LS620<br>SN74LS623 |                  |      | UNIT          |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------|------------------|------|------------------------|------------------|------|---------------|
|                                                                |                                                                                     | MIN                                             | TYP <sup>‡</sup> | MAX  | MIN                    | TYP <sup>‡</sup> | MAX  |               |
| $V_{IH}$ High-level input voltage                              |                                                                                     | 2                                               |                  |      | 2                      |                  |      | V             |
| $V_{IL}$ Low-level input voltage                               |                                                                                     |                                                 | 0.5              |      |                        | 0.6              |      | V             |
| $V_{IK}$ Input clamp voltage                                   | $V_{CC} = \text{MIN}$ ,<br>$V_{CC} = \text{MIN}$                                    |                                                 |                  | -1.5 |                        |                  | -1.5 | V             |
| Hysteresis ( $V_{T+} - V_{T-}$ ) A or B input                  | $V_{CC} = \text{MIN}$                                                               | 0.1                                             | 0.4              |      | 0.2                    | 0.4              |      | V             |
| $V_{OH}$ High-level output voltage                             | $V_{CC} = \text{MIN}$ ,<br>$V_{IH} = 2\text{ V}$ ,<br>$V_{IL} = V_{IL \text{ max}}$ | 2.4                                             | 3.4              |      | 2.4                    | 3.4              |      | V             |
|                                                                | $V_{IL} = V_{IL \text{ max}}$                                                       | $I_{OH} = \text{MAX}$                           | 2                |      | 2                      |                  |      |               |
| $V_{OL}$ Low-level output voltage                              | $V_{CC} = \text{MIN}$ ,<br>$V_{IH} = 2\text{ V}$ ,<br>$V_{IL} = V_{IL \text{ max}}$ | 0.25                                            | 0.4              |      | 0.25                   | 0.4              |      | V             |
|                                                                | $V_{IL} = V_{IL \text{ max}}$                                                       | $I_{OL} = 24\text{ mA}$                         |                  |      | 0.35                   | 0.5              |      |               |
| $I_{OZH}$ Off-state output current, high-level voltage applied | $V_{CC} = \text{MAX}$ ,<br>$V_O = 2.7\text{ V}$                                     |                                                 |                  | 20   |                        |                  | 20   | $\mu\text{A}$ |
| $I_{OZL}$ Off-state output current, low-level voltage applied  | $V_{CC} = \text{MAX}$ ,<br>$V_O = 0.4\text{ V}$                                     |                                                 |                  | -400 |                        |                  | -400 | $\mu\text{A}$ |
| $I_I$ Input current at maximum input voltage                   | A or B<br>$\bar{G}BA$ or $GAB$                                                      | $V_{CC} = \text{MAX}$ ,<br>$V_I = 5.5\text{ V}$ | 0.1              |      | 0.1                    |                  | 0.1  | $\text{mA}$   |
|                                                                |                                                                                     | $V_{CC} = \text{MAX}$ ,<br>$V_I = 7\text{ V}$   | 0.1              |      | 0.1                    |                  | 0.1  | $\text{mA}$   |
| $I_{IH}$ High-level input current                              |                                                                                     | $V_{CC} = \text{MAX}$ ,<br>$V_I = 2.7\text{ V}$ |                  | 20   |                        |                  | 20   | $\mu\text{A}$ |
| $I_{IL}$ Low-level input current                               |                                                                                     | $V_{CC} = \text{MAX}$ ,<br>$V_I = 0.4\text{ V}$ |                  | -0.4 |                        |                  | -0.4 | $\text{mA}$   |
| $I_{OS}$ Short-circuit output current <sup>§</sup>             |                                                                                     | $V_{CC} = \text{MAX}$                           | -40              | -225 | -40                    | -225             |      | $\text{mA}$   |
| $I_{CC}$ Total supply current                                  | Outputs high                                                                        |                                                 | 48               | 70   | 48                     | 70               |      | $\text{mA}$   |
|                                                                | Outputs low                                                                         | $V_{CC} = \text{MAX}$ , Outputs open            | 62               | 90   | 62                     | 90               |      |               |
|                                                                | Outputs at Hi-Z                                                                     |                                                 | 64               | 95   | 64                     | 95               |      |               |

<sup>T</sup>For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5\text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

<sup>§</sup>Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

### switching characteristics at $V_{CC} = 5\text{ V}$ , $T_A = 25^\circ\text{C}$

| PARAMETER                                                  | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                     | 'LS620 |     | SN74LS623 |     | UNIT |
|------------------------------------------------------------|-----------------|----------------|---------------------------------------------------------------------|--------|-----|-----------|-----|------|
|                                                            |                 |                |                                                                     | MIN    | TYP | MAX       | MIN |      |
| $t_{PLH}$ Propagation delay time, low-to-high-level output | A               | B              | $C_L = 45\text{ pF}$ ,<br>$R_L = 667\text{ }\Omega$ ,<br>See Note 2 | 6      | 10  |           | 8   | 15   |
|                                                            | B               | A              |                                                                     | 6      | 10  |           | 8   | 15   |
| $t_{PHL}$ Propagation delay time, high-to-low-level output | A               | B              |                                                                     | 8      | 15  |           | 11  | 15   |
|                                                            | B               | A              |                                                                     | 8      | 15  |           | 11  | 15   |
| $t_{PZL}$ Output enable time to low level                  | $\bar{G}BA$     | A              |                                                                     | 31     | 40  |           | 31  | 40   |
|                                                            | GAB             | B              |                                                                     | 31     | 40  |           | 31  | 40   |
| $t_{PZH}$ Output enable time to high level                 | $\bar{G}BA$     | A              |                                                                     | 23     | 40  |           | 26  | 40   |
|                                                            | GAB             | B              |                                                                     | 23     | 40  |           | 26  | 40   |
| $t_{PLZ}$ Output disable time from low level               | $\bar{G}BA$     | A              | $C_L = 5\text{ pF}$ ,<br>$R_L = 667\text{ }\Omega$ ,<br>See Note 2  | 15     | 25  |           | 15  | 25   |
|                                                            | GAB             | B              |                                                                     | 15     | 25  |           | 15  | 25   |
| $t_{PHZ}$ Output disable time from high level              | $\bar{G}BA$     | A              |                                                                     | 15     | 25  |           | 15  | 25   |
|                                                            | GAB             | B              |                                                                     | 15     | 25  |           | 15  | 25   |

$t_{PLH}$  = Propagation delay time, low-to-high-level output

$t_{PHL}$  = Propagation delay time, high-to-low-level output

$t_{PZL}$  = Output enable time to low level

$t_{PZL}$  = Output enable time to low level

$t_{PZH}$  = Output disable time from high level

$t_{PLZ}$  = Output disable time from low level

NOTE 2: Load circuits and voltage waveforms are shown in Section 1.

**SN54LS621, SN74LS621**  
**OCTAL BUS TRANSCEIVERS WITH OPEN-COLLECTOR OUTPUTS**

**recommended operating conditions**

| PARAMETER                             | SN54LS621 |     |     | SN74LS621 |     |      | UNIT |
|---------------------------------------|-----------|-----|-----|-----------|-----|------|------|
|                                       | MIN       | NOM | MAX | MIN       | NOM | MAX  |      |
| Supply voltage, $V_{CC}$ (see Note 1) | 4.5       | 5   | 5.5 | 4.75      | 5   | 5.25 | V    |
| High-level output voltage, $V_{OH}$   |           |     | 5.5 |           |     | 5.5  | V    |
| Low-level output current, $I_{OL}$    |           |     | 12  |           |     | 24   | mA   |
| Operating free-air temperature, $T_A$ | -55       |     | 125 | 0         |     | 70   | °C   |

NOTE 1: Voltage values are with respect to network ground terminal.

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER                                          | TEST CONDITIONS <sup>†</sup>                                                                                 | SN54LS621                                        |                  |      | SN74LS621 |                  |      | UNIT |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------|------|-----------|------------------|------|------|
|                                                    |                                                                                                              | MIN                                              | TYP <sup>‡</sup> | MAX  | MIN       | TYP <sup>‡</sup> | MAX  |      |
| $V_{IH}$ High-level input voltage                  |                                                                                                              | 2                                                |                  | 2    |           |                  |      | V    |
| $V_{IL}$ Low-level input voltage                   |                                                                                                              |                                                  | 0.5              |      |           | 0.6              |      | V    |
| $V_{IK}$ Input clamp voltage                       | $V_{CC} = \text{MIN}$ , $I_I = -18 \text{ mA}$                                                               |                                                  |                  | -1.5 |           |                  | -1.5 | V    |
| Hysteresis ( $V_{T+} - V_{T-}$ ) A or B input      | $V_{CC} = \text{MIN}$                                                                                        | 0.1                                              | 0.4              |      | 0.2       | 0.4              |      | V    |
| $I_{OH}$ High-level output current                 | $V_{CC} = \text{MIN}$ , $V_{IH} = 2 \text{ V}$ ,<br>$V_{IL} = V_{IL \text{ max}}$ , $V_{OH} = 5.5 \text{ V}$ |                                                  |                  | 100  |           |                  | 100  | μA   |
| $V_{OL}$ Low-level output voltage                  | $V_{CC} = \text{MIN}$ ,<br>$I_{OL} = 12 \text{ mA}$                                                          | 0.25                                             | 0.4              |      | 0.25      | 0.4              |      | V    |
|                                                    | $V_{IH} = 2 \text{ V}$ ,<br>$V_{IL} = V_{IL \text{ max}}$                                                    |                                                  |                  |      | 0.35      | 0.5              |      |      |
| $I_{II}$ Input current at<br>maximum input voltage | $A \text{ or } B$                                                                                            | 5.5 V                                            |                  | 0.1  |           | 0.1              |      | mA   |
|                                                    | $\overline{GAB} \text{ or } \overline{GBA}$                                                                  | $V_{CC} = \text{MAX}$ ,<br>$V_I = 7 \text{ V}$   |                  | 0.1  |           | 0.1              |      |      |
| $I_{IH}$ High-level input current                  |                                                                                                              | $V_{CC} = \text{MAX}$ ,<br>$V_I = 2.7 \text{ V}$ |                  | 20   |           | 20               |      | μA   |
| $I_{IL}$ Low-level input current                   |                                                                                                              | $V_{CC} = \text{MAX}$ ,<br>$V_I = 0.4 \text{ V}$ |                  | -0.4 |           | -0.4             |      | mA   |
| $I_{CC}$ Total supply current                      | Outputs high                                                                                                 | $V_{CC} = \text{MAX}$ ,<br>Outputs open          |                  | 48   | 70        | 48               | 70   | mA   |
|                                                    | Outputs low                                                                                                  |                                                  |                  | 62   | 90        | 62               | 90   |      |

<sup>†</sup>For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

**switching characteristics,  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$**

| PARAMETER                                                     | FROM<br>(INPUT)  | TO<br>(OUTPUT) | TEST CONDITIONS                                               | 'LS621 |     |     | UNIT |
|---------------------------------------------------------------|------------------|----------------|---------------------------------------------------------------|--------|-----|-----|------|
|                                                               |                  |                |                                                               | MIN    | TYP | MAX |      |
| $t_{PLH}$ Propagation delay time,<br>low-to-high-level output | A                | B              | $C_L = 45 \text{ pF}$ ,<br>$R_L = 667 \Omega$ ,<br>See Note 2 | 17     | 25  |     | ns   |
|                                                               | B                | A              |                                                               | 17     | 25  |     |      |
| $t_{PHL}$ Propagation delay time,<br>high-to-low-level output | A                | B              |                                                               | 16     | 25  |     | ns   |
|                                                               | B                | A              |                                                               | 16     | 25  |     |      |
| $t_{PLH}$ Output disable time<br>from low level               | $\overline{GAB}$ | A              |                                                               | 23     | 40  |     | ns   |
|                                                               | GAB              | B              |                                                               | 25     | 40  |     |      |
| $t_{PHL}$ Output enable time<br>from high level               | $\overline{GAB}$ | A              |                                                               | 34     | 50  |     | ns   |
|                                                               | GAB              | B              |                                                               | 37     | 50  |     |      |

$t_{PLH}$  = Propagation delay time, low-to-high-level output

$t_{PHL}$  = Propagation delay time, high-to-low-level output

NOTE 2: Load circuits and voltage waveforms are shown in Section 1.

**TEXAS  
INSTRUMENTS**

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

**TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.**

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

**TAPE AND REEL INFORMATION**

**REEL DIMENSIONS**



**TAPE DIMENSIONS**



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LS623DWR | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.0    | 2.7     | 12.0    | 24.0   | Q1            |
| SN74LS623NSR | SO           | NS              | 20   | 2000 | 330.0              | 24.4               | 8.2     | 13.0    | 2.5     | 12.0    | 24.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS623DWR | SOIC         | DW              | 20   | 2000 | 346.0       | 346.0      | 41.0        |
| SN74LS623NSR | SO           | NS              | 20   | 2000 | 346.0       | 346.0      | 41.0        |

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| SN74LS623N            | Active        | Production           | PDIP (N)   20  | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS623N          |
| SN74LS623N.A          | Active        | Production           | PDIP (N)   20  | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS623N          |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TUBE**


\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LS623N   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS623N.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025