











SN74LVC3G17

SCES470F - AUGUST 2003 - REVISED AUGUST 2015

# SN74LVC3G17 Triple Schmitt-Trigger Buffer

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Maximum t<sub>pd</sub> of 5.4 ns at 3.3 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)  $<0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Ioff Supports Live Insertion, Partial-Power-Down Mode and Back Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## Applications

- **AV Receivers**
- Audio Docks: Portable
- Blu-ray® Players and Home Theater
- MP3 Players/Recorders
- Personal Digital Assistants (PDAs)
- Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital
- Solid State Drives (SSDs): Client and Enterprise
- TVs: LCD/Digital and High-Definition (HDTVs)
- Tablets: Enterprise Video Analytics: Server
- Wireless Headsets, Keyboards, and Mice

## 3 Description

This triple Schmitt-trigger buffer is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

The SN74LVC3G17 device contains three buffers and performs the Boolean function Y = A. The device functions as three independent buffers but, because of Schmitt action, it may have different input threshold levels for positive-going (V<sub>T+</sub>) and negative-going  $(V_{T_{-}})$  signals.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

package technology breakthrough in IC packaging concepts, using the die as the package.

## Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE   | BODY SIZE (NOM)   |  |  |
|----------------|-----------|-------------------|--|--|
| SN74LVC3G17DCT | SSOP (8)  | 2.95 mm × 2.80 mm |  |  |
| SN74LVC3G17DCU | VSSOP (8) | 2.30 mm × 2.00 mm |  |  |
| SN74LVC3G17YZP | DSBGA (8) | 1.91 mm × 0.91 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





## **Table of Contents**

| 1 | Features 1                           |    | 8.2 Functional Block Diagram                     | 9               |
|---|--------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                       |    | 8.3 Feature Description                          | 9               |
| 3 | Description 1                        |    | 8.4 Device Functional Modes                      | 9               |
| 4 | Revision History2                    | 9  | Application and Implementation                   | 10              |
| 5 | Pin Configuration and Functions      |    | 9.1 Application Information                      | 10              |
| 6 | Specifications4                      |    | 9.2 Typical Application                          | 10              |
| U | 6.1 Absolute Maximum Ratings         | 10 | Power Supply Recommendations                     | <mark>11</mark> |
|   | 6.2 ESD Ratings                      | 11 | Layout                                           | 11              |
|   | 6.3 Recommended Operating Conditions |    | 11.1 Layout Guidelines                           | 11              |
|   | 6.4 Thermal Information              |    | 11.2 Layout Example                              | 12              |
|   | 6.5 Electrical Characteristics       | 12 | Device and Documentation Support                 | 13              |
|   | 6.6 Switching Characteristics        |    | 12.1 Documentation Support                       | 13              |
|   | 6.7 Operating Characteristics        |    | 12.2 Community Resources                         | 13              |
|   | 6.8 Typical Characteristics          |    | 12.3 Trademarks                                  | 13              |
| 7 | Parameter Measurement Information    |    | 12.4 Electrostatic Discharge Caution             | 13              |
| 8 | Detailed Description9                |    | 12.5 Glossary                                    | 13              |
| • | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information | 13              |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Change | es from Revision E (November 2013) to Revision F                                                                                                                                                                                                                                                                | Page |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Appl   | ed the Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes,<br>lication and Implementation section, Power Supply Recommendations section, Layout section, Device and<br>numentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| • Move | red T <sub>stg</sub> to <i>Absolute Maximum Ratings</i> table                                                                                                                                                                                                                                                   | 4    |
| Change | es from Revision D (Feburary 2007) to Revision E                                                                                                                                                                                                                                                                | Page |
| • Upda | ated document to new TI data sheet format                                                                                                                                                                                                                                                                       | 1    |
| • Upda | ated operating temperature range.                                                                                                                                                                                                                                                                               | 4    |

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



## 5 Pin Configuration and Functions





YZP Package 8-Pin DSBGA Bottom View

See mechanical drawing for dimensions.

## **Pin Functions**

| PIN             |     | TVDE | DECORIDATION |  |  |  |
|-----------------|-----|------|--------------|--|--|--|
| NAME            | NO. | TYPE | DESCRIPTION  |  |  |  |
| 1A              | 1   | 1    | Input 1      |  |  |  |
| 1Y              | 7   | 0    | Output 1     |  |  |  |
| 2A              | 3   | 1    | Input 2      |  |  |  |
| 2Y              | 5   | 0    | Output 2     |  |  |  |
| ЗА              | 6   | I    | Input 3      |  |  |  |
| 3Y              | 2   | 0    | Output 3     |  |  |  |
| GND             | 4   | _    | Ground       |  |  |  |
| V <sub>CC</sub> | 8   | _    | Power Pin    |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                                | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|--------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                    |                                | -0.5 | 6.5                   | ٧    |
| VI               | Input voltage <sup>(2)</sup>                      |                                | -0.5 | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high-im      | pedance or power-off state (2) | -0.5 | 6.5                   | V    |
| Vo               | Output voltage <sup>(2)(3)</sup>                  |                                | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0             |      | <b>-</b> 50           | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0             |      | <b>–</b> 50           | mA   |
| Io               | Continuous output current                         |                                |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                |      | ±100                  | mA   |
| T <sub>stg</sub> | Storage temperature                               |                                | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|               |           |                                                                               | VALUE | UNIT |
|---------------|-----------|-------------------------------------------------------------------------------|-------|------|
| Electrostatic |           | Human Body Model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | +2000 | \/   |
| VESD          | discharge | Charged-Device Model (CDM), per JEDEC specification JESD22-C101, all pins (2) | +1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

See (1).

|                 |                                |                          | MIN  | MAX      | UNIT |
|-----------------|--------------------------------|--------------------------|------|----------|------|
| $V_{CC}$        | Supply voltage                 | Operating                | 1.65 | 5.5      | V    |
| $V_{I}$         | Input voltage                  |                          | 0    | 5.5      | V    |
| Vo              | Output voltage                 |                          | 0    | $V_{CC}$ | V    |
|                 |                                | V <sub>CC</sub> = 1.65 V |      | -4       |      |
|                 |                                | $V_{CC} = 2.3 \text{ V}$ |      | -8       |      |
| I <sub>OH</sub> | High-level output current      | i-level output current   |      | -16      | mA   |
|                 |                                | $V_{CC} = 3 V$           |      | -24      |      |
|                 |                                | $V_{CC} = 4.5 \text{ V}$ |      | -32      |      |
|                 |                                | V <sub>CC</sub> = 1.65 V |      | 4        |      |
|                 |                                | $V_{CC} = 2.3 \text{ V}$ |      | 8        |      |
| $I_{OL}$        | Low-level output current       | ow-level output current  |      | 16       | mA   |
|                 |                                | $V_{CC} = 3 V$           |      | 24       |      |
|                 |                                | V <sub>CC</sub> = 4.5 V  |      | 32       |      |
| $T_A$           | Operating free-air temperature |                          | -40  | 125      | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.4 Thermal Information

| THEDMAL METRIC (1) |                                            |            |             |             |      |
|--------------------|--------------------------------------------|------------|-------------|-------------|------|
|                    | THERMAL METRIC <sup>(1)</sup>              | DCT (SSOP) | DCU (VSSOP) | YZP (DSBGA) | UNIT |
|                    |                                            | 6 PINS     | 6 PINS      | 6 PINS      |      |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance (2) | 220        | 227         | 102         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                | TEST COMPITIONS                                                | ,,              | -40°0          | C to 85°C              | -40°0          | LINUT                  |          |
|--------------------------------|----------------------------------------------------------------|-----------------|----------------|------------------------|----------------|------------------------|----------|
| PARAMETER                      | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> MAX | MIN            | TYP <sup>(1)</sup> MAX | UNIT     |
|                                |                                                                | 1.65 V          | 0.79           | 1.16                   | 0.79           | 1.16                   |          |
| V <sub>T+</sub>                |                                                                | 2.3 V           | 1.11           | 1.56                   | 1.11           | 1.56                   |          |
| Positive-going input threshold |                                                                | 3 V             | 1.5            | 1.87                   | 1.5            | 1.87                   | V        |
| voltage                        |                                                                | 4.5 V           | 2.16           | 2.74                   | 2.16           | 2.74                   |          |
|                                |                                                                | 5.5 V           | 2.61           | 3.33                   | 2.61           | 3.33                   |          |
|                                |                                                                | 1.65 V          | 0.39           | 0.62                   | 0.39           | 0.62                   |          |
| V <sub>T-</sub>                |                                                                | 2.3 V           | 0.58           | 0.87                   | 0.58           | 0.87                   |          |
| Negative-going input threshold |                                                                | 3 V             | 0.84           | 1.14                   | 0.84           | 1.14                   | V        |
| voltage                        |                                                                | 4.5 V           | 1.41           | 1.79                   | 1.41           | 1.79                   |          |
|                                |                                                                | 5.5 V           | 1.87           | 2.29                   | 1.87           | 2.29                   |          |
|                                |                                                                | 1.65 V          | 0.37           | 0.62                   | 0.37           | 0.62                   |          |
| $\Delta V_{T}$                 |                                                                | 2.3 V           | 0.48           | 0.77                   | 0.48           | 0.77                   |          |
| Hysteresis                     |                                                                | 3 V             | 0.56           | 0.87                   | 0.56           | 0.87                   | V        |
| $V_{T+} - V_{T-}$              |                                                                | 4.5 V           | 0.71           | 1.04                   | 0.71           | 1.04                   |          |
|                                |                                                                | 5.5 V           | 0.71           | 1.11                   | 0.71           | 1.11                   |          |
|                                | $I_{OH} = -100 \ \mu A$                                        | 1.65 V to 5.5 V | $V_{CC} - 0.1$ |                        | $V_{CC} - 0.1$ |                        |          |
|                                | $I_{OH} = -4 \text{ mA}$                                       | 1.65 V          | 1.2            |                        | 1.2            |                        |          |
| V <sub>OH</sub>                | $I_{OH} = -8 \text{ mA}$                                       | 2.3 V           | 1.9            |                        | 1.9            |                        | V        |
| VOH                            | $I_{OH} = -16 \text{ mA}$                                      | 3 V             | 2.4            |                        | 2.4            |                        | •        |
|                                | $I_{OH} = -24 \text{ mA}$                                      | 3 V             | 2.3            |                        | 2.3            |                        |          |
|                                | $I_{OH} = -32 \text{ mA}$                                      | 4.5 V           | 3.8            |                        | 3.8            |                        |          |
|                                | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 5.5 V |                | 0.1                    |                | 0.1                    |          |
|                                | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                | 0.45                   |                | 0.45                   |          |
| V <sub>OL</sub>                | I <sub>OL</sub> = 8 mA                                         | 2.3 V           |                | 0.3                    |                | 0.3                    | V        |
| VOL                            | I <sub>OL</sub> = 16 mA                                        | 3 V             |                | 0.4                    |                | 0.4                    | <b>'</b> |
|                                | I <sub>OL</sub> = 24 mA                                        | 3 V             |                | 0.55                   |                | 0.75                   |          |
|                                | I <sub>OL</sub> = 32 mA                                        | 4.5 V           |                | 0.55                   |                | 0.75                   |          |
| I                              | V <sub>I</sub> = 5.5 V or GND                                  | 0 to 5.5 V      |                | ±1                     |                | ±5                     | μΑ       |
| l <sub>off</sub>               | $V_I$ or $V_O = 5.5 \text{ V}$                                 | 0               |                | ±5                     |                | ±10                    | μΑ       |
| I <sub>CC</sub>                | $V_I = 5.5 \text{ V or GND}, I_O = 0$                          | 1.65 V to 5.5 V |                | 10                     |                | 10                     | μΑ       |
| ΔI <sub>CC</sub>               | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                | 500                    |                | 500                    | μΑ       |
| Cı                             | V <sub>I</sub> = V <sub>CC</sub> or GND                        | 3.3 V           |                | 4                      |                |                        | pF       |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



## 6.6 Switching Characteristics

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted)

|                 |                 |                |                 |                               |      | _                            | 40°C to 8 | B5°C                         |     |                         |     |      |
|-----------------|-----------------|----------------|-----------------|-------------------------------|------|------------------------------|-----------|------------------------------|-----|-------------------------|-----|------|
| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | V <sub>CC</sub> = 1<br>± 0.15 |      | V <sub>CC</sub> = 2<br>± 0.2 |           | V <sub>CC</sub> = 3<br>± 0.3 |     | V <sub>CC</sub> = ± 0.5 |     | UNIT |
|                 |                 |                |                 | MIN                           | MAX  | MIN                          | MAX       | MIN                          | MAX | MIN                     | MAX |      |
|                 | ٨               | V              | See Figure 3    | 4.3                           | 9.2  | 2                            | 6.2       | 1.2                          | 5.4 | 1                       | 4.1 | 20   |
| <sup>l</sup> pd | Α               | Ť              | See Figure 3    | 4.3                           | 10.2 | 2                            | 7.2       | 1.2                          | 6.4 | 1                       | 5.1 | ns   |

## 6.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|   | PARAMETER                     | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | $V_{CC} = 2.5 V$ | $V_{CC} = 3.3 V$ | $V_{CC} = 5 V$ | UNIT |
|---|-------------------------------|-----------------|-------------------------|------------------|------------------|----------------|------|
|   | FARAMETER                     | TEST CONDITIONS | TYP                     | TYP              | TYP              | TYP            | UNII |
| С | Power dissipation capacitance | f = 10 MHz      | 18                      | 19               | 19               | 22             | pF   |

# 6.8 Typical Characteristics



Figure 1. Maximum Propagation vs Delay  $V_{\text{CC}}$  Voltage

Submit Documentation Feedback



#### 7 Parameter Measurement Information



| TEST                               | S1                |  |  |
|------------------------------------|-------------------|--|--|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |  |  |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |  |  |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |  |  |

| L | OA | D | CI | R | CI | UΙ | т |
|---|----|---|----|---|----|----|---|
|   |    |   |    |   |    |    |   |

| .,                                | INI             | PUTS    |                    | .,                       |                |                | .,             |
|-----------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                   | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>∟</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $2.5 \text{ V} \pm 0.2 \text{ V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |
| 5 V ± 0.5 V                       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\circ}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



## **Parameter Measurement Information (continued)**



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| п | 0 | Δ | n | CI  | R            | CI | П | IT |
|---|---|---|---|-----|--------------|----|---|----|
| - | · | М | v | C I | $\mathbf{r}$ | u  | • |    |

| ,,                                  | INI             | PUTS    |                    | V                        |                | -              | .,             |  |
|-------------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|--|
| V <sub>cc</sub>                     | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>A</sub> |  |
| 1.8 V ± 0.15 V                      | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |  |
| $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |  |
| $3.3~V~\pm~0.3~V$                   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |  |
| 5 V ± 0.5 V                         | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |  |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \,\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\text{PLH}}^{\text{F2L}}$  and  $t_{\text{PHL}}^{\text{F2L}}$  are the same as  $t_{\text{pd}}^{\text{eff}}$
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



## 8 Detailed Description

#### 8.1 Overview

This triple Schmitt-trigger buffer is designed for 1.65-V to 5.5-V  $V_{CC}$  operation. The SN74LVC3G17 device contains three buffers and performs the Boolean function Y = A. The device functions as three independent buffers but, because of Schmitt action, it may have different input threshold levels for positive-going  $(V_{T+})$  and negative-going  $(V_{T-})$  signals. This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. NanoFree<sup>TM</sup> package technology is a major breakthrough in IC packaging concepts, using the die as the package.

### 8.2 Functional Block Diagram



## 8.3 Feature Description

SN74LVC3G17 is available in NanoFree package. NanoFree is a major breakthrough in IC packaging concepts, it is a bare die package developed for applications that require the smallest possible package. The device supports 5-V  $V_{CC}$  Operation. All Inputs accept voltages up to 5.5 V.  $\pm 24$ -mA Output Drive at 3.3 V. The maximum time propagation delay ( $t_{pd}$ ) is 5.4 ns at 3.3 V. Low Power Consumption, 10- $\mu$ A Max  $I_{CC}$ . Typical output ground bounce ( $V_{OLP}$ ) and Output  $V_{OH}$  Undershoot ( $V_{OHV}$ ). This device is fully specified for partial-powerdown applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current will not backflow through the device when it is powered down. The SN74LVC3G17 device has isolation during power off.  $I_{off}$  supports live insertion, partial-power-down mode and back drive protection. The device is latch-up resistant with 100 mA exceeding the JESD 78 standard, class II, providing protection from destruction due to latch-up. This device is protected against electrostatic discharge. It is tested per JESD 22 using 2000-V human-body model (A114-B), 200-V machine model (A115-A), and 1000-V charged-device model (C101).

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC3G17.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | Н           |
| L          | L           |
|            |             |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LVC3G17 device contains three buffers and performs the Boolean function Y = A. The device functions as three independent buffers, but because of Schmitt action, it may have different input threshold levels for positive-going  $(V_{T+})$  and negative-going  $(V_{T-})$  signals. In this application, the engineer chooses to use just a single Schmitt Trigger buffer. In this case, the other two inputs should be tied to VCC or GND.

## 9.2 Typical Application



Figure 4. Device Power Button Circuit

### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions:
  - Load currents should not exceed 50 mA per output and 100 mA total for the part.
  - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current.



## **Typical Application (continued)**

### 9.2.3 Application Curves



## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* table.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended. If there are multiple  $V_{CC}$  terminals then 0.01- $\mu$ F or 0.022- $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

## 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.



## 11.2 Layout Example



Figure 7. Layout Diagram



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

## 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments. Blu-ray is a registered trademark of Blu-ray Disc Association. NanoFree is a trademark of Texas Insturments. All other trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

www.ti.com

19-Dec-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)                 |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|----------------------------------|
| SN74LVC3G17DCTR       | Active     | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (2X25, C17)<br>(R, Z)            |
| SN74LVC3G17DCTR.B     | Active     | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (2X25, C17)<br>(R, Z)            |
| SN74LVC3G17DCTRE4     | Active     | Production    | SSOP (DCT)   8  | 3000   null           | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C17<br>(R, Z)                    |
| SN74LVC3G17DCTRE4.B   | Active     | Production    | SSOP (DCT)   8  | 3000   null           | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C17<br>(R, Z)                    |
| SN74LVC3G17DCTRG4     | Active     | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C17<br>(R, Z)                    |
| SN74LVC3G17DCTRG4.B   | Active     | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C17<br>(R, Z)                    |
| SN74LVC3G17DCUR       | Active     | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (17, C17J, C17Q, C<br>17R)<br>CZ |
| SN74LVC3G17DCUR.B     | Active     | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (17, C17J, C17Q, C<br>17R)<br>CZ |
| SN74LVC3G17DCURG4     | Active     | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C17R                             |
| SN74LVC3G17DCURG4.B   | Active     | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C17R                             |
| SN74LVC3G17YZPR       | Active     | Production    | DSBGA (YZP)   8 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | C7N                              |
| SN74LVC3G17YZPR.B     | Active     | Production    | DSBGA (YZP)   8 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | C7N                              |

 $<sup>^{\</sup>mbox{(1)}}$  Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

www.ti.com 19-Dec-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Dec-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC3G17DCTR   | SSOP            | DCT                | 8 | 3000 | 180.0                    | 12.4                     | 3.15       | 4.35       | 1.55       | 4.0        | 12.0      | Q3               |
| SN74LVC3G17DCTRG4 | SSOP            | DCT                | 8 | 3000 | 177.8                    | 12.4                     | 3.45       | 4.4        | 1.45       | 4.0        | 12.0      | Q3               |
| SN74LVC3G17DCUR   | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC3G17DCURG4 | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC3G17YZPR   | DSBGA           | YZP                | 8 | 3000 | 178.0                    | 9.2                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 19-Dec-2025



#### \*All dimensions are nominal

| 7 til dillici sions die nomina |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LVC3G17DCTR                | SSOP         | DCT             | 8    | 3000 | 190.0       | 190.0      | 30.0        |
| SN74LVC3G17DCTRG4              | SSOP         | DCT             | 8    | 3000 | 183.0       | 183.0      | 20.0        |
| SN74LVC3G17DCUR                | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC3G17DCURG4              | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC3G17YZPR                | DSBGA        | YZP             | 8    | 3000 | 220.0       | 220.0      | 35.0        |





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025