- Meets ANSI EIA/TIA-232-E and ITU Recommendation V.28
- **Very Low Supply Current**
- Sleep Mode: 3-State Outputs in High-Impedance State **Ultra-Low Supply Current . . . 17 μA Typ**
- Improved Functional Replacement for: SN75188, Motorola MC1488, National Semiconductor DS14C88, and **DS1488**
- **CMOS- and TTL-Compatible Data Inputs**
- On-Chip Slew-Rate Limit . . . 30 V/us
- Output Current Limit . . . 10 mA Typ
- Wide Supply Voltage Range . . . ±4.5 V to ±15 V

#### D OR N PACKAGE (TOP VIEW)



NOT RECOMMENDED FOR NEW DESIGNS

#### description

The SN75C198 is a monolithic low-power BI-MOS device containing four low-power line drivers designed to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE) in conformance with the specifications of ANSI EIA/TIA-232-E. The drivers of the SN75C198 are similar to those of the SN75C188 quadruple driver. The drivers have a controlled-output slew rate that is limited to a maximum of 30 V/μs. This feature eliminates the need for external components.

The sleep-mode input,  $\overline{SM}$ , can switch the outputs to high impedance, which avoids the transmission of corrupted data during power-up and allows significant system power savings during data-off periods.

The SN75C198 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLE**

| I  | NPUT | OUTPUT |   |  |  |
|----|------|--------|---|--|--|
| SM | Α    | В      | Υ |  |  |
| Н  | Н    | Н      | L |  |  |
| Н  | L    | Χ      | Н |  |  |
| Н  | Χ    | L      | Н |  |  |
| L  | Χ    | Χ      | Z |  |  |

H = high level, L = low level,X = irrelevant, Z = high impedance



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



# schematics of inputs and outputs





All resistor values shown are nominal.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC+</sub> (see Note 1)                   |                                                                     |
|-----------------------------------------------------------------|---------------------------------------------------------------------|
| Supply voltage, V <sub>CC</sub>                                 |                                                                     |
| Input voltage range, V <sub>I</sub>                             | –15 V to 15 V                                                       |
| Output voltage range, V <sub>O</sub>                            | $\dots$ V <sub>CC</sub> $_{-}$ -6 V to V <sub>CC</sub> $_{+}$ + 6 V |
| Continuous total power dissipation                              |                                                                     |
| Operating free-air temperature range, T <sub>A</sub> : SN75C198 | 0°C to 70°C                                                         |
| Storage temperature range, T <sub>stq</sub>                     | –65°C to 150°C                                                      |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds    |                                                                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are with respect to the network ground terminal.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |  |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|--|
| D       | 950 mW                                             | 7.6 mW/°C                                      | 608 mW                                |  |
| N       | 1150 mW                                            | 9.2 mW/°C                                      | 730 mW                                |  |

### recommended operating conditions

|                                                                 |                                 | MIN  | NOM | MAX              | UNIT |
|-----------------------------------------------------------------|---------------------------------|------|-----|------------------|------|
| Supply voltage, V <sub>CC+</sub>                                |                                 |      |     | 15               | V    |
| Supply voltage, V <sub>CC</sub> _                               |                                 | -4.5 | -12 | -15              | V    |
| Input voltage, V <sub>I</sub> (see Figure 2) V <sub>CC</sub> +2 |                                 |      |     | V <sub>CC+</sub> | V    |
| High-level input voltage, VIH                                   | nput voltage, V <sub>IH</sub> 2 |      |     |                  | V    |
| Law law Canada alkana M                                         | A and B inputs                  |      |     | 0.8              | V    |
| Low-level input voltage, Vլլ                                    | SM input                        |      |     | 0.6              | V    |
| Operating free-air temperature, T <sub>A</sub>                  |                                 |      |     | 70               | °C   |



# <u>ele</u>ctrical characteristics over recommended operating free-air temperature range, $V_{CC\pm} = \pm 12 \text{ V}$ , SM at 2 V (unless otherwise noted)

|                  | PARAMETER                                | TEST CONDITIONS                                                                             |                             |                                            |      | TYP <sup>†</sup> | MAX   | UNIT |  |
|------------------|------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------|------|------------------|-------|------|--|
| V                | High level output voltage                | \/ 0.8.\/                                                                                   | Pr = 2 kO                   | $V_{CC\pm} = \pm 5 \text{ V}$              | 4    |                  |       | V    |  |
| VOH              | High-level output voltage                | $V_{IH} = 0.8 V,$                                                                           | $R_L = 3 k\Omega$           | $V_{CC\pm} = \pm 12 \text{ V}$             | 10   |                  |       | V    |  |
| Voi              | Low-level output voltage (see Note 2)    | V <sub>IH</sub> = 2 V,                                                                      | $R_L = 3 \text{ k}\Omega$   | $V_{CC\pm} = \pm 5 \text{ V}$              |      |                  | -4    | V    |  |
| VOL              | Low-level output voltage (see Note 2)    | VIH - Z V,                                                                                  |                             | $V_{CC\pm} = \pm 12 \text{ V}$             |      |                  | -10   | V    |  |
| lіН              | High-level input current                 | V <sub>I</sub> = 5 V                                                                        |                             |                                            |      |                  | 10    | μΑ   |  |
| Ι <sub>Ι</sub> L | Low-level input current                  | V <sub>I</sub> = 0 V                                                                        |                             |                                            |      |                  | -10   | μΑ   |  |
|                  | I Water Committee of the control of      |                                                                                             |                             |                                            |      |                  | 100   | ۵    |  |
| IOZ High-        | High-impedance-state output current      | SM at 0.6 V                                                                                 |                             | $V_{O} = -12 V,$<br>$V_{CC\pm} = \pm 12 V$ |      |                  | -100  | μΑ   |  |
| IOS(H)           | High-level short-circuit output current‡ | V <sub>I</sub> = 0.8 V,                                                                     | VO = 0 or $VCC$             | -                                          | -4.5 | -10              | -19.5 | mA   |  |
| IOS(L)           | Low-level short-circuit output current‡  | V <sub>I</sub> = 2 V,                                                                       | VO = 0 or $VCC +$           | -                                          | 4.5  | 10               | 19.5  | mA   |  |
| r <sub>o</sub>   | Output resistance                        | $V_{CC\pm} = 0$ ,                                                                           | $V_0 = -2 \text{ V to 2 V}$ | /                                          | 300  |                  |       | Ω    |  |
|                  |                                          | 1                                                                                           |                             | $V_{CC\pm} = \pm 5 \text{ V}$              |      | 90               | 160   |      |  |
| loo.             | Supply current from V <sub>CC+</sub>     |                                                                                             |                             | $V_{CC\pm} = \pm 12 \text{ V}$             |      | 95               | 160   |      |  |
| ICC+             | Supply current from VCC+                 | A and B inputs at 0.8 V or 2 V,                                                             |                             | $V_{CC\pm} = \pm 5 \text{ V}$              |      | 40               |       | μΑ   |  |
|                  |                                          | $R_L = 3 k\Omega$ ,                                                                         | SM at 0.6 V                 | $V_{CC\pm} = \pm 12 \text{ V}$             |      | 40               |       |      |  |
|                  |                                          |                                                                                             |                             | $V_{CC\pm} = \pm 5 \text{ V}$              |      | -90              | -160  |      |  |
| loo              | Supply current from Voc                  |                                                                                             |                             | $V_{CC\pm} = \pm 12 \text{ V}$             |      | -95              | -160  |      |  |
| Icc-             | Supply current from V <sub>CC</sub> -    | A and B inputs at 0.8 V or 2 V, $R_L = 3 \text{ k}\Omega$ , $\overline{\text{SM}}$ at 0.6 V |                             | $V_{CC\pm} = \pm 5 \text{ V}$              |      | -40              |       | μΑ   |  |
|                  |                                          |                                                                                             |                             | $V_{CC\pm} = \pm 12 \text{ V}$             |      | -40              |       |      |  |

<sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTE 2: The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only, e.g., if –10 V is a maximum, the typical value is a more negative voltage.

# switching characteristics over recommended operating free-air temperature range, $V_{CC\pm}$ = $\pm 12$ V (unless otherwise noted)

|                  | PARAMETER                                               | TEST CON                                                 | MIN                       | TYP <sup>†</sup> | MAX | UNIT |      |
|------------------|---------------------------------------------------------|----------------------------------------------------------|---------------------------|------------------|-----|------|------|
| tPLH             | Propagation delay time, low- to high-level output§      |                                                          |                           |                  |     | 3    | μs   |
| tPHL             | tPHL Propagation delay time, high- to low-level output§ |                                                          | $C_{I} = 15 pF,$          |                  |     | 3.5  | μs   |
| tTLH             | Transition time, low- to high-level output¶             | See Figure 1                                             | _ ,                       | 0.53             | 1   | 3.2  | μs   |
| tTHL             | Transition time, high- to low-level output¶             | 1                                                        |                           | 0.53             | 1   | 3.2  | μs   |
| tTLH             | Transition time, low- to high-level output#             | $R_L = 3 k\Omega$ to $7 k\Omega$ ,                       | C <sub>L</sub> = 2500 pF, |                  | 1.5 |      | μs   |
| tTHL             | Transition time, high- to low-level output#             | See Figure 2                                             |                           |                  | 1.5 |      | μs   |
| <sup>t</sup> PZH | Output enable time to high level                        | $R_L = 3 k\Omega$ to $7 k\Omega$ ,                       | C <sub>L</sub> = 15 pF,   |                  |     | 50   | μs   |
| tPHZ             | Output disable time from high level                     | See Figure 3                                             |                           |                  |     | 10   | μs   |
| tPZL             | Output enable time to low level                         | $R_L = 3 k\Omega$ to $7 k\Omega$ ,                       | C <sub>L</sub> = 15 pF,   |                  |     | 15   | μs   |
| t <sub>PLZ</sub> | Output disable time from low level                      | See Figure 4                                             |                           |                  |     | 10   | μs   |
| SR               | Output slew rate#                                       | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ | C <sub>L</sub> = 15 pF    | 6                | 15  | 30   | V/μs |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

<sup>#</sup> Measured between 3-V and -3-V points of output waveform



<sup>‡</sup> Not more than one output should be shorted at a time.

<sup>\$</sup> tPHL and tPLH include the additional time due to on-chip slew rate and are measured at the 50% points.

Measured between 10% and 90% points of output waveform

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_O = 50 \Omega$ ,  $t_T = t_f \le 50 \text{ ns}$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 1. Test Circuit and Voltage Waveforms, Propagation and Transition Times



- NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \ \mu s$ , PRR = 20 kHz,  $Z_O = 50 \ \Omega$ ,  $t_\Gamma = t_\Gamma \le 50 \ ns$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 2. Test Circuit and Voltage Waveforms, Transition Times



- NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_O = 50 \Omega$ ,  $t_f = t_f \le 50 ns$ .
  - B. C<sub>I</sub> includes probe and jig capacitance.

Figure 3. Driver Test Circuit and Voltage Waveforms



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W$  = 25  $\mu$ s, PRR = 20 kHz,  $Z_O$  = 50  $\Omega$ ,  $t_f$  =  $t_f$  ≤50 ns.

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 4. Driver Test Circuit and Voltage Waveforms

#### **TYPICAL CHARACTERISTICS**

-20

-16

-12

-8

#### **VOLTAGE TRANSFER CHARACTERISTICS**



### **OUTPUT VOLTAGE** 20 $V_{CC\pm} = \pm 12 V$ 16 T<sub>A</sub> = 25°C 12 $V_{OL}(V_I = 2 V)$ IO - Output Current - mA 8 4 3-kΩ Load Line 0 -4 $V_{OH} (V_{I} = 0.8 V)$ -8 -12 -16

**OUTPUT CURRENT** 

# SHORT-CIRCUIT OUTPUT CURRENT



Figure 7

# OUTPUT VOLTAGE vs FREE-AIR TEMPERATURE

0

VO - Output Voltage - V

Figure 6

8

12

16



**POWER-OFF OUTPUT RESISTANCE** 

#### TYPICAL CHARACTERISTICS









#### TYPICAL CHARACTERISTICS

#### PROPAGATION DELAY TIME FREE-AIR TEMPERATURE 2 $R_I = 7 k\Omega$ <sup>t</sup>PHL $R_L = 3 k\Omega$ 1.75 $t_{pd}$ - Propagation Delay Time – $\mu$ s 1.5 1.25 $R_L = 3 k\Omega$ **tPLH** 1 $R_L = 7 k\Omega$ 0.75 0.5 $V_{CC\pm} = \pm 12 V$ 0.25 C<sub>L</sub> = 15 pF 0 0 20 40 60 80 100 120 T<sub>A</sub> - Free-Air Temperature - °C



# OUTPUT ENABLE TIME TO HIGH LEVEL vs FREE-AIR TEMPERATURE

Figure 13



#### OUTPUT DISABLE TIME FROM HIGH LEVEL vs FREE-AIR TEMPERATURE



# **TYPICAL CHARACTERISTICS**

#### **OUTPUT ENABLE TIME TO LOW LEVEL** FREE-AIR TEMPERATURE 8 $V_{CC} \pm = \pm 12 V$ t PZL $\,$ – Output Enable Time to Low Level – $\mu\,\text{s}$ $R_L = 3 k\Omega$ 7 $C_{L}^{-} = 15 \text{ pF}$ 6 5 4 3 2 1 0 0 20 40 60 80 100 120

Figure 17

 $T_A$  – Free-Air Temperature –  $^{\circ}C$ 

# **OUTPUT DISABLE TIME FROM LOW LEVEL** FREE-AIR TEMPERATURE $V_{CC} \pm = \pm 12 V$ $R_L = 3 k\Omega$ 2.5 $C_{L} = 15 \, pF$ 2



Figure 18

www.ti.com

11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| SN75C198D             | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C198     |
| SN75C198D.A           | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C198     |
| SN75C198N             | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | 0 to 70      | SN75C198N    |
| SN75C198N.A           | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | 0 to 70      | SN75C198N    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75C198D   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75C198D.A | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75C198N   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75C198N.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025