









**TPS54561** SLVSBO1G - JULY 2013 - REVISED JUNE 2021

# TPS54561 4.5-V to 60-V Input, 5-A, Step-Down DC-DC Converter with Soft-Start and Eco-mode™

### 1 Features

- High efficiency at light loads with pulse skipping Eco-mode™
- 87-mΩ high-side MOSFET
- 152-µA operating quiescent current and 2-µA shutdown current
- 100-kHz to 2.5-MHz adjustable switching frequency
- Synchronizes to external clock
- Low dropout at light loads with integrated BOOT recharge FET
- Adjustable UVLO voltage and hysteresis
- UV and OV power-good output
- Adjustable soft start and sequencing
- 0.8-V 1% internal voltage reference
- 10-pin WSON with thermal pad package
- –40°C to 150°C T<sub>J</sub> operating range
- Create a custom design using the TPS54561 with the WEBENCH® Power Designer

## 2 Applications

- Industrial automation and motor control
- Vehicle accessories: GPS (see SLVA412), entertainment
- USB dedicated charging ports and battery chargers (see SLVA464)
- 12-V, 24-V, and 48-V industrial, automotive, and communications power systems



**Simplified Schematic** 

## 3 Description

The TPS54561 is a 60-V, 5-A, step down regulator with an integrated high side MOSFET. The device survives load dump pulses up to 65V per ISO 7637. Current mode control provides simple external compensation and flexible component selection. A low ripple pulse skip mode reduces the no load supply current to 152 µA. Shutdown supply current is reduced to 2 µA when the enable pin is pulled low.

Undervoltage lockout is internally set at 4.3 V but can increase using an external resistor divider at the enable pin. The output voltage start up ramp is controlled by the soft start pin that can also be configured for sequencing/tracking. An open drain power good signal indicates the output is within 93% to 106% of its nominal voltage.

A wide adjustable switching-frequency range allows for optimization of either efficiency or external Cycle-by-cycle component size. current limit, frequency foldback and thermal shutdown protects internal and external components during an overload condition.

The TPS54561 is available in an 10-pin 4-mm × 4-mm WSON package.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| TPS54561    | WSON (10)              | 4.00 mm × 4.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Efficiency vs Load Current** 



# **Table of Contents**

| 1 F        | eatures                                     | 1                      | 8 Application and Implementation                | 30   |
|------------|---------------------------------------------|------------------------|-------------------------------------------------|------|
| 2 <i>A</i> | Applications                                | 1                      | 8.1 Application Information                     | 30   |
|            | Description                                 |                        | 8.2 Typical Applications                        |      |
|            | Revision History                            |                        | 9 Power Supply Recommendations                  |      |
|            | Pin Configuration and Functions             |                        | 10 Layout                                       |      |
|            | pecifications                               |                        | 10.1 Layout Guidelines                          |      |
|            | 6.1 Absolute Maximum Ratings                |                        | 10.2 Layout Example                             |      |
|            | 3.2 ESD Ratings                             |                        | 10.3 Estimated Circuit Area                     |      |
|            | 6.3 Recommended Operating Conditions        |                        | 11 Device and Documentation Support             |      |
|            | 6.4 Thermal Information                     |                        | 11.1 Device Support                             |      |
|            | 6.5 Electrical Characteristics              |                        | 11.2 Documentation Support                      |      |
|            | 6.6 Timing Requirements                     |                        | 11.3 Receiving Notification of Documentation Up |      |
|            | 6.7 Switching Characteristics               |                        | 11.4 Support Resources                          |      |
|            | S.8 Typical Characteristics                 |                        | 11.5 Trademarks                                 |      |
|            | Detailed Description                        |                        | 11.6 Electrostatic Discharge Caution            |      |
|            | 7.1 Overview                                |                        | 11.7 Glossary                                   | 47   |
|            | 7.2 Functional Block Diagram                |                        | 12 Mechanical, Packaging, and Orderable         |      |
| 7          | 7.3 Feature Description                     | 15                     | Information                                     | 47   |
| 7          | 7.4 Device Functional Modes                 | <mark>29</mark>        |                                                 |      |
|            |                                             | Revision<br>jures, and |                                                 |      |
| •          |                                             |                        |                                                 |      |
| •          | Changed SW - GND 5-ns and 10-ns translet    | nt max va              | llues to 67 V                                   | 5    |
| Ch         | anges from Revision E (February 2016) to    | Povisio                | n F ( lanuary 2017)                             | Page |
| -          |                                             |                        | etailed Design Procedure, and Device Supports   |      |
|            |                                             |                        | etalled besign r rocedure, and bevice supports  |      |
|            |                                             |                        |                                                 |      |
|            |                                             |                        |                                                 |      |
|            |                                             |                        |                                                 |      |
| •          | Changed From: power pad To: thermal pa      | ia in the              | Layout Guidelines section                       | 45   |
| Ch         | anges from Revision C (November 2013)       | to Revisi              | on D (February 2016)                            | Page |
| -          |                                             |                        | n, Device Functional Modes, Application and     |      |
|            | Implementation section, Power Supply Reco   |                        |                                                 |      |
|            | •                                           |                        | ckaging, and Orderable Information section      | 1    |
|            | Documentation Support Section, and Mecha    | IIICai, Pac            | ckaging, and Orderable information section      |      |
| Ch         | anges from Revision B (November 2013)       | to Revisi              | on C (November 2013)                            | Page |
|            | · · · · · · · · · · · · · · · · · · ·       |                        | uction                                          |      |
| _          | Changed the device from . I Toddot I Teview |                        | 301011                                          |      |
| Ch         | anges from Revision A (October 2013) to     | Revisior               | B (November 2013)                               | Page |
| •          | Changed PowerPAD to Thermal Pad in FEA      | TURES I                | st item                                         | 1    |
|            |                                             |                        | ION section                                     |      |
|            |                                             |                        | VICE INFORMATION section                        |      |
| _          | Deleted ONDERTING TWI ONWATTON table to     | ,cioie <i>D</i> E      | VIOL IIVI OI WATTON SCOUOTI                     | 4    |
| Ch         | anges from Revision * (July 2013) to Revi   | sion A (C              | October 2013)                                   | Page |
| •          | <u> </u>                                    |                        | 630 KhZ To: f <sub>SW</sub> = 620 kHz           |      |
|            | ., = = : 9.5.                               | , , , ,                | Ovv                                             |      |

Added the APPLICATION INFORMATION section......31







Copyright © 2021 Texas Instruments Incorporated



# **5 Pin Configuration and Functions**



Figure 5-1. DPR Package 10-Pin WSON Top View

**Table 5-1. Pin Functions** 

| PIN         | PIN |     | PIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  | PIN |  | DESCRIPTION |
|-------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|--|-------------|
| NAME        | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |     |  |             |
| воот        | 1   | 0   | A bootstrap capacitor is required between BOOT and SW. If the voltage on this capacitor is below the minimum required to operate the high-side MOSFET, the gate drive is switched off until the capacitor is refreshed.                                                                                                                                                                                                                                                                                                        |  |     |  |             |
| VIN         | 2   | ı   | Input supply voltage with 4.5-V to 60-V operating range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |     |  |             |
| EN          | 3   | ı   | Enable pin, with internal pull-up current source. Pull below 1.2 V to disable. Float to enable. Adjust the input undervoltage lockout with two resistors. See Section 7.3.7.                                                                                                                                                                                                                                                                                                                                                   |  |     |  |             |
| SS/TR  4    |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |     |  |             |
| RT/CLK      | 5   | 1   | Resistor Timing and External Clock. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the operating mode returns to resistor frequency programming. |  |     |  |             |
| FB          | 6   | 1   | Inverting input of the transconductance (gm) error amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |     |  |             |
| COMP        | 7   | 0   | Error amplifier output and input to the output switch current (PWM) comparator. Connect frequency compensation components to this pin.                                                                                                                                                                                                                                                                                                                                                                                         |  |     |  |             |
| GND         | 8   | _   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |     |  |             |
| sw          | 9   | ı   | The source of the internal high-side power MOSFET and switching node of the converter.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |     |  |             |
| PWRGD       | 10  | 0   | Power Good is an open drain output that asserts low if the output voltage is out of regulation due to thermal shutdown, dropout, over-voltage or EN shut down                                                                                                                                                                                                                                                                                                                                                                  |  |     |  |             |
| Thermal Pad | 11  | _   | GND pin must be electrically connected to the exposed pad on the printed circuit board for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |     |  |             |

Product Folder Links: TPS54561

## **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                                             |                                                | MIN  | MAX | UNIT |
|---------------------------------------------|------------------------------------------------|------|-----|------|
|                                             | VIN                                            | -0.3 | 65  |      |
|                                             | VIN - SW, 5-ns Transient                       | -7   | 67  |      |
|                                             | VIN - SW, 10-ns Transient                      | -2   | 67  |      |
|                                             | EN                                             | -0.3 | 8.4 |      |
|                                             | BOOT-SW                                        | -0.3 | 8   |      |
|                                             | FB                                             | -0.3 | 3   |      |
| Voltage                                     | COMP                                           | -0.3 | 3   | V    |
|                                             | PWRGD                                          | -0.3 | 6   |      |
|                                             | SS/TR                                          | -0.3 | 3   |      |
|                                             | RT/CLK                                         | -0.3 | 3.6 |      |
|                                             | SW - GND, 5-ns Transient                       | -7   | 67  |      |
|                                             | SW - GND, 10-ns Transient                      | -2   | 67  |      |
|                                             | SW                                             | -0.6 | 65  |      |
| Operating junction temperature, T           | Operating junction temperature, T <sub>J</sub> |      | 150 | °C   |
| Storage temperature range, T <sub>stg</sub> |                                                | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN | NOM MAX | UNIT |
|------------------------------------------------|-----|---------|------|
| Supply input voltage, V <sub>VIN</sub>         | 4.5 | 60      | V    |
| Output voltage, V <sub>O</sub>                 | 0.8 | 58.8    | V    |
| Output current, I <sub>O</sub>                 | 0   | 5       | Α    |
| Operating junction temperature, T <sub>J</sub> | -40 | 150     | °C   |

### **6.4 Thermal Information**

|                       |                                                         | TPS54561   |      |
|-----------------------|---------------------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup> (2)                       | DPR (WSON) | UNIT |
|                       |                                                         | 10 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (standard board) | 35.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance                | 34.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                    | 12.3       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter              | 0.3        | °C/W |



|                        | THERMAL METRIC <sup>(1)</sup> (2)            | TPS54561<br>DPR (WSON)<br>10 PINS | UNIT |
|------------------------|----------------------------------------------|-----------------------------------|------|
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 12.5                              | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case(bottom) thermal resistance  | 2.2                               | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
- (2) Power rating at a specific ambient temperature TA should be determined with a junction temperature of 150°C. This is the point where distortion starts to substantially increase. See Section 8.2.1.2.12 for more information.



# **6.5 Electrical Characteristics**

 $T_J = -40$ °C to 150°C,  $V_{IN} = 4.5$  V to 60 V (unless otherwise noted)

| PARAMETER                                                  | TEST CONDITIONS                                                 | MIN   | TYP    | MAX   | UNIT     |
|------------------------------------------------------------|-----------------------------------------------------------------|-------|--------|-------|----------|
| SUPPLY VOLTAGE (VIN PIN)                                   |                                                                 |       |        |       |          |
| Operating input voltage                                    |                                                                 | 4.5   |        | 60    | V        |
| Internal undervoltage lockout threshold                    | Rising                                                          | 4.1   | 4.3    | 4.48  | V        |
| Internal undervoltage lockout threshold hysteresis         |                                                                 |       | 325    |       | mV       |
| Shutdown supply current                                    | EN = 0 V, 25°C, 4.5 V ≤ VIN ≤ 60 V                              |       | 2.25   | 4.5   |          |
| Operating: nonswitching supply current                     | FB = 0.9 V, T <sub>A</sub> = 25°C                               |       | 152    | 200   | μΑ       |
| ENABLE AND UVLO (EN PIN)                                   |                                                                 | 1     |        | 1     |          |
| Enable threshold voltage                                   | No voltage hysteresis, rising and falling                       | 1.1   | 1.2    | 1.3   | V        |
|                                                            | Enable threshold +50 mV                                         |       | -4.6   |       |          |
| Input current                                              | Enable threshold –50 mV                                         | -0.58 | -1.2   | -1.8  | μΑ       |
| Hysteresis current                                         |                                                                 | -2.2  | -3.4   | -4.5  | μA       |
| Enable to COMP active                                      | V <sub>IN</sub> = 12 V, T <sub>A</sub> = 25°C                   |       | 540    |       | us<br>µs |
| VOLTAGE REFERENCE                                          | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                           |       |        |       |          |
| Voltage reference                                          |                                                                 | 0.792 | 0.8    | 0.808 | V        |
| HIGH-SIDE MOSFET                                           |                                                                 | 0.732 | 0.0    | 0.000 | v        |
| On-resistance                                              | WINI - 42 V POOT SW - 6 V                                       |       | 87     | 185   |          |
|                                                            | VIN = 12 V, BOOT-SW = 6 V                                       |       | 07     | 100   | mΩ       |
| ERROR AMPLIFIER                                            | T                                                               |       |        |       |          |
| Input current                                              |                                                                 |       | 50     |       | nA       |
| Error amplifier transconductance (g <sub>M</sub> )         | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V$                 |       | 350    |       | μMhos    |
| Error amplifier transconductance $(g_M)$ during soft-start | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V, V_{FB} = 0.4 V$ |       | 77     |       | μMhos    |
| Error amplifier dc gain                                    | V <sub>FB</sub> = 0.8 V                                         |       | 10,000 |       | V/V      |
| Min unity gain bandwidth                                   |                                                                 |       | 2500   |       | kHz      |
| Error amplifier source/sink                                | V <sub>(COMP)</sub> = 1 V, 100 mV overdrive                     |       | ±30    |       | μΑ       |
| COMP to SW current transconductance                        |                                                                 |       | 17     |       | A/V      |
| CURRENT LIMIT                                              |                                                                 |       | ,      |       |          |
|                                                            | All VIN and temperatures, Open Loop <sup>(1)</sup>              | 6.3   | 7.5    | 8.8   |          |
| Current limit threshold                                    | All temperatures, VIN = 12 V, Open Loop <sup>(1)</sup>          | 6.3   | 7.5    | 8.3   | Α        |
|                                                            | VIN = 12 V, T <sub>A</sub> = 25°C, Open Loop <sup>(1)</sup>     | 7.1   | 7.5    | 7.9   |          |
| Current limit threshold delay                              |                                                                 |       | 60     |       | ns       |
| THERMAL SHUTDOWN                                           |                                                                 | I     |        |       |          |
| Thermal shutdown                                           |                                                                 |       | 176    |       | °C       |
| Thermal shutdown hysteresis                                |                                                                 |       | 12     |       | °C       |
| TIMING RESISTOR AND EXTERNAL CLOC                          | CK (RT/CLK PIN)                                                 |       |        |       |          |
| RT/CLK high threshold                                      | ,                                                               |       | 1.55   | 2     | V        |
| RT/CLK low threshold                                       |                                                                 | 0.5   | 1.2    |       |          |
| SOFT START AND TRACKING (SS/TR PIN                         | )                                                               | 0.0   | 1.2    |       | •        |
| Charge current                                             | V <sub>SS/TR</sub> = 0.4 V                                      |       | 1.7    |       | μA       |
| SS/TR-to-FB matching                                       | V <sub>SS/TR</sub> = 0.4 V                                      |       | 42     |       | mV       |
| SS/TR-to-reference crossover                               | 98% nominal                                                     |       | 1.16   |       | V        |
| SS/TR discharge current (overload)                         | FB = 0 V, V <sub>SS/TR</sub> = 0.4 V                            |       | 354    |       | μA       |
| SS/TR discharge voltage                                    | FB = 0 V                                                        |       | 54     |       | mV       |
| POWER GOOD (PWRGD PIN)                                     | 1                                                               |       |        |       |          |
| FB threshold for PWRGD low                                 | FB falling                                                      |       | 90     |       | %        |
| FB threshold for PWRGD high                                | FB rising                                                       |       | 93     |       | %        |
|                                                            |                                                                 | 1     | 00     |       | ,,       |



 $T_{\rm J}$  = -40°C to 150°C,  $V_{\rm IN}$  = 4.5 V to 60 V (unless otherwise noted)

| PARAMETER                      | TEST CONDITIONS                                         | MIN | TYP | MAX | UNIT |
|--------------------------------|---------------------------------------------------------|-----|-----|-----|------|
| FB threshold for PWRGD high    | FB falling                                              |     | 106 |     | %    |
| Hysteresis                     | FB falling                                              |     | 2.5 |     | %    |
| Output high leakage            | V <sub>PWRGD</sub> = 5.5 V, T <sub>A</sub> = 25°C       |     | 10  |     | nA   |
| On resistance                  | I <sub>PWRGD</sub> = 3 mA, V <sub>FB</sub> < 0.79 V     |     | 45  |     | Ω    |
| Minimum VIN for defined output | V <sub>PWRGD</sub> < 0.5 V, I <sub>PWRGD</sub> = 100 μA |     | 0.9 | 2   | V    |

<sup>(1)</sup> Open Loop current limit measured directly at the SW pin and is independent of the inductor value and slope compensation.

## 6.6 Timing Requirements

 $T_J = -40$ °C to 150°C, VIN = 4.5 V to 60 V (unless otherwise noted)

|                                                                                              | MIN | NOM | MAX | UNIT |
|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK PIN)                                              |     |     |     |      |
| Minimum CLK input pulse width                                                                |     | 15  |     | ns   |
| RT/CLK falling edge to SW rising edge delay – Measured at 500 kHz with RT resistor in series |     | 55  |     | ns   |

# **6.7 Switching Characteristics**

 $T_{\rm J} = -40^{\circ}$ C to 150°C, VIN = 4.5 V to 60 V (unless otherwise noted)

| 1)40 0 to 100 0, VIIV - 4.5 V to 00 V (diliess otherwise noted) |                                          |                         |     |     |      |      |  |
|-----------------------------------------------------------------|------------------------------------------|-------------------------|-----|-----|------|------|--|
|                                                                 | PARAMETER                                | TEST CONDITIONS         | MIN | TYP | MAX  | UNIT |  |
| TIMING F                                                        | RESISTOR AND EXTERNAL CLOCK (RT          | T/CLK PIN)              |     |     |      |      |  |
| f <sub>SW</sub>                                                 | Switching frequency                      | R <sub>T</sub> = 200 kΩ | 450 | 500 | 550  | kHz  |  |
|                                                                 | Switching frequency range using RT mode  |                         | 100 |     | 2500 | kHz  |  |
|                                                                 | Switching frequency range using CLK mode |                         | 160 |     | 2300 | kHz  |  |
|                                                                 | PLL lock in time                         | Measured at 500 kHz     |     | 78  |      | μs   |  |

Product Folder Links: TPS54561



### 6.8 Typical Characteristics

















Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



## 7 Detailed Description

### 7.1 Overview

The TPS54561 is a 60-V, 5-A, step-down (buck) regulator with an integrated high side n-channel MOSFET. The device implements constant frequency, current mode control which reduces output capacitance and simplifies external frequency compensation. The wide switching frequency range of 100 kHz to 2500 kHz allows either efficiency or size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground connected to the RT/CLK pin. The device has an internal phase-locked loop (PLL) connected to the RT/CLK pin that will synchronize the power switch turn on to a falling edge of an external clock signal.

The TPS54561 has a default input start-up voltage of 4.3 V typical. The EN pin can be used to adjust the input voltage undervoltage lockout (UVLO) threshold with two external resistors. An internal pull up current source enables operation when the EN pin is floating. The operating current is 152  $\mu$ A under no load condition when not switching. When the device is disabled, the supply current is 2  $\mu$ A.

The integrated  $87\text{-m}\Omega$  high side MOSFET supports high efficiency power supply designs capable of delivering 5 A of continuous current to a load. The gate drive bias voltage for the integrated high side MOSFET is supplied by a bootstrap capacitor connected from the BOOT to SW pins. The TPS54561 reduces the external component count by integrating the bootstrap recharge diode. The BOOT pin capacitor voltage is monitored by a UVLO circuit which turns off the high side MOSFET when the BOOT to SW voltage falls below a preset threshold. An automatic BOOT capacitor recharge circuit allows the TPS54561 to operate at high duty cycles approaching 100%. Therefore, the maximum output voltage is near the minimum input supply voltage of the application. The minimum output voltage is the internal 0.8-V feedback reference.

Output overvoltage transients are minimized by an Overvoltage Protection (OVP) comparator. When the OVP comparator is activated, the high side MOSFET is turned off and remains off until the output voltage is less than 106% of the desired output voltage.

The SS/TR (soft start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor should be connected to the pin to adjust the soft start time. A resistor divider can be connected to the pin for critical power supply sequencing requirements. The SS/TR pin is discharged before the output powers up. This discharging ensures a repeatable restart after an over-temperature fault, UVLO fault or a disabled condition. When the overload condition is removed, the soft start circuit controls the recovery from the fault output level to the nominal regulation voltage. A frequency foldback circuit reduces the switching frequency during start up and overcurrent fault conditions to help maintain control of the inductor current.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

# 7.3 Feature Description

#### 7.3.1 Fixed Frequency PWM Control

The TPS54561 uses fixed frequency, peak current mode control with adjustable switching frequency. The output voltage is compared through external resistors connected to the FB pin to an internal voltage reference by an error amplifier. An internal oscillator initiates the turn on of the high side power switch. The error amplifier output at the COMP pin controls the high side power switch current. When the high side MOSFET switch current reaches the threshold level set by the COMP voltage, the power switch is turned off. The COMP pin voltage will increase and decrease as the output current increases and decreases. The device implements current limiting by clamping the COMP pin voltage to a maximum level. The pulse skipping Eco-mode is implemented with a minimum voltage clamp on the COMP pin.

#### 7.3.2 Slope Compensation Output Current

The TPS54561 adds a compensating ramp to the MOSFET switch current sense signal. This slope compensation prevents sub-harmonic oscillations at duty cycles greater than 50%. The peak current limit of the high side switch is not affected by the slope compensation and remains constant over the full duty cycle range.

### 7.3.3 Pulse Skip Eco-mode

The TPS54561 operates in a pulse skipping Eco-mode at light load currents to improve efficiency by reducing switching and gate drive losses. If the output voltage is within regulation and the peak switch current at the end of any switching cycle is below the pulse skipping current threshold, the device enters Eco-mode. The pulse skipping current threshold is the peak switch current level corresponding to a nominal COMP voltage of 600 mV.

When in Eco-mode, the COMP pin voltage is clamped at 600 mV and the high side MOSFET is inhibited. Since the device is not switching, the output voltage begins to decay. The voltage control loop responds to the falling output voltage by increasing the COMP pin voltage. The high side MOSFET is enabled and switching resumes when the error amplifier lifts COMP above the pulse skipping threshold. The output voltage recovers to the regulated value, and COMP eventually falls below the Eco-mode pulse skipping threshold at which time the device again enters Eco-mode. The internal PLL remains operational when in Eco-mode. When operating at light load currents in Eco-mode, the switching transitions occur synchronously with the external clock signal.

During Eco-mode operation, the TPS54561 senses and controls peak switch current, not the average load current. Therefore the load current at which the device enters Eco-mode is dependent on the output inductor value. As the load current approaches zero, the device enters a pulse skip mode during which it draws only 152-µA input quiescent current. The circuit in Figure 8-1 enters Eco-mode at 25-mA output current and with no external load has an average input current of 280 µA.

### 7.3.4 Low Dropout Operation and Bootstrap Voltage (BOOT)

The TPS54561 provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate drive voltage for the high side MOSFET. The BOOT capacitor is refreshed when the high side MOSFET is off and the external low side diode conducts. The recommended value of the BOOT capacitor is 0.1  $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended for stable performance over temperature and voltage.

When operating with a low voltage difference from input to output, the high side MOSFET of the TPS54561 will operate at 100% duty cycle as long as the BOOT to SW pin voltage is greater than 2.1V. When the voltage from BOOT to SW drops below 2.1 V, the high side MOSFET is turned off and an integrated low side MOSFET pulls SW low to recharge the BOOT capacitor. To reduce the losses of the small low side MOSFET at high output voltages, it is disabled at 24 V output and re-enabled when the output reaches 21.5 V.

Since the gate drive current sourced from the BOOT capacitor is small, the high side MOSFET can remain on for many switching cycles before the MOSFET is turned off to refresh the capacitor. Thus the effective duty cycle of the switching regulator can be high, approaching 100%. The effective duty cycle of the converter during dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, the low side diode voltage and the printed circuit board resistance.

The start and stop voltage for a typical 5-V output application is shown in Figure 6-25 where the input voltage is plotted versus load current. The start voltage is defined as the input voltage needed to regulate the output within 1% of nominal. The stop voltage is defined as the input voltage at which the output drops by 5% or where switching stops.

During high duty cycle (low dropout) conditions, inductor current ripple increases when the BOOT capacitor is being recharged resulting in an increase in output voltage ripple. Increased ripple occurs when the off time required to recharge the BOOT capacitor is longer than the high side off time associated with cycle by cycle PWM control.

At heavy loads, the minimum input voltage must be increased to ensure a monotonic startup. Equation 1 can be used to calculate the minimum input voltage for this condition.

$$V_{O}max = Dmax \times (V_{VIN}min - I_{O}max \times R_{DS(on)} + Vd) - Vd - I_{O}max \times R_{dc}$$
(1)

### Where:

- Dmax ≥ 0.9
- Vd = Forward Drop of the Catch Diode
- R<sub>dc</sub> = DC resistance of output inductor

www.ti.com

- $R_{DS(on)} = 1 / (-0.3 \times VB2SW^2 + 3.577 \times VB2SW 4.246)$
- VB2SW = VBOOT + Vd
- VBOOT =  $(1.41 \times V_{VIN} 0.554 Vd \times fsw 1.847 \times 10^3 \times IB2SW) / (1.41 + fsw)$
- fsw = Operating frequency in MHz
- IB2SW =  $100 \times 10^{-6}$  A

#### 7.3.5 Error Amplifier

The TPS54561 voltage regulation loop is controlled by a transconductance error amplifier. The error amplifier compares the FB pin voltage to the lower of the internal soft-start voltage or the internal 0.8-V voltage reference. The transconductance (gm) of the error amplifier is 350  $\mu$ A/V during normal operation. During soft-start operation, the transconductance is reduced to 78  $\mu$ A/V and the error amplifier is referenced to the internal soft-start voltage.

The frequency compensation components (capacitor, series resistor and capacitor) are connected between the error amplifier output COMP pin and GND pin.

### 7.3.6 Adjusting the Output Voltage

The internal voltage reference produces a precise  $0.8\text{-V} \pm 1\%$  voltage reference over the operating temperature and voltage range by scaling the output of a bandgap reference circuit. The output voltage is set by a resistor divider from the output node to the FB pin. Using 1% tolerance or better divider resistors is recommended. Select the low side resistor  $R_{LS}$  for the desired divider current and use Equation 2 to calculate  $R_{HS}$ . To improve efficiency at light loads consider using larger value resistors. However, if the values are too high, the regulator will be more susceptible to noise and voltage errors from the FB input current may become noticeable.

$$R_{HS} = R_{LS} \times \left(\frac{Vout - 0.8V}{0.8 V}\right)$$
 (2)

#### 7.3.7 Enable and Adjusting Undervoltage Lockout

The TPS54561 is enabled when the VIN pin voltage rises above 4.3 V and the EN pin voltage exceeds the enable threshold of 1.2 V. The TPS54561 is disabled when the VIN pin voltage falls below 4 V or when the EN pin voltage is below 1.2 V. The EN pin has an internal pull-up current source, I1, of 1.2  $\mu$ A that enables operation of the TPS54561 when the EN pin floats.

If an application requires a higher undervoltage lockout (UVLO) threshold, use the circuit shown in Figure 7-1 to adjust the input voltage UVLO with two external resistors. When the EN pin voltage exceeds 1.2 V, an additional 3.4  $\mu$ A of hysteresis current, I<sub>HYS</sub>, is sourced out of the EN pin. When the EN pin is pulled below 1.2 V, the 3.4- $\mu$ A lhys current is removed. This additional current facilitates adjustable input voltage UVLO hysteresis. Use Equation 3 to calculate R<sub>UVLO1</sub> for the desired UVLO hysteresis voltage. Use Equation 4 to calculate R<sub>UVLO2</sub> for the desired VIN start voltage.

In applications designed to start at relatively low input voltages (that is, from 4.5 V to 9 V) and withstand high input voltages (that is, from 40 V to 60 V), the EN pin may experience a voltage greater than the absolute maximum voltage of 8.4 V during the high input voltage condition. To avoid exceeding this voltage when using the EN resistors, the EN pin is clamped internally with a 5.8-V zener diode that will sink up to 150  $\mu$ A.

$$R_{UVLO1} = \frac{V_{START} - V_{STOP}}{I_{HYS}}$$
(3)

$$R_{UVLO2} = \frac{V_{ENA}}{\frac{V_{START} - V_{ENA}}{R_{UVLO1}} + I_1}$$
(4)

Copyright © 2021 Texas Instruments Incorporated





Figure 7-1. Adjustable Undervoltage Lockout (UVLO)

Figure 7-2. Internal EN Pin Clamp

### 7.3.8 Soft Start/Tracking Pin (SS/TR)

The TPS54561 effectively uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the power-supply's reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a soft start time. The TPS54561 has an internal pull-up current source of 1.7  $\mu$ A that charges the external soft start capacitor. The calculations for the soft start time (10% to 90%) are shown in Equation 5. The voltage reference ( $V_{REF}$ ) is 0.8 V and the soft start current ( $I_{SS}$ ) is 1.7  $\mu$ A. The soft start capacitor should remain lower than 0.47  $\mu$ F and greater than 0.47 nF.

$$Css(nF) = \frac{Tss(ms) \times Iss(\mu A)}{Vref(V) \times 0.8}$$
(5)

At power up, the TPS54561 will not start switching until the soft start pin is discharged to less than 54 mV to ensure a proper power up, see Figure 7-3.

Also, during normal operation, the TPS54561 will stop switching and the SS/TR must be discharged to 54 mV, when the VIN UVLO is exceeded, EN pin pulled below 1.2 V, or a thermal shutdown event occurs.

The FB voltage will follow the SS/TR pin voltage with a 42-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% on the internal reference voltage the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference (see Figure 6-23). The SS/TR voltage will ramp linearly until clamped at 2.7 V typically as shown in Figure 7-3.



Figure 7-3. Operation of SS/TR Pin when Starting

#### 7.3.9 Sequencing

Many of the common power supply sequencing methods can be implemented using the SS/TR, EN, and PWRGD pins. The sequential method can be implemented using an open drain output of a power on reset pin of another device. The sequential method is illustrated in Figure 7-4 using two TPS54561 devices. The power good is Connected to the EN pin on the TPS54561 which will enable the second power supply once the primary supply reaches regulation. If needed, a 1-nF ceramic capacitor on the EN pin of the second power supply will provide a 1-ms start up delay. Figure 7-5 shows the results of Figure 7-4.





Figure 7-6 shows a method for ratio-metric start up sequence by connecting the SS/TR pins together. The regulator outputs will ramp up and reach regulation at the same time. When calculating the soft start time the pull up current source must be doubled in Equation 5. Figure 7-7 shows the results of Figure 7-6.





Figure 7-8. Schematic for Ratio-Metric and Simultaneous Start-Up Sequence

Ratio-metric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 7-8 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 6 and Equation 7, the tracking resistors can be calculated to initiate the Vout2 slightly before, after or at the same time as Vout1. Equation 8 is the voltage difference between Vout1 and Vout2 at the 95% of nominal output regulation.

The deltaV variable is zero volts for simultaneous sequencing. To minimize the effect of the inherent SS/TR to FB offset ( $V_{SSOFFSET}$ ) in the soft start circuit and the offset created by the pullup current source (Iss) and tracking resistors, the  $V_{SSOFSET}$  and  $I_{SS}$  are included as variables in the equations.

To design a ratio-metric start up in which the Vout2 voltage is slightly greater than the Vout1 voltage when Vout2 reaches regulation, use a negative number in Equation 6 through Equation 8 for deltaV. Equation 8 will result in a positive number for applications which the Vout2 is slightly lower than Vout1 when Vout2 regulation is achieved.

Since the SS/TR pin must be pulled below 54 mV before starting after an EN, UVLO or thermal shutdown fault, careful selection of the tracking resistors ensures that the device will restart after a fault. The calculated R1 value from Equation 6 must be greater than the value calculated in Equation 9 to ensure the device recovers from a fault.

As the SS/TR voltage becomes more than 85% of the nominal reference voltage the  $V_{SSOFFSET}$  becomes larger as the soft start circuits gradually handoff the regulation reference to the internal voltage reference. The SS/TR pin voltage needs to be greater than 1.5 V for a complete handoff to the internal voltage reference.

$$R1 = \frac{Vout2 + deltaV}{VREF} \times \frac{Vssoffset}{Iss}$$
 (6)

$$R2 = \frac{VREF \times R1}{Vout2 + deltaV - VREF}$$
(7)

$$deltaV = Vout1 - Vout2$$
 (8)

$$R1 > 2800 \times Vout1 - 180 \times deltaV$$
 (9)



## 7.3.10 Constant Switching Frequency and Timing Resistor (RT/CLK) Pin)

The switching frequency of the TPS54561 is adjustable over a wide range from 100 kHz to 2500 kHz by placing a resistor between the RT/CLK pin and GND pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor to ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 10 or Equation 11 or the curves in Figure 6-5 and Figure 6-6. To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the conversion efficiency, maximum input voltage and minimum controllable on time should be considered. The minimum controllable on time is typically 135 ns which limits the maximum operating frequency in applications with high input to output step down ratios. The maximum switching frequency is also limited by the frequency foldback circuit. A more detailed discussion of the maximum switching frequency is provided in the next section.

$$R_{T} (k\Omega) = \frac{101756}{f \text{sw } (kHz)^{1.008}}$$
 (10)

$$f$$
sw (kHz) =  $\frac{92417}{RT (k\Omega)^{0.991}}$  (11)

### 7.3.11 Maximum Switching Frequency

To protect the converter in overload conditions at higher switching frequencies and input voltages, the TPS54561 implements a frequency foldback. The oscillator frequency is divided by 1, 2, 4, and 8 as the FB pin voltage falls from 0.8 V to 0 V. The TPS54561 uses a digital frequency foldback to enable synchronization to an external clock during normal start-up and fault conditions. During short-circuit events, the inductor current may exceed the peak current limit because of the high input voltage and the minimum controllable on time. When the output voltage is forced low by the shorted load, the inductor current decreases slowly during the switch off time. The frequency foldback effectively increases the off time by increasing the period of the switching cycle providing more time for the inductor current to ramp down.

With a maximum frequency foldback ratio of 8, there is a maximum frequency at which the inductor current can be controlled by frequency foldback protection. Equation 13 calculates the maximum switching frequency at which the inductor current will remain under control when  $V_{OUT}$  is forced to  $V_{OUT(SC)}$ . The selected operating frequency should not exceed the calculated value.

Equation 12 calculates the maximum switching frequency limitation set by the minimum controllable on time and the input to output step down ratio. Setting the switching frequency above this value will cause the regulator to skip switching pulses to achieve the low duty cycle required to regulate the output at maximum input voltage.

$$f_{SW(max\,skip)} = \frac{1}{t_{ON}} \times \left( \frac{I_O \times R_{dc} + V_{OUT} + V_d}{V_{IN} - I_O \times R_{DS(on)} + V_d} \right)$$
(12)

$$f_{SW(shift)} = \frac{f_{DIV}}{t_{ON}} \times \left( \frac{I_{CL} \times R_{dc} + V_{OUT(sc)} + V_{d}}{V_{IN} - I_{CL} \times R_{DS(on)} + V_{d}} \right)$$
(13)

 $\begin{array}{ll} I_O & & \text{Output current} \\ I_{CL} & & \text{Current limit} \\ R_{dc} & & \text{Inductor resistance} \\ V_{IN} & & \text{Maximum input voltage} \end{array}$ 

V<sub>OUT</sub> Output voltage

V<sub>OUT(SC)</sub> Output voltage during short

 $\begin{array}{ll} V_d & & \text{Diode voltage drop} \\ R_{\text{DS(on)}} & & \text{Switch on resistance} \\ t_{\text{ON}} & & \text{Controllable on time} \end{array}$ 

 $f_{\mathsf{DIV}}$  Frequency divide equals (1, 2, 4, or 8)

### 7.3.12 Synchronization to RT/CLK Pin

The RT/CLK pin can receive a frequency synchronization signal from an external system clock. To implement this synchronization feature connect a square wave to the RT/CLK pin through either circuit network shown in Figure 7-12. The square wave applied to the RT/CLK pin must switch lower than 0.5 V and higher than 2 V and have a pulse width greater than 15 ns. The synchronization frequency range is 160 kHz to 2300 kHz. The rising edge of the SW will be synchronized to the falling edge of RT/CLK pin signal. The external synchronization circuit should be designed such that the default frequency set resistor is connected from the RT/CLK pin to ground when the synchronization signal is off. When using a low impedance signal source, the frequency set resistor is connected in parallel with an ac coupling capacitor to a termination resistor (that is, 50  $\Omega$ ) as shown in Figure 7-12. The two resistors in series provide the default frequency setting resistance when the signal source is turned off. The sum of the resistance should set the switching frequency close to the external CLK frequency. AC coupling the synchronization signal through a 10-pF ceramic capacitor to RT/CLK pin is recommended.

The first time the RT/CLK is pulled above the PLL threshold the TPS54561 switches from the RT resistor free-running frequency mode to the PLL synchronized mode. The internal 0.5 V voltage source is removed and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the external signal. The switching frequency can be higher or lower than the frequency set with the RT/CLK resistor. The device transitions from the resistor mode to the PLL mode and locks onto the external clock frequency within 78 microseconds. During the transition from the PLL mode to the resistor programmed mode, the switching frequency will fall to 150 kHz and then increase or decrease to the resistor programmed frequency when the 0.5-V bias voltage is reapplied to the RT/CLK resistor.

The switching frequency is divided by 8, 4, 2, and 1 as the FB pin voltage ramps from 0 to 0.8 V. The device implements a digital frequency foldback to enable synchronizing to an external clock during normal start-up and fault conditions. Figure 7-13, Figure 7-14, and Figure 7-15 show the device synchronized to an external system clock in continuous conduction mode (CCM), discontinuous conduction (DCM), and pulse skip mode (Eco-Mode).



Figure 7-12. Synchronizing to a System Clock





### 7.3.13 Accurate Current Limit Operation

The TPS54561 implements peak current mode control in which the COMP pin voltage controls the peak current of the high side MOSFET. A signal proportional to the high side switch current and the COMP pin voltage are compared each cycle. When the peak switch current intersects the COMP control voltage, the high side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier increases switch current by driving the COMP pin high. The error amplifier output is clamped internally at a level which sets the peak switch current limit. The TPS54561 provides an accurate current limit threshold with a typical current limit delay of 60 ns. With smaller inductor values, the delay will result in a higher peak inductor current. The relationship between the inductor value and the peak inductor current is shown in Figure 7-16.



Figure 7-16. Current Limit Delay

### 7.3.14 Power Good (PWRGD Pin)

The PWRGD pin is an open drain output. Once the FB pin is between 93% and 106% of the internal voltage reference the PWRGD pin is de-asserted and the pin floats. A pull-up resistor of 1 k $\Omega$  to a voltage source that is 5.5 V or less is recommended. A higher pull-up resistance reduces the amount of current drawn from the pull-up voltage source when the PWRGD pin is asserted low. A lower pull-up resistance reduces the switching noise seen on the PWRGD signal. The PWRGD is in a defined state once the VIN input voltage is greater than 2 V but with reduced current sinking capability. The PWRGD will achieve full current sinking capability as VIN input voltage approaches 3 V.

The PWRGD pin is pulled low when the FB is lower than 90% or greater than 108% of the nominal internal reference voltage. Also, PWRGD is pulled low, if UVLO or thermal shutdown are asserted or the EN pin pulled low.

#### 7.3.15 Overvoltage Protection

The TPS54561 incorporates an output overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance. For example, when the power supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier will increase to a maximum voltage corresponding to the peak current limit threshold. When the overload condition is removed, the regulator output rises and the error amplifier output transitions to the normal operating level. In some applications, the power supply output voltage can increase faster than the response of the error amplifier output resulting in an output overshoot.

The OVP feature minimizes output overshoot when using a low value output capacitor by comparing the FB pin voltage to the rising OVP threshold which is nominally 108% of the internal voltage reference. If the FB pin voltage is greater than the rising OVP threshold, the high side MOSFET is immediately disabled to minimize output overshoot. When the FB voltage drops below the falling OVP threshold which is nominally 106% of the internal voltage reference, the high side MOSFET resumes normal operation.

#### 7.3.16 Thermal Shutdown

The TPS54561 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 176°C. The high side MOSFET stops switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature falls below 164°C, the device reinitiates the power up sequence controlled by discharging the SS/TR pin.

### 7.3.17 Small Signal Model for Loop Response

Figure 7-17 shows a simplified equivalent model for the TPS54561 control loop which can be simulated to check the frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a gm<sub>EA</sub> of 350  $\mu$ A/V. The error amplifier can be modeled using an ideal voltage controlled current source. The resistor R<sub>o</sub> and capacitor C<sub>o</sub> model the open loop gain and frequency response of the amplifier. The 1-mV ac voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting c/a provides the small signal response of the frequency compensation. Plotting a/b provides the small signal response of the overall loop. The dynamic loop response can be evaluated by replacing R<sub>L</sub> with a current source with the appropriate load step amplitude and step rate in a time domain analysis. This equivalent model is only valid for continuous conduction mode (CCM) operation.



Figure 7-17. Small Signal Model for Loop Response

## 7.3.18 Simple Small Signal Model for Peak Current Mode Control

Figure 7-18 describes a simple small signal model that can be used to design the frequency compensation. The TPS54561 power stage can be approximated by a voltage-controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 14 and consists of a dc gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 7-17) is the power stage transconductance,  $gm_{PS}$ . The  $gm_{PS}$  for the TPS54561 is 17 A/V. The low-frequency gain of the power stage is the product of the transconductance and the load resistance as shown in Equation 15.

As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current (see Equation 16). The combined effect is highlighted by the dashed line in the right half of Figure 7-18. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same with varying load conditions. The type of output capacitor chosen determines whether the ESR zero has a profound effect on the frequency compensation design. Using high ESR aluminum electrolytic capacitors may reduce the number frequency compensation components needed to stabilize the overall loop because the phase margin is increased by the ESR zero of the output capacitor (see Equation 17).



Figure 7-18. Simple Small Signal Model and Frequency Response for Peak Current Mode Control

$$\frac{V_{OUT}}{V_{C}} = Adc \times \frac{\left(1 + \frac{s}{2\pi \times f_{Z}}\right)}{\left(1 + \frac{s}{2\pi \times f_{P}}\right)}$$
(14)

$$Adc = gm_{ps} \times R_{L}$$
 (15)

$$f_{P} = \frac{1}{C_{OUT} \times R_{L} \times 2\pi} \tag{16}$$

$$f_{Z} = \frac{1}{C_{\text{OUT}} \times R_{\text{ESR}} \times 2\pi}$$
(17)

#### 7.3.19 Small Signal Model for Frequency Compensation

The TPS54561 uses a transconductance amplifier for the error amplifier and supports three of the commonly-used frequency compensation circuits. Compensation circuits Type 2A, Type 2B, and Type 1 are shown in Figure 7-19. Type 2 circuits are typically implemented in high bandwidth power-supply designs using low ESR output capacitors. The Type 1 circuit is used with power-supply designs with high-ESR aluminum electrolytic or tantalum capacitors. Equation 18 and Equation 19 relate the frequency response of the amplifier to the small signal model in Figure 7-19. The open-loop gain and bandwidth are modeled using the  $R_{\rm O}$  and  $C_{\rm O}$  shown in Figure 7-19. See the application section for a design example using a Type 2A network with a low ESR output capacitor.

Equation 18 through Equation 27 are provided as a reference. An alternative is to use WEBENCH software tools to create a design based on the power supply requirements.





Figure 7-19. Types of Frequency Compensation



Figure 7-20. Frequency Response of the Type 2A and Type 2B Frequency Compensation

$$Ro = \frac{Aol(V/V)}{gm_{ea}}$$
 (18)

$$C_{O} = \frac{gm_{ea}}{2\pi \times BW (Hz)}$$
 (19)

$$EA = A0 \times \frac{\left(1 + \frac{s}{2\pi \times f_{Z1}}\right)}{\left(1 + \frac{s}{2\pi \times f_{P1}}\right) \times \left(1 + \frac{s}{2\pi \times f_{P2}}\right)}$$
(20)

$$A0 = gm_{ea} \times Ro \times \frac{R2}{R1 + R2}$$
 (21)

A1 = 
$$gm_{ea} \times Ro| | R3 \times \frac{R2}{R1 + R2}$$
 (22)



$$P1 = \frac{1}{2\pi \times Ro \times C1} \tag{23}$$

$$Z1 = \frac{1}{2\pi \times R3 \times C1} \tag{24}$$

P2 = 
$$\frac{1}{2\pi \times R3 \mid \mid R_{O} \times (C2 + C_{O})}$$
 type 2a (25)

P2 = 
$$\frac{1}{2\pi \times R3 \mid |R_{O} \times C_{O}|}$$
 type 2b (26)

P2 = 
$$\frac{1}{2\pi \times R_0 \times (C2 + C_0)}$$
 type 1 (27)

#### 7.4 Device Functional Modes

The TPS54561 is designed to operate with input voltages above 4.5 V. When the VIN voltage is above the 4.3 V typical rising UVLO threshold and the EN voltage is above the 1.2 V typical threshold the device is active. If the VIN voltage falls below the typical 4-V UVLO turn off threshold the device stops switching. If the EN voltage falls below the 1.2-V threshold the device stops switching and enters a shutdown mode with low supply current of 2 µA typical.

The TPS54561 will operate in CCM when the output current is enough to keep the inductor current above 0 A at the end of each switching period. As a non-synchronous converter it will enter DCM at low output currents when the inductor current falls to 0 A before the end of a switching period. At very low output current the COMP voltage will drop to the pulse skipping threshold and the device operates in a pulse-skipping Eco-mode. In this mode the high-side MOSFET does not switch every switching period. This operating mode reduces power loss while keeping the output voltage regulated. For more information on Eco-mode see *Section 7.3.3*.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS54561 device is a 60-V, 5-A, step-down regulator with an integrated high-side MOSFET. This device typically converts a higher dc voltage to a lower dc voltage with a maximum available output current of 5 A. Example applications are: 12-V, 24-V, and 48-V industrial, automotive and communication power systems. Use the following design procedure to select component values for the TPS54561 device. The Excel® spreadsheet (SLVC452) located on the product page can help on all calculations. Alternatively, use the WEBENCH software to generate a complete design. The WEBENCH software uses an interactive design procedure and accesses a comprehensive database of components when generating a design.

### 8.2 Typical Applications

### 8.2.1 Buck Converter for 7-V to 60-V Input to 5-V at 5-A Output



Figure 8-1. 5-V Output TPS54561 Design Example

### 8.2.1.1 Design Requirements

Figure 8-1 illustrates the design of a high frequency switching regulator using ceramic output capacitors. A few parameters must be known in order to start the design process. These requirements are typically determined at the system level. Calculations can be done with the aid of WEBENCH or the excel spreadsheet (SLVC452) located on the product page. This example is designed to the following known parameters:

| PARAMETER                                     | VALUE                    |
|-----------------------------------------------|--------------------------|
| Output Voltage                                | 5 V                      |
| Transient response 1.25 A to 3.75 A load step | ΔV <sub>OUT</sub> = 4 %  |
| Maximum output current                        | 5 A                      |
| Input voltage                                 | 12 V nom. 7 V to 60 V    |
| Output voltage ripple                         | 0.5% of V <sub>OUT</sub> |
| Start input voltage (rising VIN)              | 6.5 V                    |
| Stop input voltage (falling VIN)              | 5 V                      |

Table 8-1 Design Parameters

### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPS54561 device with the WEBENCH® Power Designer.

- 1. Start by entering your V<sub>IN</sub>, V<sub>OUT</sub>, and I<sub>OUT</sub> requirements.
- 2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and compare this design with other possible solutions from Texas Instruments.
- 3. The WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real time pricing and component availability.
- 4. In most cases, you will also be able to:
  - Run electrical simulations to see important waveforms and circuit performance
  - Run thermal simulations to understand the thermal performance of your board
  - · Export your customized schematic and layout into popular CAD formats
  - Print PDF reports for the design, and share your design with colleagues
- 5. Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2.2 Selecting the Switching Frequency

The first step is to choose a switching frequency for the regulator. Typically, the designer uses the highest switching frequency possible since this produces the smallest solution size. High switching frequency allows for lower value inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. The switching frequency that can be selected is limited by the minimum on-time of the internal power switch, the input voltage, the output voltage and the frequency foldback protection.

Equation 12 and Equation 13 should be used to calculate the upper limit of the switching frequency for the regulator. Choose the lower value result from the two equations. Switching frequencies higher than these values results in pulse skipping or the lack of overcurrent protection during a short circuit.

The typical minimum on time,  $t_{onmin}$ , is 135 ns for the TPS54561. For this example, the output voltage is 5 V and the maximum input voltage is 60 V, which allows for a maximum switch frequency up to 708 kHz to avoid pulse skipping from Equation 12. To ensure overcurrent runaway is not a concern during short circuits use Equation 13 to determine the maximum switching frequency for frequency foldback protection. With a maximum input voltage of 60 V, assuming a diode voltage of 0.7 V, inductor resistance of 11 m $\Omega$ , switch resistance of 87 m $\Omega$ , a current limit value of 6 A and short circuit output voltage of 0.1 V, the maximum switching frequency is 855 kHz.

For this design, a lower switching frequency of 400 kHz is chosen to operate comfortably below the calculated maximums. To determine the timing resistance for a given switching frequency, use Equation 10 or the curve in Figure 6-6. The switching frequency is set by resistor  $R_3$  shown in Figure 8-1. For 400-kHz operation, the closest standard value resistor is 243 k $\Omega$ .

$$f_{\text{SW(max skip)}} = \frac{1}{135 \text{ ns}} \times \left( \frac{5 \text{ A x } 11 \text{ m}\Omega + 5 \text{ V} + 0.7 \text{ V}}{60 \text{ V} - 5 \text{ A x } 87 \text{ m}\Omega + 0.7 \text{ V}} \right) = 708 \text{ kHz}$$
 (28)

$$f_{\text{SW(shift)}} = \frac{8}{135 \text{ ns}} \times \left( \frac{6 \text{ A x } 11 \text{ m}\Omega + 0.1 \text{ V} + 0.7 \text{ V}}{60 \text{ V} - 6 \text{ A x } 87 \text{ m}\Omega + 0.7 \text{ V}} \right) = 855 \text{ kHz}$$
 (29)

$$R_{T} (k\Omega) = \frac{101756}{400 (kHz)^{1.008}} = 242 k\Omega$$
(30)

#### 8.2.1.2.3 Output Inductor Selection (Lo)

To calculate the minimum value of the output inductor, use Equation 31.

K<sub>IND</sub> is a ratio that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer, however, the following guidelines may be used.

Copyright © 2021 Texas Instruments Incorporated

For designs using low ESR output capacitors such as ceramics, a value as high as  $K_{\text{IND}}$  = 0.3 may be desirable. When using higher ESR output capacitors,  $K_{\text{IND}}$  = 0.2 yields better results. Since the inductor ripple current is part of the current mode PWM control system, the inductor ripple current should always be greater than 150 mA for stable PWM operation. In a wide input voltage regulator, it is best to choose relatively large inductor ripple current. This provides sufficienct ripple current with the input voltage at the minimum.

For this design example,  $K_{IND} = 0.3$  and the inductor value is calculated to be 7.6  $\mu$ H. The nearest standard value is 7.2  $\mu$ H. It is important that the RMS current and saturation current ratings of the inductor not be exceeded. The RMS and peak inductor current can be found from Equation 33 and Equation 34. For this design, the RMS inductor current is 5 A and the peak inductor current is 5.8 A. The chosen inductor is a WE 7447798720, which has a saturation current rating of 7.9 A and an RMS current rating of 6 A.

As the equation set demonstrates, lower ripple currents will reduce the output voltage ripple of the regulator but will require a larger value of inductance. Selecting higher ripple currents will increase the output voltage ripple of the regulator but allow for a lower inductance value.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative design approach is to choose an inductor with a saturation current rating equal to or greater than the switch current limit of the TPS54561 which is nominally 7.5 A.

$$L_{O(min)} = \frac{V_{IN(max)} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}} = \frac{60 \text{ V} - 5 \text{ V}}{5 \text{ A} \times 0.3} \times \frac{5 \text{ V}}{60 \text{ V} \times 400 \text{ kHz}} = 7.6 \text{ }\mu\text{H}$$
(31)

$$I_{RIPPLE} = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times L_{O} \times f_{SW}} = \frac{5 \text{ V x } (60 \text{ V} - 5 \text{ V})}{60 \text{ V x } 7.2 \text{ } \mu\text{H x } 400 \text{ kHz}} = 1.591 \text{ A}$$
(32)

$$I_{L(rms)} = \sqrt{\left(I_{OUT}\right)^{2} + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L_{O} \times f_{SW}}\right)^{2}} = \sqrt{\left(5 \text{ A}\right)^{2} + \frac{1}{12} \times \left(\frac{5 \text{ V} \times \left(60 \text{ V} - 5 \text{ V}\right)}{60 \text{ V} \times 7.2 \text{ }\mu\text{H} \times 400 \text{ kHz}}\right)^{2}} = 5 \text{ A}$$
(33)

$$I_{L(peak)} = I_{OUT} + \frac{I_{RIPPLE}}{2} = 5 A + \frac{1.591 A}{2} = 5.797 A$$
 (34)

### 8.2.1.2.4 Output Capacitor

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the most stringent of these three criteria.

The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the increased load current until the regulator responds to the load step. The regulator does not respond immediately to a large, fast increase in the load current such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop to sense the change in output voltage and adjust the peak switch current in response to the higher load. The output capacitance must be large enough to supply the difference in current for 2 clock cycles to maintain the output voltage within the specified range. Equation 35 shows the minimum output capacitance necessary, where  $\Delta I_{OUT}$  is the change in output current, fsw is the regulators switching frequency and  $\Delta V_{OUT}$  is the allowable change in the output voltage. For this

example, the transient load response is specified as a 4% change in  $V_{OUT}$  for a load step from 1.25 A to 3.75 A. Therefore,  $\Delta I_{OUT}$  is 3.75 A - 1.25 A = 2.5 A and  $\Delta V_{OUT}$  = 0.04 × 5 = 0.2 V. Using these numbers gives a minimum capacitance of 62.5  $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to be ignored. Aluminum electrolytic and tantalum capacitors have higher ESR that must be included in load step calculations.

The output capacitor must also be sized to absorb energy stored in the inductor when transitioning from a high to low load current. The catch diode of the regulator cannot sink current so energy stored in the inductor can produce an output voltage overshoot when the load current rapidly decreases. A typical load step response is shown in Figure 8-6. The excess energy absorbed in the output capacitor will increase the voltage on the capacitor. The capacitor must be sized to maintain the desired output voltage during these transient periods. Equation 36 calculates the minimum capacitance required to keep the output voltage overshoot to a desired value, where  $L_O$  is the value of the inductor,  $I_{OH}$  is the output current under heavy load,  $I_{OL}$  is the output under light load,  $V_f$  is the peak output voltage, and  $V_f$  is the initial voltage. For this example, the worst case load step will be from 3.75 A to 1.25 A. The output voltage increases during this load transition and the stated maximum in our specification is 4 % of the output voltage. This makes  $V_f = 1.04 \times 5 = 5.2$ . Vi is the initial capacitor voltage which is the nominal output voltage of 5 V. Using these numbers in Equation 36 yields a minimum capacitance of 44.1  $\mu$ F.

Equation 37 calculates the minimum output capacitance needed to meet the output voltage ripple specification, where fsw is the switching frequency,  $V_{ORIPPLE}$  is the maximum allowable output voltage ripple, and  $I_{RIPPLE}$  is the inductor ripple current. Equation 37 yields 19.9  $\mu$ F.

Equation 38 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 38 indicates the ESR should be less than 15.7 m $\Omega$ .

The most stringent criteria for the output capacitor is 62.5 µF required to maintain the output voltage within regulation tolerance during a load transient.

Capacitance de-ratings for aging, temperature and dc bias increases this minimum value. For this example, 3 x 47  $\mu$ F, 10-V ceramic capacitors with 5 m $\Omega$  of ESR will be used. The derated capacitance is 87.4  $\mu$ F, well above the minimum required capacitance of 62.5  $\mu$ F.

Capacitors are generally rated for a maximum ripple current that can be filtered without degrading capacitor reliability. Some capacitor data sheets specify the Root Mean Square (RMS) value of the maximum ripple current. Equation 39 can be used to calculate the RMS ripple current that the output capacitor must support. For this example, Equation 39 yields 459 mA.

$$C_{OUT} > \frac{2 \times \Delta I_{OUT}}{f_{SW} \times \Delta V_{OUT}} = \frac{2 \times 2.5 \text{ A}}{400 \text{ kHz x } 0.2 \text{ V}} = 62.5 \text{ }\mu\text{F}$$
 (35)

$$C_{OUT} > L_{O} \times \frac{\left( \left( l_{OH} \right)^{2} - \left( l_{OL} \right)^{2} \right)}{\left( \left( V_{f} \right)^{2} - \left( V_{I} \right)^{2} \right)} = 7.2 \, \mu H \times \frac{\left( 3.75 \, A^{2} - 1.25 \, A^{2} \right)}{\left( 5.2 \, V^{2} - 5 \, V^{2} \right)} = 44.1 \, \mu F$$
(36)

$$C_{OUT} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\left(\frac{V_{ORIPPLE}}{I_{RIPPLE}}\right)} = \frac{1}{8 \times 400 \text{ kHz}} \times \frac{1}{\left(\frac{25 \text{ mV}}{1.591 \text{ A}}\right)} = 19.9 \text{ }\mu\text{F}$$
(37)

$$R_{ESR} < \frac{V_{ORIPPLE}}{I_{RIPPLE}} = \frac{25 \text{ mV}}{1.591 \text{ A}} = 15.7 \text{ m}\Omega$$
(38)

$$I_{COUT(rms)} = \frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{\sqrt{12} \times V_{IN(max)} \times L_{O} \times f_{SW}} = \frac{5 \text{ V} \times \left(60 \text{ V} - 5 \text{ V}\right)}{\sqrt{12} \times 60 \text{ V} \times 7.2 \text{ } \mu\text{H} \times 400 \text{ kHz}} = 459 \text{ mA}$$
(39)

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

#### 8.2.1.2.5 Catch Diode

The TPS54561 requires an external catch diode between the SW pin and GND. The selected diode must have a reverse voltage rating equal to or greater than  $V_{IN(max)}$ . The peak current rating of the diode must be greater than the maximum inductor current. Schottky diodes are typically a good choice for the catch diode due to their low forward voltage. The lower the forward voltage of the diode, the higher the efficiency of the regulator.

Typically, diodes with higher voltage and current ratings have higher forward voltages. A diode with a minimum of 60 V reverse voltage is preferred to allow input voltage transients up to the rated voltage of the TPS54561.

For the example design, the PDS760 Schottky diode is selected for its lower forward voltage and good thermal characteristics compared to smaller devices. The typical forward voltage of the PDS760 is 0.52 V at 5 A.

The diode must also be selected with an appropriate power rating. The diode conducts the output current during the off-time of the internal power switch. The off-time of the internal switch is a function of the maximum input voltage, the output voltage, and the switching frequency. The output current during the off-time is multiplied by the forward voltage of the diode to calculate the instantaneous conduction losses of the diode. At higher switching frequencies, the ac losses of the diode need to be taken into account. The ac losses of the diode are due to the charging and discharging of the junction capacitance and reverse recovery charge. Equation 40 is used to calculate the total power dissipation, including conduction losses and ac losses of the diode.

The PDS760 diode has a junction capacitance of 180 pF. Using Equation 40, the total loss in the diode at the nominal input voltage is 1.65 Watts.

If the power supply spends a significant amount of time at light load currents or in sleep mode, consider using a diode which has a low leakage current and slightly higher forward voltage drop.

$$P_{D} = \frac{(V_{IN(max)} - V_{OUT}) \times I_{OUT} \times Vfd}{V_{IN(max)}} + \frac{C_{j} \times f_{SW} \times (V_{IN} + Vfd)^{2}}{2} = \frac{(12 \text{ V} - 5 \text{ V}) \times 5 \text{ A x } 0.52 \text{ V}}{12 \text{ V}} + \frac{180 \text{ pF x } 400 \text{ kHz x } (12 \text{ V} + 0.52 \text{ V})^{2}}{2} = 1.65 \text{ W}$$
(40)

#### 8.2.1.2.6 Input Capacitor

The TPS54561 requires a high quality ceramic type X5R or X7R input decoupling capacitor with at least 3  $\mu$ F of effective capacitance. Some applications will benefit from additional bulk capacitance. The effective capacitance includes any loss of capacitance due to dc bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS54561. The input ripple current can be calculated using Equation 41.

The value of a ceramic capacitor varies significantly with temperature and the dc bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is more stable over temperature. X5R and X7R ceramic dielectrics are usually selected for switching regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The input capacitor must also be selected with consideration for the dc bias. The effective value of a capacitor decreases as the dc bias across a capacitor increases.

For this example design, a ceramic capacitor with at least a 60 V voltage rating is required to support the maximum input voltage. Common standard ceramic capacitor voltage ratings include 4 V, 6.3 V, 10 V, 16 V, 25 V, 50 V or 100 V. For this example, four 2.2  $\mu$ F, 100 V capacitors in parallel are used. Table 8-2 shows several choices of high voltage capacitors.

The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 42. Using the design example values,  $I_{OUT} = 5$  A,  $C_{IN} = 8.8 \mu F$ ,  $f_{SW} = 400 \text{ kHz}$ , yields an input voltage ripple of 355 mV and a rms input ripple current of 2.26 A.

$$I_{CI(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}} \times \frac{\left(V_{IN(min)} - V_{OUT}\right)}{V_{IN(min)}}} = 5 \text{ A } \sqrt{\frac{5 \text{ V}}{7 \text{ V}} \times \frac{\left(7 \text{ V} - 5 \text{ V}\right)}{7 \text{ V}}} = 2.26 \text{ A}$$
(41)

$$\Delta V_{IN} = \frac{I_{OUT} \times 0.25}{C_{IN} \times f_{SW}} = \frac{5 \text{ A} \times 0.25}{8.8 \text{ } \mu F \times 400 \text{ kHz}} = 355 \text{ mV}$$
(42)

**Table 8-2. Capacitor Types** 

| VENDOR | VALUE (μF) | EIA Size | VOLTAGE | DIALECTRIC | COMMENTS              |
|--------|------------|----------|---------|------------|-----------------------|
| Murata | 1 to 2.2   | 1210     | 100 V   | X7R        | GRM32 series          |
|        | 1 to 4.7   |          | 50 V    |            |                       |
|        | 1          | 1206     | 100 V   |            | GRM31 series          |
|        | 1 to 2.2   |          | 50 V    |            |                       |
| Vishay | 1 to 1.8   | 2220     | 50 V    |            | VJ X7R series         |
|        | 1 to 1.2   |          | 100 V   |            |                       |
|        | 1 to 3.9   | 2225     | 50 V    |            |                       |
|        | 1 to 1.8   |          | 100 V   |            |                       |
| TDK    | 1 to 2.2   | 1812     | 100 V   |            | C series C4532        |
|        | 1.5 to 6.8 |          | 50 V    |            |                       |
|        | 1 to 2.2   | 1210     | 100 V   |            | C series C3225        |
|        | 1 to 3.3   |          | 50 V    |            | C selles C3223        |
| AVX    | 1 to 4.7   | 1210     | 50 V    |            | X7R dielectric series |
|        | 1          |          | 100 V   |            |                       |
|        | 1 to 4.7   | 1812     | 50 V    |            |                       |
|        | 1 to 2.2   |          | 100 V   |            |                       |

### 8.2.1.2.7 Slow Start Capacitor

The slow start capacitor determines the minimum amount of time it will take for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS54561 reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems.

The slow start time must be long enough to allow the regulator to charge the output capacitor up to the output voltage without drawing excessive current. Equation 43 can be used to find the minimum slow start time, tss, necessary to charge the output capacitor, Cout, from 10% to 90% of the output voltage, Vout, with an average slow start current of Issavg. In the example, to charge the effective output capacitance of 87  $\mu$ F up to 5 V with an average current of 1 A requires a 0.3 ms slow start time.

Once the slow start time is known, the slow start capacitor value can be calculated using Equation 5. For the example circuit, the slow start time is not too critical since the output capacitor value is 3 x 47  $\mu$ F which does not require much current to charge to 5 V. The example circuit has the slow start time set to an arbitrary value of 3.5 ms which requires a 9.3-nF slow start capacitor calculated by Equation 44. For this design, the next larger standard value of 10 nF is used.

$$tss > \frac{Cout \times Vout \times 0.8}{Issavg}$$
(43)

$$Css(nF) = \frac{Tss(ms) \times Iss(\mu A)}{Vref(V) \times 0.8} = \frac{3.5 \text{ ms} \times 1.7 \text{ } \mu A}{(0.8 \text{ V} \times 0.8)} = 9.3 \text{ nF}$$
(44)

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

#### 8.2.1.2.8 Bootstrap Capacitor Selection

A 0.1-µF ceramic capacitor must be connected between the BOOT and SW pins for proper operation. A ceramic capacitor with X5R or better grade dielectric is recommended. The capacitor should have a 10 V or higher voltage rating.

#### 8.2.1.2.9 Undervoltage Lockout Set Point

The Undervoltage Lockout (UVLO) can be adjusted using an external voltage divider on the EN pin of the TPS54561. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 6.5 V (UVLO start). After the regulator starts switching, it should continue to do so until the input voltage falls below 5 V (UVLO stop).

Programmable UVLO threshold voltages are set using the resistor divider of  $R_{UVLO1}$  and  $R_{UVLO2}$  between Vin and ground connected to the EN pin. Equation 3 and Equation 4 calculate the resistance values necessary. For the example application, a 442 kΩ between  $V_{IN}$  and EN  $(R_{UVLO1})$  and a 90.9 kΩ between EN and ground  $(R_{UVLO2})$  are required to produce the 6.5 V and 5 V start and stop voltages.

$$R_{UVLO1} = \frac{V_{START} - V_{STOP}}{I_{HYS}} = \frac{6.5 \text{ V} - 5 \text{ V}}{3.4 \text{ } \mu\text{A}} = 441 \text{ k}\Omega$$
 (45)

$$R_{UVLO2} = \frac{V_{ENA}}{\frac{V_{START} - V_{ENA}}{R_{UVLO1}} + I_1} = \frac{1.2 \text{ V}}{\frac{6.5 \text{ V} - 1.2 \text{ V}}{442 \text{ k}\Omega} + 1.2 \text{ }\mu\text{A}}} = 90.9 \text{ k}\Omega$$
(46)

#### 8.2.1.2.10 Output Voltage and Feedback Resistors Selection

The voltage divider of R5 and R6 sets the output voltage. For the example design,  $10.2~k\Omega$  was selected for R6. Using Equation 2, R5 is calculated as  $53.5~k\Omega$ . The nearest standard 1% resistor is  $53.6~k\Omega$ . Due to the input current of the FB pin, the current flowing through the feedback network should be greater than 1  $\mu$ A to maintain the output voltage accuracy. This requirement is satisfied if the value of R6 is less than  $800~k\Omega$ . Choosing higher resistor values decreases quiescent current and improves efficiency at low output currents but may also introduce noise immunity problems.

$$R_{HS} = R_{LS} \times \frac{V_{OUT} - 0.8 \text{ V}}{0.8 \text{ V}} = 10.2 \text{ k}\Omega \times \left(\frac{5 \text{ V} - 0.8 \text{ V}}{0.8 \text{ V}}\right) = 53.5 \text{ k}\Omega$$
(47)

#### 8.2.1.2.11 Compensation

There are several methods to design compensation for DC-DC regulators. The method presented here is easy to calculate and ignores the effects of the slope compensation that is internal to the device. Since the slope compensation is ignored, the actual crossover frequency will be lower than the crossover frequency used in the calculations. This method assumes the crossover frequency is between the modulator pole and the ESR zero and the ESR zero is at least 10 times greater the modulator pole.

To get started, the modulator pole,  $f_{p(mod)}$ , and the ESR zero,  $f_{z1}$  must be calculated using Equation 48 and Equation 49. For  $C_{OUT}$ , use a derated value of 87.4  $\mu$ F. Use equations Equation 50 and Equation 51 to estimate a starting point for the crossover frequency,  $f_{c0}$ . For the example design,  $f_{p(mod)}$  is 1821 Hz and  $f_{z(mod)}$  is 1100 kHz. Equation 49 is the geometric mean of the modulator pole and the ESR zero and Equation 51 is the mean of modulator pole and half of the switching frequency. Equation 50 yields 44.6 kHz and Equation 51 gives 19.1 kHz. Use the geometric mean value of Equation 50 and Equation 51 for an initial crossover frequency. For this example, after lab measurement, the crossover frequency target was increased to 30 kHz for an improved transient response.

Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole.

(53)

$$f_{P(\text{mod})} = \frac{I_{\text{OUT}(\text{max})}}{2 \times \pi \times V_{\text{OUT}} \times C_{\text{OUT}}} = \frac{5 \text{ A}}{2 \times \pi \times 5 \text{ V} \times 87.4 \text{ }\mu\text{F}} = 1821 \text{ Hz}$$
(48)

$$f_{Z(mod)} = \frac{1}{2 \times \pi \times R_{ESR} \times C_{OUT}} = \frac{1}{2 \times \pi \times 1.67 \text{ m}\Omega \times 87.4 \text{ }\mu\text{F}} = 1100 \text{ kHz}$$
 (49)

$$f_{\text{co1}} = \sqrt{f_{\text{p(mod) x}} f_{\text{z(mod)}}} = \sqrt{1821 \,\text{Hz x}} \, 1100 \,\text{kHz} = 44.6 \,\text{kHz}$$
 (50)

$$f_{co2} = \sqrt{f_{p(mod)} \times \frac{f_{SW}}{2}} = \sqrt{1821 \,\text{Hz} \times \frac{400 \,\text{kHz}}{2}} = 19.1 \,\text{kHz}$$
 (51)

To determine the compensation resistor, R4, use Equation 52. Assume the power stage transconductance, gmps, is 17 A/V. The output voltage, V<sub>O</sub>, reference voltage, V<sub>RFF</sub>, and amplifier transconductance, gmea, are 5 V, 0.8 V, and 350  $\mu$ A/V, respectively. R4 is calculated to be 16.8 k $\Omega$  and a standard value of 16.9 k $\Omega$  is selected. Use Equation 53 to set the compensation zero to the modulator pole frequency. Equation 53 yields 5172 pF for compensating capacitor C5. 4700 pF is used for this design.

$$R4 = \left(\frac{2 \times \pi \times f_{co} \times C_{OUT}}{gmps}\right) \times \left(\frac{V_{OUT}}{V_{REF} \times gmea}\right) = \left(\frac{2 \times \pi \times 29.2 \text{ kHz} \times 87.4 \text{ }\mu\text{F}}{17 \text{ A/V}}\right) \times \left(\frac{5 \text{V}}{0.8 \text{ V} \times 350 \text{ }\mu\text{A/V}}\right) = 16.8 \text{ k}\Omega$$

$$C5 = \frac{1}{2 \times \pi \times R4 \times f_{D(mod)}} = \frac{1}{2 \times \pi \times 16.9 \text{ k}\Omega \times 1821 \text{ Hz}} = 5172 \text{ pF}$$
(53)

A compensation pole can be implemented if desired by adding capacitor C8 in parallel with the series combination of R4 and C5. Use the larger value calculated from Equation 54 and Equation 55 for C8 to set

$$C8 = \frac{C_{OUT} \times R_{ESR}}{R4} = \frac{87.4 \ \mu F \times 1.67 \ m\Omega}{16.9 \ k\Omega} = 8.64 \ pF \tag{54}$$

the compensation pole. The selected value of C8 is 47 pF for this design example.

$$C8 = \frac{1}{R4 \times f \text{sw x } \pi} = \frac{1}{16.9 \text{ k}\Omega \times 400 \text{ kHz x } \pi} = 47.1 \text{ pF}$$
(55)

#### 8.2.1.2.12 Power Dissipation Estimate

The following formulas show how to estimate the TPS54561 power dissipation under continuous conduction mode (CCM) operation. These equations should not be used if the device is operating in discontinuous conduction mode (DCM).

The power dissipation of the IC includes conduction loss (P<sub>COND</sub>), switching loss (P<sub>SW</sub>), gate drive loss (P<sub>GD</sub>) and supply current (P<sub>O</sub>). Example calculations are shown with the 12-V typical input voltage of the design example.

$$P_{COND} = (I_{OUT})^{2} \times R_{DS(on)} \times \left(\frac{V_{OUT}}{V_{IN}}\right) = 5 \text{ A}^{2} \times 87 \text{ m}\Omega \times \frac{5 \text{ V}}{12 \text{ V}} = 0.958 \text{ W}$$
(56)

$$P_{SW} = V_{IN} \times f_{SW} \times I_{OUT} \times t_{rise} = 12 \text{ V} \times 400 \text{ kHz} \times 5 \text{ A} \times 4.9 \text{ ns} = 0.118 \text{ W}$$
(57)

$$P_{GD} = V_{IN} \times Q_G \times f_{SW} = 12 \text{ V} \times 3\text{nC} \times 400 \text{ kHz} = 0.014 \text{ W}$$
 (58)

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



$$P_Q = V_{IN} \times I_Q = 12 \text{ V} \times 146 \text{ } \mu\text{A} = 0.0018 \text{ W}$$
 (59)

Where:

I<sub>OUT</sub> is the output current (A).

 $R_{DS(on)}$  is the on-resistance of the high-side MOSFET ( $\Omega$ ).

V<sub>OUT</sub> is the output voltage (V).

V<sub>IN</sub> is the input voltage (V).

fsw is the switching frequency (Hz).

 $t_{rise}$  is the SW pin voltage rise time and can be estimated by trise =  $V_{IN}$  x 0.16 ns/V + 3 ns

Q<sub>G</sub> is the total gate charge of the internal MOSFET

I<sub>Q</sub> is the operating nonswitching supply current

Therefore.

$$P_{TOT} = P_{COND} + P_{SW} + P_{GD} + P_{Q} = 0.958 \text{ W} + 0.118 \text{ W} + 0.014 \text{ W} + 0.0018 \text{ W} = 1.092 \text{ W}$$
(60)

For given T<sub>A</sub>,

$$T_{J} = T_{A} + R_{TH} \times P_{TOT} \tag{61}$$

For given  $T_{JMAX} = 150$ °C

$$T_{A(max)} = T_{J(max)} - R_{TH} \times P_{TOT}$$
(62)

Where:

P<sub>tot</sub> is the total device power dissipation (W).

 $T_A$  is the ambient temperature (°C).

T<sub>J</sub> is the junction temperature (°C).

R<sub>TH</sub> is the thermal resistance from junction to ambient for a given PCB layout (°C/W).

T<sub>JMAX</sub> is maximum junction temperature (°C).

T<sub>AMAX</sub> is maximum ambient temperature (°C).

There will be additional power losses in the regulator circuit due to the inductor ac and dc losses, the catch diode and PCB trace resistance impacting the overall efficiency of the regulator.

#### 8.2.1.2.13 Safe Operating Area

The safe operating area (SOA) of a typical design is shown in Figure 8-2, through Figure 8-5 for 3.3-V, 5-V and 12-V outputs and varying amounts of forced air flow. The temperature derating curves represent the conditions at which the internal components and external components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a double-sided PCB with 2 oz. copper, similar to the EVM. Careful attention must be paid to the other components chosen for the design, especially the catch diode. In most applications the thermal performance will be limited by the catch diode. When operating with high duty cycles, higher input voltage or at higher switching frequency the TPS54561's thermal performance can become the limiting factor.



### 8.2.1.2.14 Discontinuous Conduction Mode and Eco-mode Boundary

With an input voltage of 12 V, the power supply enters discontinuous conduction mode when the output current is less than 410 mA. The power supply enters Eco-mode when the output current is lower than 25 mA. The input current draw is  $280 \,\mu\text{A}$  with no load.



## 8.2.1.3 Application Curves

Measurements are taken with standard EVM using a 12-V input, 5-V output, and 5-A load unless otherwise noted.









www.ti.com





### 8.2.2 Inverting Buck-Boost Topology for Positive Input to Negative Output



Figure 8-26. TPS54561 Inverting Power Supply From Application Note

#### 8.2.3 Split-Rail Topology for Positive Input to Negative and Positive Output



Figure 8-27. TPS54561 Split Rail Power Supply Based on the Application Note

# 9 Power Supply Recommendations

The design of the device is for operation from an power supply range between 4.5 V and 60 V. Good regulation of this power supply is essential. If the power supply is more distant than a few inches from the TPS54561 converter, the circuit may require additional bulk capacitance besides the ceramic bypass capacitors. An electrolytic capacitor with a value of 100  $\mu$ F is a typical choice.

Product Folder Links: TPS54561

# 10 Layout

## 10.1 Layout Guidelines

Layout is a critical portion of good power supply design. There are several signal paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade performance. To reduce parasitic effects, the VIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the anode of the catch diode. See Figure 10-1 for a PCB layout example. The GND pin should be tied directly to the thermal pad under the IC.

The thermal pad should be connected to internal PCB ground planes using multiple vias directly under the IC. The SW pin should be routed to the cathode of the catch diode and to the output inductor. Since the SW connection is the switching node, the catch diode and output inductor should be located close to the SW pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. For operation at full rated load, the top side ground area must provide adequate heat dissipating area. The RT/CLK pin is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. It may be possible to obtain acceptable performance with alternate PCB layouts, however this layout has been shown to produce good results and is meant as a guideline.

### 10.2 Layout Example



Figure 10-1. PCB Layout Example

#### 10.3 Estimated Circuit Area

Boxing in the components in the design of Figure 8-1 the estimated printed circuit board area is 1.025 in<sup>2</sup> (661 mm<sup>2</sup>). This area does not include test points or connectors.

# 11 Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Development Support

For the TPS54560, TPS54561, and TPS54561-Q1 family Excel design tool, see SLVC452.

#### 11.1.1.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPS54561 device with the WEBENCH® Power Designer.

- 1. Start by entering your V<sub>IN</sub>, V<sub>OUT</sub>, and I<sub>OUT</sub> requirements.
- 2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and compare this design with other possible solutions from Texas Instruments.
- 3. The WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real time pricing and component availability.
- 4. In most cases, you will also be able to:
  - · Run electrical simulations to see important waveforms and circuit performance
  - Run thermal simulations to understand the thermal performance of your board
  - · Export your customized schematic and layout into popular CAD formats
  - · Print PDF reports for the design, and share your design with colleagues
- 5. Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following:

- Create an Inverting Power Supply From a Step-Down Regulator, SLVA317
- Creating a Split-Rail Power Supply With a Wide Input Voltage Buck Regulator, SLVA369
- Evaluation Module for the TPS54561 Step-Down Converter, SLVU993
- Creating a Universal Car Charger for USB Devices From the TPS54240 and TPS2511, SLVA464
- Creating GSM /GPRS Power Supply from TPS54260, SLVA412)

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

Eco-mode<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

Excel® is a registered trademark of Microsoft Corporation.

WEBENCH® are registered trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



# 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

www.ti.com

9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS54561DPRR          | Active     | Production    | WSON (DPR)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRR.A        | Active     | Production    | WSON (DPR)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRR.B        | Active     | Production    | WSON (DPR)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRRG4        | Active     | Production    | WSON (DPR)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRRG4.A      | Active     | Production    | WSON (DPR)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRRG4.B      | Active     | Production    | WSON (DPR)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRT          | Active     | Production    | WSON (DPR)   10 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRT.A        | Active     | Production    | WSON (DPR)   10 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |
| TPS54561DPRT.B        | Active     | Production    | WSON (DPR)   10 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>54561     |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS54561:

Automotive: TPS54561-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54561DPRR   | WSON            | DPR                | 10 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS54561DPRRG4 | WSON            | DPR                | 10 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS54561DPRT   | WSON            | DPR                | 10 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 18-Jun-2025



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54561DPRR   | WSON         | DPR             | 10   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS54561DPRRG4 | WSON         | DPR             | 10   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS54561DPRT   | WSON         | DPR             | 10   | 250  | 182.0       | 182.0      | 20.0        |

4 x 4, 0.8 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025